



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                |
|----------------------------|--------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                       |
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 60 MIPs                                                                        |
| Connectivity               | I²C, IrDA, LINbus, QEI, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                  |
| Number of I/O              | 35                                                                             |
| Program Memory Size        | 32KB (10.7K x 24)                                                              |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | ·                                                                              |
| RAM Size                   | 2K x 16                                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 9x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-VFTLA Exposed Pad                                                           |
| Supplier Device Package    | 44-VTLA (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep32mc204t-e-tl |
|                            |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Pin Diagrams (Continued)



| TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED) |             |                |     |                                                                                  |  |  |
|------------------------------------------------|-------------|----------------|-----|----------------------------------------------------------------------------------|--|--|
| Pin Name <sup>(4)</sup>                        | Pin<br>Type | Buffer<br>Type | PPS | Description                                                                      |  |  |
| U2CTS                                          | Ι           | ST             | No  | UART2 Clear-To-Send.                                                             |  |  |
| U2RTS                                          | 0           | —              | No  | UART2 Ready-To-Send.                                                             |  |  |
| U2RX                                           | Ι           | ST             | Yes | UART2 receive.                                                                   |  |  |
| U2TX                                           | 0           | —              | Yes | UART2 transmit.                                                                  |  |  |
| BCLK2                                          | 0           | ST             | No  | UART2 IrDA <sup>®</sup> baud clock output.                                       |  |  |
| SCK1                                           | I/O         | ST             | No  | Synchronous serial clock input/output for SPI1.                                  |  |  |
| SDI1                                           | I           | ST             | No  | SPI1 data in.                                                                    |  |  |
| SDO1                                           | 0           | —              | No  | SPI1 data out.                                                                   |  |  |
| SS1                                            | I/O         | ST             | No  | SPI1 slave synchronization or frame pulse I/O.                                   |  |  |
| SCK2                                           | I/O         | ST             | Yes | Synchronous serial clock input/output for SPI2.                                  |  |  |
| SDI2                                           | I           | ST             | Yes | SPI2 data in.                                                                    |  |  |
| SDO2                                           | 0           | _              | Yes | SPI2 data out.                                                                   |  |  |
| SS2                                            | I/O         | ST             | Yes | SPI2 slave synchronization or frame pulse I/O.                                   |  |  |
| SCL1                                           | I/O         | ST             | No  | Synchronous serial clock input/output for I2C1.                                  |  |  |
| SDA1                                           | I/O         | ST             | No  | Synchronous serial data input/output for I2C1.                                   |  |  |
| ASCL1                                          | I/O         | ST             | No  | Alternate synchronous serial clock input/output for I2C1.                        |  |  |
| ASDA1                                          | I/O         | ST             | No  | Alternate synchronous serial data input/output for I2C1.                         |  |  |
| SCL2                                           | I/O         | ST             | No  | Synchronous serial clock input/output for I2C2.                                  |  |  |
| SDA2                                           | I/O         | ST             | No  | Synchronous serial data input/output for I2C2.                                   |  |  |
| ASCL2                                          | I/O         | ST             | No  | Alternate synchronous serial clock input/output for I2C2.                        |  |  |
| ASDA2                                          | I/O         | ST             | No  | Alternate synchronous serial data input/output for I2C2.                         |  |  |
| TMS <sup>(5)</sup>                             | Ι           | ST             | No  | JTAG Test mode select pin.                                                       |  |  |
| TCK                                            | Ι           | ST             | No  | JTAG test clock input pin.                                                       |  |  |
| TDI                                            | I           | ST             | No  | JTAG test data input pin.                                                        |  |  |
| TDO                                            | 0           | _              | No  | JTAG test data output pin.                                                       |  |  |
| C1RX <sup>(2)</sup>                            | Ι           | ST             | Yes | ECAN1 bus receive pin.                                                           |  |  |
| C1TX <sup>(2)</sup>                            | 0           | _              | Yes | ECAN1 bus transmit pin.                                                          |  |  |
| FLT1 <sup>(1)</sup> , FLT2 <sup>(1)</sup>      | Ι           | ST             | Yes | PWM Fault Inputs 1 and 2.                                                        |  |  |
| FLT3 <sup>(1)</sup> , FLT4 <sup>(1)</sup>      | Ι           | ST             | No  | PWM Fault Inputs 3 and 4.                                                        |  |  |
| FLT32 <sup>(1,3)</sup>                         | Ι           | ST             | No  | PWM Fault Input 32 (Class B Fault).                                              |  |  |
| DTCMP1-DTCMP3 <sup>(1)</sup>                   | Ι           | ST             | Yes | PWM Dead-Time Compensation Inputs 1 through 3.                                   |  |  |
| PWM1L-PWM3L <sup>(1)</sup>                     | 0           | —              | No  | PWM Low Outputs 1 through 3.                                                     |  |  |
| PWM1H-PWM3H <sup>(1)</sup>                     | 0           | —              | No  | PWM High Outputs 1 through 3.                                                    |  |  |
| SYNCI1 <sup>(1)</sup>                          | Ι           | ST             |     | PWM Synchronization Input 1.                                                     |  |  |
| SYNCO1 <sup>(1)</sup>                          | 0           |                | Yes | PWM Synchronization Output 1.                                                    |  |  |
| INDX1 <sup>(1)</sup>                           | Ι           | ST             | Yes | Quadrature Encoder Index1 pulse input.                                           |  |  |
| HOME1 <sup>(1)</sup>                           | Ι           | ST             | Yes | Quadrature Encoder Home1 pulse input.                                            |  |  |
| QEA1 <sup>(1)</sup>                            | Ι           | ST             | Yes | Quadrature Encoder Phase A input in QEI1 mode. Auxiliary timer                   |  |  |
| QEB1 <sup>(1)</sup>                            | ,           | ст             | Vee | external clock/gate input in Timer mode.                                         |  |  |
|                                                | Ι           | ST             | Yes | Quadrature Encoder Phase B input in QEI1 mode. Auxiliary timer                   |  |  |
| CNTCMP1 <sup>(1)</sup>                         | 0           |                | Yes | external clock/gate input in Timer mode.<br>Quadrature Encoder Compare Output 1. |  |  |
|                                                | 0           | <br>ompatible  | 162 |                                                                                  |  |  |

# TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)

 Legend:
 CMOS = CMOS compatible input or output
 Analog = Analog input

 ST = Schmitt Trigger input with CMOS levels
 O = Output

 PPS = Peripheral Pin Select
 TTL = TTL input buffer

P = Power I = Input

Note 1: This pin is available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: This pin is available on dsPIC33EPXXXGP/MC50X devices only.

3: This is the default Fault on Reset for dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices. See Section 16.0 "High-Speed PWM Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)" for more information.

4: Not all pins are available in all packages variants. See the "Pin Diagrams" section for pin availability.

5: There is an internal pull-up resistor connected to the TMS pin when the JTAG interface is active. See the JTAGEN bit field in Table 27-2.



### 2.2.1 TANK CAPACITORS

On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7  $\mu$ F to 47  $\mu$ F.

### 2.3 CPU Logic Filter Capacitor Connection (VCAP)

A low-ESR (< 1 Ohm) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD and must have a capacitor greater than 4.7  $\mu$ F (10  $\mu$ F is recommended), 16V connected to ground. The type can be ceramic or tantalum. See **Section 30.0** "**Electrical Characteristics**" for additional information.

The placement of this capacitor should be close to the VCAP pin. It is recommended that the trace length not exceeds one-quarter inch (6 mm). See **Section 27.3 "On-Chip Voltage Regulator"** for details.

# 2.4 Master Clear (MCLR) Pin

The MCLR pin provides two specific device functions:

- Device Reset
- Device Programming and Debugging.

During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as shown in Figure 2-2, it is recommended that the capacitor, C, be isolated from the  $\overline{\text{MCLR}}$  pin during programming and debugging operations.

Place the components as shown in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin.









# 9.1 CPU Clocking System

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X family of devices provides six system clock options:

- Fast RC (FRC) Oscillator
- FRC Oscillator with Phase Locked Loop (PLL)
- · FRC Oscillator with Postscaler
- Primary (XT, HS or EC) Oscillator
- Primary Oscillator with PLL
- · Low-Power RC (LPRC) Oscillator

Instruction execution speed or device operating frequency, FCY, is given by Equation 9-1.

# EQUATION 9-1: DEVICE OPERATING FREQUENCY

FCY = Fosc/2

Figure 9-2 is a block diagram of the PLL module.

Equation 9-2 provides the relationship between input frequency (FIN) and output frequency (FPLLO). In clock modes S1 and S3, when the PLL output is selected, FOSC = FPLLO.

Equation 9-3 provides the relationship between input frequency (FIN) and VCO frequency (FVCO).



### EQUATION 9-2: FPLLO CALCULATION

$$FPLLO = FIN \times \left(\frac{M}{N1 \times N2}\right) = FIN \times \left(\frac{(PLLDIV + 2)}{(PLLPRE + 2) \times 2(PLLPOST + 1)}\right)$$

Where:

N1 = PLLPRE + 2 $N2 = 2 \times (PLLPOST + 1)$ 

M = PLLDIV + 2

### EQUATION 9-3: Fvco CALCULATION

$$Fvco = FIN \times \left(\frac{M}{N1}\right) = FIN \times \left(\frac{(PLLDIV + 2)}{(PLLPRE + 2)}\right)$$

DS70000657H-page 154

### © 2011-2013 Microchip Technology Inc.

# FIGURE 9-2: PLL BLOCK DIAGRAM

| U-0          | R/W-0                                    | R/W-0                                                                        | R/W-0         | R/W-0             | R/W-0         | R/W-0           | R/W-0  |
|--------------|------------------------------------------|------------------------------------------------------------------------------|---------------|-------------------|---------------|-----------------|--------|
| —            |                                          |                                                                              |               | SCK2INR<6:0       | >             |                 |        |
| bit 15       |                                          |                                                                              |               |                   |               |                 | bit 8  |
|              |                                          |                                                                              |               |                   | 5444.6        | <b>D</b> 444 A  | 5444.6 |
| U-0          | R/W-0                                    | R/W-0                                                                        | R/W-0         | R/W-0             | R/W-0         | R/W-0           | R/W-0  |
|              |                                          |                                                                              |               | SDI2R<6:0>        |               |                 |        |
| bit 7        |                                          |                                                                              |               |                   |               |                 | bit 0  |
|              |                                          |                                                                              |               |                   |               |                 |        |
| Legend:      |                                          |                                                                              |               |                   |               |                 |        |
| R = Readab   |                                          | W = Writable                                                                 |               | U = Unimplen      |               |                 |        |
| -n = Value a | t POR                                    | '1' = Bit is set                                                             |               | '0' = Bit is clea | ared          | x = Bit is unkr | nown   |
|              |                                          | nput tied to RPI<br>nput tied to CMI<br>nput tied to Vss                     | P1            |                   |               |                 |        |
| bit 7        | Unimpleme                                | nted: Read as 'o                                                             | כי            |                   |               |                 |        |
| bit 6-0      | (see Table 1 <sup>^</sup><br>1111001 = I | : Assign SPI2 D<br>1-2 for input pin<br>nput tied to RPI<br>nput tied to CMI | selection num | ,                 | esponding RPi | ר Pin bits      |        |

### REGISTER 11-12: RPINR22: PERIPHERAL PIN SELECT INPUT REGISTER 22

# 13.2 Timer Control Registers

| R/W-0         | U-0                                    | R/W-0                                                                                                                                   | U-0            | U-0              | U-0             | U-0             | U-0   |  |  |  |  |  |
|---------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-----------------|-----------------|-------|--|--|--|--|--|
| TON           |                                        | TSIDL                                                                                                                                   | —              | _                |                 |                 | _     |  |  |  |  |  |
| bit 15        |                                        |                                                                                                                                         |                |                  |                 |                 | bit 8 |  |  |  |  |  |
|               |                                        |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
| U-0           | R/W-0                                  | R/W-0                                                                                                                                   | R/W-0          | R/W-0            | U-0             | R/W-0           | U-0   |  |  |  |  |  |
| _             | TGATE                                  | TCKPS1                                                                                                                                  | TCKPS0         | T32              | _               | TCS             | _     |  |  |  |  |  |
| bit 7         |                                        |                                                                                                                                         |                |                  |                 |                 | bit ( |  |  |  |  |  |
| <u> </u>      |                                        |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
| Legend:       | - 1-:4                                 |                                                                                                                                         |                | II II.           |                 |                 |       |  |  |  |  |  |
| R = Readable  |                                        | W = Writable                                                                                                                            |                | -                | nented bit, rea |                 |       |  |  |  |  |  |
| -n = Value at | PUR                                    | '1' = Bit is set                                                                                                                        |                | '0' = Bit is cle | areo            | x = Bit is unkn | own   |  |  |  |  |  |
| bit 15        | TON: Timerx                            | On hit                                                                                                                                  |                |                  |                 |                 |       |  |  |  |  |  |
|               | When T32 = 2                           |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               | 1 = Starts 32-                         | bit Timerx/y                                                                                                                            |                |                  |                 |                 |       |  |  |  |  |  |
|               | 0 = Stops 32-                          |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               |                                        | $\frac{\text{When T32 = 0:}}{1 = \text{Starts 16-bit Timerx}}$                                                                          |                |                  |                 |                 |       |  |  |  |  |  |
|               | 0 = Stops 16-                          |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
| bit 14        | Unimplemen                             | ted: Read as '                                                                                                                          | )'             |                  |                 |                 |       |  |  |  |  |  |
| bit 13        | TSIDL: Timer                           | x Stop in Idle M                                                                                                                        | lode bit       |                  |                 |                 |       |  |  |  |  |  |
|               |                                        | <ul> <li>1 = Discontinues module operation when device enters Idle mode</li> <li>0 = Continues module operation in Idle mode</li> </ul> |                |                  |                 |                 |       |  |  |  |  |  |
|               |                                        | -                                                                                                                                       |                | ode              |                 |                 |       |  |  |  |  |  |
| bit 12-7      | -                                      | ted: Read as '                                                                                                                          |                |                  |                 |                 |       |  |  |  |  |  |
| bit 6         |                                        | erx Gated Time                                                                                                                          | Accumulation   | Enable bit       |                 |                 |       |  |  |  |  |  |
|               | When TCS =<br>This bit is igno         |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               | When TCS =                             |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               | 1 = Gated time accumulation is enabled |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               |                                        | e accumulation                                                                                                                          |                |                  |                 |                 |       |  |  |  |  |  |
| bit 5-4       |                                        | : Timerx Input                                                                                                                          | Clock Prescal  | e Select bits    |                 |                 |       |  |  |  |  |  |
|               | 11 = 1:256<br>10 = 1:64                |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               | 01 = 1:8                               |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
|               | 00 = 1:1                               |                                                                                                                                         |                |                  |                 |                 |       |  |  |  |  |  |
| bit 3         | T32: 32-Bit Ti                         | mer Mode Sele                                                                                                                           | ect bit        |                  |                 |                 |       |  |  |  |  |  |
|               |                                        | nd Timery form<br>nd Timery act as                                                                                                      |                |                  |                 |                 |       |  |  |  |  |  |
| bit 2         | Unimplemen                             | ted: Read as '                                                                                                                          | )'             |                  |                 |                 |       |  |  |  |  |  |
| bit 1         | TCS: Timerx                            | Clock Source S                                                                                                                          | elect bit      |                  |                 |                 |       |  |  |  |  |  |
|               | 1 = External c<br>0 = Internal cl      | clock is from pir<br>lock (FP)                                                                                                          | n, TxCK (on th | ne rising edge)  |                 |                 |       |  |  |  |  |  |
| bit 0         | Unimplomon                             | ted: Read as '                                                                                                                          | ı'             |                  |                 |                 |       |  |  |  |  |  |

# REGISTER 13-1: TxCON: (TIMER2 AND TIMER4) CONTROL REGISTER

| U-0                                | U-0   | U-0          | U-0   | R/W-0                                   | R/W-0 | R/W-0  | R/W-0 |
|------------------------------------|-------|--------------|-------|-----------------------------------------|-------|--------|-------|
| —                                  | -     | —            | —     |                                         | LEB   | <11:8> |       |
| bit 15                             |       |              |       |                                         |       |        | bit 8 |
|                                    |       |              |       |                                         |       |        |       |
| R/W-0                              | R/W-0 | R/W-0        | R/W-0 | R/W-0                                   | R/W-0 | R/W-0  | R/W-0 |
|                                    |       |              | LEE   | 3<7:0>                                  |       |        |       |
| bit 7                              |       |              |       |                                         |       |        | bit 0 |
|                                    |       |              |       |                                         |       |        |       |
| Legend:                            |       |              |       |                                         |       |        |       |
| R = Readable                       | bit   | W = Writable | bit   | U = Unimplemented bit, read as '0'      |       |        |       |
| -n = Value at POR '1' = Bit is set |       |              |       | '0' = Bit is cleared x = Bit is unknown |       |        |       |

# REGISTER 16-17: LEBDLYx: PWMx LEADING-EDGE BLANKING DELAY REGISTER

bit 15-12 Unimplemented: Read as '0'

bit 11-0 LEB<11:0>: Leading-Edge Blanking Delay for Current-Limit and Fault Inputs bits

| R/W-0         | R/W-0                                                                                                                                                              | R/W-0                                      | R/W-0             | R/W-0             | R/W-0            | R/W-0           | R/W-0 |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------|-------------------|------------------|-----------------|-------|--|--|--|--|
| QCAPEN        | FLTREN                                                                                                                                                             | QFDIV2                                     | QFDIV1            | QFDIV0            | OUTFNC1          | OUTFNC0         | SWPAB |  |  |  |  |
| bit 15        | ·                                                                                                                                                                  | ·                                          |                   |                   |                  |                 | bit 8 |  |  |  |  |
| R/W-0         | R/W-0                                                                                                                                                              | R/W-0                                      | R/W-0             | R-x               | R-x              | R-x             | R-x   |  |  |  |  |
| HOMPOL        | IDXPOL                                                                                                                                                             | QEBPOL                                     | QEAPOL            | HOME              | INDEX            | QEB             | QEA   |  |  |  |  |
| bit 7         |                                                                                                                                                                    |                                            |                   | TIOME             | INDEX            | QLD             | bit ( |  |  |  |  |
| Legend:       |                                                                                                                                                                    |                                            |                   |                   |                  |                 |       |  |  |  |  |
| R = Readable  | e bit                                                                                                                                                              | W = Writable                               | bit               | U = Unimplen      | nented bit, read | d as '0'        |       |  |  |  |  |
| -n = Value at |                                                                                                                                                                    | '1' = Bit is set                           |                   | '0' = Bit is cle  |                  | x = Bit is unkn | own   |  |  |  |  |
|               |                                                                                                                                                                    |                                            |                   |                   |                  |                 |       |  |  |  |  |
| bit 15        | QCAPEN: Q                                                                                                                                                          | EI Position Cou                            | nter Input Cap    | ture Enable bit   |                  |                 |       |  |  |  |  |
|               |                                                                                                                                                                    | tch event trigge                           |                   |                   |                  |                 |       |  |  |  |  |
|               |                                                                                                                                                                    | tch event does                             |                   | -                 |                  |                 |       |  |  |  |  |
| bit 14        |                                                                                                                                                                    | Ax/QEBx/INDX                               | •                 | tal Filter Enable | e dit            |                 |       |  |  |  |  |
|               |                                                                                                                                                                    | digital filter is e<br>digital filter is d |                   | sed)              |                  |                 |       |  |  |  |  |
| bit 13-11     | <ul> <li>Input pin digital filter is disabled (bypassed)</li> <li>QFDIV&lt;2:0&gt;: QEAx/QEBx/INDXx/HOMEx Digital Input Filter Clock Divide Select bits</li> </ul> |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | QFDIV<2:0>: QEAX/QEBX/INDXX/HOMEX Digital Input Filter Clock Divide Select bits<br>111 = 1:128 clock divide                                                        |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 110 = 1:64 clock divide                                                                                                                                            |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 101 = 1:32 clock divide                                                                                                                                            |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 100 = 1:16  clock divide                                                                                                                                           |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 011 = 1:8 clock divide<br>010 = 1:4 clock divide                                                                                                                   |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 010 = 1.4 clock divide<br>001 = 1.2 clock divide                                                                                                                   |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 000 = 1:1 clo                                                                                                                                                      |                                            |                   |                   |                  |                 |       |  |  |  |  |
| bit 10-9      | OUTFNC<1:                                                                                                                                                          | 0>: QEI Module                             | Output Functi     | on Mode Selec     | ct bits          |                 |       |  |  |  |  |
|               |                                                                                                                                                                    | NCMPx pin goe                              | -                 |                   |                  | GEC             |       |  |  |  |  |
|               |                                                                                                                                                                    | NCMPx pin goe                              |                   |                   |                  |                 |       |  |  |  |  |
|               |                                                                                                                                                                    | NCMPx pin goe                              | s high when P     | $OS1CNT \ge QE$   | IIGEC            |                 |       |  |  |  |  |
| L:1 0         | 00 = Output i                                                                                                                                                      |                                            |                   |                   |                  |                 |       |  |  |  |  |
| bit 8         |                                                                                                                                                                    | ap QEA and QE                              | •                 |                   |                  |                 |       |  |  |  |  |
|               |                                                                                                                                                                    | d QEBx are sw<br>d QEBx are not            |                   | quadrature dec    | coder logic      |                 |       |  |  |  |  |
| bit 7         | HOMPOL: H                                                                                                                                                          | OMEx Input Po                              | larity Select bit |                   |                  |                 |       |  |  |  |  |
|               | 1 = Input is inverted                                                                                                                                              |                                            |                   |                   |                  |                 |       |  |  |  |  |
| bit 6         | 0 = Input is not inverted                                                                                                                                          |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | IDXPOL: INDXx Input Polarity Select bit<br>1 = Input is inverted                                                                                                   |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               |                                                                                                                                                                    |                                            |                   |                   |                  |                 |       |  |  |  |  |
| bit 5         | 0 = Input is not inverted<br>QEBPOL: QEBx Input Polarity Select bit                                                                                                |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 1 = Input is inverted                                                                                                                                              |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 0 = Input is r                                                                                                                                                     |                                            |                   |                   |                  |                 |       |  |  |  |  |
| bit 4         | QEAPOL: Q                                                                                                                                                          | EAx Input Polar                            | ity Select bit    |                   |                  |                 |       |  |  |  |  |
|               | 1 = Input is i                                                                                                                                                     |                                            |                   |                   |                  |                 |       |  |  |  |  |
|               | 0 = Input is r                                                                                                                                                     | not inverted                               |                   |                   |                  |                 |       |  |  |  |  |
| bit 3         | HOME: Statu                                                                                                                                                        |                                            |                   |                   |                  |                 |       |  |  |  |  |
| DIL 3         | <b>HOME</b> . Statu                                                                                                                                                |                                            | out Pin Alter Po  | olarity Control   |                  |                 |       |  |  |  |  |
| DIL 3         | 1 = Pin is at<br>0 = Pin is at                                                                                                                                     | logic '1'                                  | out Pin Aiter Po  | bianty Control    |                  |                 |       |  |  |  |  |

# REGISTER 17-2: QEI1IOC: QEI1 I/O CONTROL REGISTER

### REGISTER 17-17: INT1TMRH: INTERVAL 1 TIMER HIGH WORD REGISTER

| R/W-0                                                                      | R/W-0 | R/W-0          | R/W-0 | R/W-0        | R/W-0           | R/W-0    | R/W-0 |
|----------------------------------------------------------------------------|-------|----------------|-------|--------------|-----------------|----------|-------|
|                                                                            |       |                | INTTM | R<31:24>     |                 |          |       |
| bit 15                                                                     |       |                |       |              |                 |          | bit 8 |
|                                                                            |       |                |       |              |                 |          |       |
| R/W-0                                                                      | R/W-0 | R/W-0          | R/W-0 | R/W-0        | R/W-0           | R/W-0    | R/W-0 |
|                                                                            |       |                | INTTM | R<23:16>     |                 |          |       |
| bit 7                                                                      |       |                |       |              |                 |          | bit 0 |
|                                                                            |       |                |       |              |                 |          |       |
| Legend:                                                                    |       |                |       |              |                 |          |       |
| R = Readable                                                               | bit   | W = Writable b | oit   | U = Unimplem | nented bit, rea | d as '0' |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |                |       |              |                 | nown     |       |

bit 15-0 INTTMR<31:16>: High Word Used to Form 32-Bit Interval Timer Register (INT1TMR) bits

### REGISTER 17-18: INT1TMRL: INTERVAL 1 TIMER LOW WORD REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | INTTM | IR<15:8>         |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | INTT  | /IR<7:0>         |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable I  | bit   | W = Writable b   | bit   | U = Unimpler     | nented bit, rea | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-0 INTTMR<15:0>: Low Word Used to Form 32-Bit Interval Timer Register (INT1TMR) bits

| U-0    | U-0   | U-0   | U-0   | U-0   | U-0   | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
| —      | —     | —     | —     | —     | —     | AMSK9 | AMSK8 |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| AMSK7  | AMSK6 | AMSK5 | AMSK4 | AMSK3 | AMSK2 | AMSK1 | AMSK0 |
| bit 7  |       |       |       |       |       |       | bit 0 |

### REGISTER 19-3: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

bit 9-0

AMSK<9:0>: Address Mask Select bits

For 10-Bit Address:

1 = Enables masking for bit Ax of incoming message address; bit match is not required in this position

0 = Disables masking for bit Ax; bit match is required in this position

For 7-Bit Address (I2CxMSK<6:0> only):

1 = Enables masking for bit Ax + 1 of incoming message address; bit match is not required in this position

0 = Disables masking for bit Ax + 1; bit match is required in this position

| U-0           | U-0                                                                                          | U-0                                 | U-0            | U-0                                     | U-0    | U-0    | U-0    |  |  |
|---------------|----------------------------------------------------------------------------------------------|-------------------------------------|----------------|-----------------------------------------|--------|--------|--------|--|--|
| —             | —                                                                                            | —                                   | _              | —                                       | —      | —      | —      |  |  |
| bit 15        |                                                                                              |                                     |                |                                         |        |        | bit 8  |  |  |
|               |                                                                                              |                                     |                |                                         |        |        |        |  |  |
| U-0           | U-0                                                                                          | U-0                                 | R-0            | R-0                                     | R-0    | R-0    | R-0    |  |  |
| —             | —                                                                                            | —                                   | DNCNT4         | DNCNT3                                  | DNCNT2 | DNCNT1 | DNCNT0 |  |  |
| bit 7         |                                                                                              |                                     |                |                                         |        |        | bit 0  |  |  |
|               |                                                                                              |                                     |                |                                         |        |        |        |  |  |
| Legend:       |                                                                                              |                                     |                |                                         |        |        |        |  |  |
| R = Readable  | e bit                                                                                        | W = Writable                        | bit            | U = Unimplemented bit, read as '0'      |        |        |        |  |  |
| -n = Value at | POR                                                                                          | '1' = Bit is set                    |                | '0' = Bit is cleared x = Bit is unknown |        |        | nown   |  |  |
|               |                                                                                              |                                     |                |                                         |        |        |        |  |  |
| bit 15-5      | Unimplemen                                                                                   | ted: Read as '                      | 0'             |                                         |        |        |        |  |  |
| bit 4-0       | DNCNT<4:0>                                                                                   | : DeviceNet™                        | Filter Bit Num | iber bits                               |        |        |        |  |  |
|               |                                                                                              | 1 = Invalid sele<br>npares up to Da |                | 6 with EID<17                           | >      |        |        |  |  |
|               | •                                                                                            |                                     |                |                                         |        |        |        |  |  |
|               | •                                                                                            |                                     |                |                                         |        |        |        |  |  |
|               | •                                                                                            |                                     |                |                                         |        |        |        |  |  |
|               | 00001 = Compares up to Data Byte 1, bit 7 with EID<0><br>00000 = Does not compare data bytes |                                     |                |                                         |        |        |        |  |  |

| R-0                                | R-0 | R-0                          | R-0                                                | R-0                                                                                            | R-0                                                                                       | R-0                                                                                                                  |
|------------------------------------|-----|------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                                    |     | TERR                         | CNT<7:0>                                           |                                                                                                |                                                                                           |                                                                                                                      |
|                                    |     |                              |                                                    |                                                                                                |                                                                                           | bit 8                                                                                                                |
|                                    |     |                              |                                                    |                                                                                                |                                                                                           |                                                                                                                      |
| R-0                                | R-0 | R-0                          | R-0                                                | R-0                                                                                            | R-0                                                                                       | R-0                                                                                                                  |
|                                    |     | RERR                         | CNT<7:0>                                           |                                                                                                |                                                                                           |                                                                                                                      |
|                                    |     |                              |                                                    |                                                                                                |                                                                                           | bit 0                                                                                                                |
|                                    |     |                              |                                                    |                                                                                                |                                                                                           |                                                                                                                      |
|                                    |     |                              |                                                    |                                                                                                |                                                                                           |                                                                                                                      |
| R = Readable bit W = Writable bit  |     | it                           | U = Unimpleme                                      | ented bit, rea                                                                                 | ad as '0'                                                                                 |                                                                                                                      |
| -n = Value at POR '1' = Bit is set |     |                              | '0' = Bit is clear                                 | ed                                                                                             | x = Bit is unkr                                                                           | nown                                                                                                                 |
|                                    | R-0 | R-0 R-0<br>it W = Writable b | TERR<br>R-0 R-0 R-0<br>RERR<br>it W = Writable bit | TERRCNT<7:0>           R-0         R-0         R-0           RERRCNT<7:0>         RERRCNT<7:0> | TERRCNT<7:0>           R-0         R-0         R-0           RERRCNT<7:0>         RERRCNT | TERRCNT<7:0>         R-0       R-0       R-0       R-0         RERRCNT<7:0>       U = Unimplemented bit, read as '0' |

bit 7-0 **RERRCNT<7:0>:** Receive Error Count bits

### REGISTER 21-9: CxCFG1: ECANx BAUD RATE CONFIGURATION REGISTER 1

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | _   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SJW1  | SJW0  | BRP5  | BRP4  | BRP3  | BRP2  | BRP1  | BRP0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-8 | Unimplemented: Read as '0' |
|----------|----------------------------|
|----------|----------------------------|

| bit 7-6 | SJW<1:0>: Synchronization Jump Width bits    |
|---------|----------------------------------------------|
|         | 11 = Length is 4 x TQ                        |
|         | $10 = \text{Length is } 3 \times \text{Tq}$  |
|         | $01 = \text{Length is } 2 \times \text{T} Q$ |
|         | $00 = \text{Length is } 1 \times \text{Tq}$  |

```
bit 5-0 BRP<5:0>: Baud Rate Prescaler bits
```

```
11 1111 = TQ = 2 x 64 x 1/FCAN
```

•

- 00 0010 = TQ = 2 x 3 x 1/FCAN 00 0001 = TQ = 2 x 2 x 1/FCAN
- 00 0000 = Tq = 2 x 1 x 1/FCAN

# 24.3 PTG Control Registers

### REGISTER 24-1: PTGCST: PTG CONTROL/STATUS REGISTER

| R/W-0   | U-0     | R/W-0   | R/W-0   | U-0 | R/W-0                 | R/W-0                  | R/W-0                  |
|---------|---------|---------|---------|-----|-----------------------|------------------------|------------------------|
| PTGEN   | —       | PTGSIDL | PTGTOGL | —   | PTGSWT <sup>(2)</sup> | PTGSSEN <sup>(3)</sup> | PTGIVIS                |
| bit 15  |         |         |         |     |                       |                        | bit 8                  |
|         |         |         |         |     |                       |                        |                        |
| R/W-0   | HS-0    | U-0     | U-0     | U-0 | U-0                   | R/W-0                  |                        |
| PTGSTRT | PTGWDTO | _       | _       | _   | _                     | PTGITM1 <sup>(1)</sup> | PTGITM0 <sup>(1)</sup> |

| bit 7 |
|-------|
|-------|

| Legend:           | HS = Hardware Settable bi | t                           |                    |
|-------------------|---------------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit          | U = Unimplemented bit, read | d as '0'           |
| -n = Value at POR | '1' = Bit is set          | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15  |       | PTGEN: Module Enable bit                                                                                                                                                                                                      |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |       | 1 = PTG module is enabled                                                                                                                                                                                                     |
|         |       | 0 = PTG module is disabled                                                                                                                                                                                                    |
| bit 14  |       | Unimplemented: Read as '0'                                                                                                                                                                                                    |
| bit 13  |       | PTGSIDL: PTG Stop in Idle Mode bit                                                                                                                                                                                            |
|         |       | <ul> <li>1 = Discontinues module operation when device enters Idle mode</li> <li>0 = Continues module operation in Idle mode</li> </ul>                                                                                       |
| bit 12  |       | PTGTOGL: PTG TRIG Output Toggle Mode bit                                                                                                                                                                                      |
|         |       | <ul> <li>1 = Toggle state of the PTGOx for each execution of the PTGTRIG command</li> <li>0 = Each execution of the PTGTRIG command will generate a single PTGOx pulse determined by the value in the PTGPWDx bits</li> </ul> |
| bit 11  |       | Unimplemented: Read as '0'                                                                                                                                                                                                    |
| bit 10  |       | PTGSWT: PTG Software Trigger bit <sup>(2)</sup>                                                                                                                                                                               |
|         |       | 1 = Triggers the PTG module                                                                                                                                                                                                   |
|         |       | 0 = No action (clearing this bit will have no effect)                                                                                                                                                                         |
| bit 9   |       | PTGSSEN: PTG Enable Single-Step bit <sup>(3)</sup>                                                                                                                                                                            |
|         |       | 1 = Enables Single-Step mode                                                                                                                                                                                                  |
|         |       | 0 = Disables Single-Step mode                                                                                                                                                                                                 |
| bit 8   |       | PTGIVIS: PTG Counter/Timer Visibility Control bit                                                                                                                                                                             |
|         |       | 1 = Reads of the PTGSDLIM, PTGCxLIM or PTGTxLIM registers return the current values of their<br>corresponding counter/timer registers (PTGSD, PTGCx, PTGTx)                                                                   |
|         |       | <ul> <li>Reads of the PTGSDLIM, PTGCxLIM or PTGTxLIM registers return the value previously written<br/>to those limit registers</li> </ul>                                                                                    |
| bit 7   |       | PTGSTRT: PTG Start Sequencer bit                                                                                                                                                                                              |
|         |       | <ul><li>1 = Starts to sequentially execute commands (Continuous mode)</li><li>0 = Stops executing commands</li></ul>                                                                                                          |
| bit 6   |       | PTGWDTO: PTG Watchdog Timer Time-out Status bit                                                                                                                                                                               |
|         |       | 1 = PTG Watchdog Timer has timed out                                                                                                                                                                                          |
|         |       | 0 = PTG Watchdog Timer has not timed out.                                                                                                                                                                                     |
| bit 5-2 |       | Unimplemented: Read as '0'                                                                                                                                                                                                    |
| Note    | 1: Th | nese bits apply to the PTGWHI and PTGWLO commands only.                                                                                                                                                                       |
|         | 2: Th | is bit is only used with the PTGCTRL step command software trigger option.                                                                                                                                                    |

3: Use of the PTG Single-Step mode is reserved for debugging tools only.

bit 0

### 24.4 Step Commands and Format

### TABLE 24-1: PTG STEP COMMAND FORMAT

| Step Command Byte: |             |             |
|--------------------|-------------|-------------|
|                    | STEPx<7:0>  |             |
| CMD<3:0>           | (           | OPTION<3:0> |
| bit 7              | bit 4 bit 3 | bit 0       |

| bit 7-4 | CMD<3:0> | Step<br>Command | Command Description                                                                                                                                                                      |
|---------|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 0000     | PTGCTRL         | Execute control command as described by OPTION<3:0>.                                                                                                                                     |
|         | 0001     | PTGADD          | Add contents of PTGADJ register to target register as described by<br>OPTION<3:0>.                                                                                                       |
|         |          | PTGCOPY         | Copy contents of PTGHOLD register to target register as described by<br>OPTION<3:0>.                                                                                                     |
|         | 001x     | PTGSTRB         | Copy the value contained in CMD<0>:OPTION<3:0> to the CH0SA<4:0> bits (AD1CHS0<4:0>).                                                                                                    |
|         | 0100     | PTGWHI          | Wait for a low-to-high edge input from the selected PTG trigger input as described by OPTION<3:0>.                                                                                       |
|         | 0101     | PTGWLO          | Wait for a high-to-low edge input from the selected PTG trigger input as described by OPTION<3:0>.                                                                                       |
|         | 0110     | Reserved        | Reserved.                                                                                                                                                                                |
|         | 0111     | PTGIRQ          | Generate individual interrupt request as described by OPTION3<:0>.                                                                                                                       |
|         | 100x     | PTGTRIG         | Generate individual trigger output as described by < <cmd<0>:OPTION&lt;3:0&gt;&gt;.</cmd<0>                                                                                              |
|         | 101x     | PTGJMP          | Copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR) and jump to that Step queue.</cmd<0>                                                          |
|         | 110x     | PTGJMPC0        | PTGC0 = PTGC0LIM: Increment the Queue Pointer (PTGQPTR).                                                                                                                                 |
|         |          |                 | $PTGC0 \neq PTGC0LIM$ : Increment Counter 0 (PTGC0) and copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR), and jump to that Step queue</cmd<0>  |
|         | 111x     | PTGJMPC1        | PTGC1 = PTGC1LIM: Increment the Queue Pointer (PTGQPTR).                                                                                                                                 |
|         |          |                 | $PTGC1 \neq PTGC1LIM$ : Increment Counter 1 (PTGC1) and copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR), and jump to that Step queue.</cmd<0> |

Note 1: All reserved commands or options will execute but have no effect (i.e., execute as a NOP instruction).

2: Refer to Table 24-2 for the trigger output descriptions.

3: This feature is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

### 25.1.2 OP AMP CONFIGURATION B

Figure 25-7 shows a typical inverting amplifier circuit with the output of the op amp (OAxOUT) externally routed to a separate analog input pin (ANy) on the device. This op amp configuration is slightly different in terms of the op amp output and the ADC input connection, therefore, RINT1 is not included in the transfer function. However, this configuration requires the designer to externally route the op amp output (OAxOUT) to another analog input pin (ANy). See Table 30-53 in **Section 30.0 "Electrical Characteristics"** for the typical value of RINT1. Table 30-60 and Table 30-61 in **Section 30.0 "Electrical Characteristics"** describe the minimum sample time (TSAMP) requirements for the ADC module in this configuration.

Figure 25-7 also defines the equation to be used to calculate the expected voltage at point VOAxOUT. This is the typical inverting amplifier equation.

### 25.2 Op Amp/Comparator Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 25.2.1 KEY RESOURCES

- "Op Amp/Comparator" (DS70357) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- · Application Notes
- Software Libraries
- · Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools



#### FIGURE 25-7: OP AMP CONFIGURATION B

### REGISTER 26-3: CRCXORH: CRC XOR POLYNOMIAL HIGH REGISTER

| R/W-0                              | R/W-0 | R/W-0 | R/W-0                                  | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|------------------------------------|-------|-------|----------------------------------------|--------|-------|-------|-------|
|                                    |       |       | X<3                                    | 31:24> |       |       |       |
| bit 15                             |       |       |                                        |        |       |       | bit 8 |
|                                    |       |       |                                        |        |       |       |       |
| R/W-0                              | R/W-0 | R/W-0 | R/W-0                                  | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|                                    |       |       | X<2                                    | 23:16> |       |       |       |
| bit 7                              |       |       |                                        | bit 0  |       |       |       |
|                                    |       |       |                                        |        |       |       |       |
| Legend:                            |       |       |                                        |        |       |       |       |
| R = Readable bit W = Writable bit  |       | bit   | U = Unimplemented bit, read as '0'     |        |       |       |       |
| -n = Value at POR '1' = Bit is set |       |       | '0' = Bit is cleared x = Bit is unknow |        | nown  |       |       |
|                                    | -     |       |                                        |        |       |       | -     |

bit 15-0 X<31:16>: XOR of Polynomial Term X<sup>n</sup> Enable bits

### REGISTER 26-4: CRCXORL: CRC XOR POLYNOMIAL LOW REGISTER

| R/W-0                              | R/W-0 | R/W-0                              | R/W-0  | R/W-0              | R/W-0 | R/W-0 | R/W-0 |
|------------------------------------|-------|------------------------------------|--------|--------------------|-------|-------|-------|
|                                    |       |                                    | Х<     | 15:8>              |       |       |       |
| bit 15                             |       |                                    |        |                    |       |       | bit 8 |
| R/W-0                              | R/W-0 | R/W-0                              | R/W-0  | R/W-0              | R/W-0 | R/W-0 | U-0   |
|                                    |       |                                    | X<7:1> |                    |       |       | _     |
| bit 7                              |       |                                    |        |                    |       |       | bit 0 |
| Legend:                            |       |                                    |        |                    |       |       |       |
| R = Readable bit W = Writable bit  |       | U = Unimplemented bit, read as '0' |        |                    |       |       |       |
| -n = Value at POR '1' = Bit is set |       | '0' = Bit is cleared               |        | x = Bit is unknown |       |       |       |

bit 15-1X<15:1>: XOR of Polynomial Term X<sup>n</sup> Enable bitsbit 0Unimplemented: Read as '0'

### 27.6 JTAG Interface

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement a JTAG interface, which supports boundary scan device testing. Detailed information on this interface is provided in future revisions of the document.

| Note: | Refer to "Programming and Diagnostics"       |
|-------|----------------------------------------------|
|       | (DS70608) in the "dsPIC33/PIC24 Family       |
|       | Reference Manual" for further information    |
|       | on usage, configuration and operation of the |
|       | JTAG interface.                              |

# 27.7 In-Circuit Serial Programming

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices can be serially programmed while in the end application circuit. This is done with two lines for clock and data, and three other lines for power, ground and the programming sequence. Serial programming allows customers to manufacture boards with unprogrammed devices and then program the device just before shipping the product. Serial programming also allows the most recent firmware or a custom firmware to be programmed. Refer to the "dsPIC33E/PIC24E Flash Programming Specification for Devices with Volatile Configuration Bits" (DS70663) for details about In-Circuit Serial Programming (ICSP).

Any of the three pairs of programming clock/data pins can be used:

- PGEC1 and PGED1
- PGEC2 and PGED2
- PGEC3 and PGED3

### 27.8 In-Circuit Debugger

When MPLAB<sup>®</sup> ICD 3 or REAL ICE<sup>™</sup> is selected as a debugger, the in-circuit debugging functionality is enabled. This function allows simple debugging functions when used with MPLAB IDE. Debugging functionality is controlled through the PGECx (Emulation/Debug Clock) and PGEDx (Emulation/Debug Data) pin functions.

Any of the three pairs of debugging clock/data pins can be used:

- PGEC1 and PGED1
- PGEC2 and PGED2
- PGEC3 and PGED3

To use the in-circuit debugger function of the device, the design must implement ICSP connections to  $\overline{MCLR}$ , VDD, Vss and the PGECx/PGEDx pin pair. In addition, when the feature is enabled, some of the resources are not available for general use. These resources include the first 80 bytes of data RAM and two I/O pins (PGECx and PGEDx).

### 27.9 Code Protection and CodeGuard™ Security

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X, and PIC24EPXXXGP/MC20X devices offer basic implementation of CodeGuard Security that supports only General Segment (GS) security. This feature helps protect individual Intellectual Property.

Note: Refer to "CodeGuard<sup>™</sup> Security" (DS70634) in the "dsPIC33/PIC24 Family Reference Manual" for further information on usage, configuration and operation of CodeGuard Security. NOTES:

# 31.0 HIGH-TEMPERATURE ELECTRICAL CHARACTERISTICS

This section provides an overview of dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X electrical characteristics for devices operating in an ambient temperature range of -40°C to +150°C.

The specifications between  $-40^{\circ}$ C to  $+150^{\circ}$ C are identical to those shown in **Section 30.0** "**Electrical Characteristics**" for operation between  $-40^{\circ}$ C to  $+125^{\circ}$ C, with the exception of the parameters listed in this section.

Parameters in this section begin with an H, which denotes High temperature. For example, Parameter DC10 in **Section 30.0 "Electrical Characteristics"** is the Industrial and Extended temperature equivalent of HDC10.

Absolute maximum ratings for the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X high-temperature devices are listed below. Exposure to these maximum rating conditions for extended periods can affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

# Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias <sup>(2)</sup>                                     | 40°C to +150°C       |
|-----------------------------------------------------------------------------------|----------------------|
| Storage temperature                                                               | 65°C to +160°C       |
| Voltage on VDD with respect to Vss                                                | -0.3V to +4.0V       |
| Voltage on any pin that is not 5V tolerant with respect to Vss <sup>(3)</sup>     | 0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 3.0V <sup>(3)</sup> | 0.3V to 3.6V         |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD \ge 3.0V^{(3)}$      | 0.3V to 5.5V         |
| Maximum current out of Vss pin                                                    | 60 mA                |
| Maximum current into Vod pin <sup>(4)</sup>                                       | 60 mA                |
| Maximum junction temperature                                                      | +155°C               |
| Maximum current sourced/sunk by any 4x I/O pin                                    | 10 mA                |
| Maximum current sourced/sunk by any 8x I/O pin                                    | 15 mA                |
| Maximum current sunk by all ports combined                                        | 70 mA                |
| Maximum current sourced by all ports combined <sup>(4)</sup>                      | 70 mA                |

- **Note 1:** Stresses above those listed under "Absolute Maximum Ratings" can cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods can affect device reliability.
  - 2: AEC-Q100 reliability testing for devices intended to operate at +150°C is 1,000 hours. Any design in which the total operating time from +125°C to +150°C will be greater than 1,000 hours is not warranted without prior written approval from Microchip Technology Inc.
  - 3: Refer to the "Pin Diagrams" section for 5V tolerant pins.
  - 4: Maximum allowable current is a function of device maximum power dissipation (see Table 31-2).