

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

⊡XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 70 MIPs                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                     |
| Number of I/O              | 21                                                                             |
| Program Memory Size        | 512KB (170K x 24)                                                              |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 24K x 16                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 6x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 28-QFN-S (6x6)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep512gp202-i-mm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Allocating different Page registers for read and write access allows the architecture to support data movement between different pages in data memory. This is accomplished by setting the DSRPAG register value to the page from which you want to read, and configuring the DSWPAG register to the page to which it needs to be written. Data can also be moved from different PSV to EDS pages, by configuring the DSRPAG and DSWPAG registers to address PSV and EDS space, respectively. The data can be moved between pages by a single instruction.

When an EDS or PSV page overflow or underflow occurs, EA<15> is cleared as a result of the register indirect EA calculation. An overflow or underflow of the EA in the EDS or PSV pages can occur at the page boundaries when:

- The initial address prior to modification addresses an EDS or PSV page
- The EA calculation uses Pre-Modified or Post-Modified Register Indirect Addressing; however, this does not include Register Offset Addressing

In general, when an overflow is detected, the DSxPAG register is incremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. When an underflow is detected, the DSxPAG register is decremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. This creates a linear EDS and PSV address space, but only when using Register Indirect Addressing modes.

Exceptions to the operation described above arise when entering and exiting the boundaries of Page 0, EDS and PSV spaces. Table 4-61 lists the effects of overflow and underflow scenarios at different boundaries.

In the following cases, when overflow or underflow occurs, the EA<15> bit is set and the DSxPAG is not modified; therefore, the EA will wrap to the beginning of the current page:

- · Register Indirect with Register Offset Addressing
- Modulo Addressing
- · Bit-Reversed Addressing

|             |            |                | Before       |                        | After          |              |                        |
|-------------|------------|----------------|--------------|------------------------|----------------|--------------|------------------------|
| 0/U,<br>R/W | Operation  | DSxPAG         | DS<br>EA<15> | Page<br>Description    | DSxPAG         | DS<br>EA<15> | Page<br>Description    |
| O,<br>Read  |            | DSRPAG = 0x1FF | 1            | EDS: Last page         | DSRPAG = 0x1FF | 0            | See Note 1             |
| O,<br>Read  | [++\Wn]    | DSRPAG = 0x2FF | 1            | PSV: Last lsw<br>page  | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page |
| O,<br>Read  | [Wn++]     | DSRPAG = 0x3FF | 1            | PSV: Last MSB<br>page  | DSRPAG = 0x3FF | 0            | See Note 1             |
| O,<br>Write |            | DSWPAG = 0x1FF | 1            | EDS: Last page         | DSWPAG = 0x1FF | 0            | See Note 1             |
| U,<br>Read  |            | DSRPAG = 0x001 | 1            | PSV page               | DSRPAG = 0x001 | 0            | See Note 1             |
| U,<br>Read  | [Wn]<br>Or | DSRPAG = 0x200 | 1            | PSV: First Isw<br>page | DSRPAG = 0x200 | 0            | See Note 1             |
| U,<br>Read  | [ //11 - ] | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page | DSRPAG = 0x2FF | 1            | PSV: Last Isw<br>page  |

## TABLE 4-61: OVERFLOW AND UNDERFLOW SCENARIOS AT PAGE 0, EDS and PSV SPACE BOUNDARIES<sup>(2,3,4)</sup>

Legend: O = Overflow, U = Underflow, R = Read, W = Write

Note 1: The Register Indirect Addressing now addresses a location in the base Data Space (0x0000-0x8000).

2: An EDS access with DSxPAG = 0x000 will generate an address error trap.

- **3:** Only reads from PS are supported using DSRPAG. An attempt to write to PS using DSWPAG will generate an address error trap.
- 4: Pseudo-Linear Addressing is not supported for large offsets.

#### 4.4.2 EXTENDED X DATA SPACE

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible regardless of the contents of the Data Space Page registers. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA<15> = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF, of base Data Space, in combination with DSRPAG = 0x000 or DSWPAG = 0x000. Consequently, DSRPAG and DSWPAG are initialized to 0x001 at Reset.

- Note 1: DSxPAG should not be used to access Page 0. An EDS access with DSxPAG set to 0x000 will generate an address error trap.
  - 2: Clearing the DSxPAG in software has no effect.

The remaining pages, including both EDS and PSV pages, are only accessible using the DSRPAG or DSWPAG registers in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where base address bit, EA<15> = 1.

For example, when DSRPAG = 0x001 or DSWPAG = 0x001, accesses to the upper 32 Kbytes, 0x8000 to 0xFFFF, of the Data Space will map to the EDS address range of 0x008000 to 0x00FFFF. When DSRPAG = 0x002 or DSWPAG = 0x002, accesses to the upper 32 Kbytes of the Data Space will map to the EDS address range of 0x010000 to 0x017FFF and so on, as shown in the EDS memory map in Figure 4-17.

For more information on the PSV page access using Data Space Page registers, refer to the "**Program Space Visibility from Data Space**" section in "**Program Memory**" (DS70613) of the "*dsPIC33/ PIC24 Family Reference Manual*".



#### FIGURE 4-17: EDS MEMORY MAP

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

|                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                   |                                                                                                      |                                                                                                 | (,                                                                              |                                                        |                                     |                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------|---------------------------|
| R/SO-0 <sup>(1</sup>                                                                                                                                                                                                                                                                                                         | <sup>)</sup> R/W-0 <sup>(1)</sup>                                                                                                                                 | R/W-0 <sup>(1)</sup>                                                                                 | R/W-0                                                                                           | U-0                                                                             | U-0                                                    | U-0                                 | U-0                       |
| WR                                                                                                                                                                                                                                                                                                                           | WREN                                                                                                                                                              | WRERR                                                                                                | NVMSIDL <sup>(2)</sup>                                                                          |                                                                                 |                                                        | —                                   | —                         |
| bit 15                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                   |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     | bit 8                     |
|                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                   |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| U-0                                                                                                                                                                                                                                                                                                                          | U-0                                                                                                                                                               | U-0                                                                                                  | U-0                                                                                             | R/W-0 <sup>(1)</sup>                                                            | R/W-0 <sup>(1)</sup>                                   | R/W-0 <sup>(1)</sup>                | R/W-0 <sup>(1)</sup>      |
|                                                                                                                                                                                                                                                                                                                              | —                                                                                                                                                                 | —                                                                                                    |                                                                                                 | NVMOP3 <sup>(3,4)</sup>                                                         | NVMOP2 <sup>(3,4)</sup>                                | NVMOP1 <sup>(3,4)</sup>             | NVMOP0 <sup>(3,4)</sup>   |
| bit 7                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                   |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     | bit 0                     |
|                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                   |                                                                                                      |                                                                                                 |                                                                                 |                                                        | _                                   |                           |
| Legend:                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                   | SO = Settab                                                                                          | le Only bit                                                                                     |                                                                                 |                                                        |                                     |                           |
| R = Reada                                                                                                                                                                                                                                                                                                                    | ble bit                                                                                                                                                           | W = Writable                                                                                         | e bit                                                                                           | U = Unimplem                                                                    | ented bit, read                                        | as '0'                              |                           |
| -n = Value                                                                                                                                                                                                                                                                                                                   | at POR                                                                                                                                                            | '1' = Bit is se                                                                                      | t                                                                                               | '0' = Bit is clea                                                               | ired                                                   | x = Bit is unkn                     | iown                      |
| bit 15                                                                                                                                                                                                                                                                                                                       | WR: Write Co<br>1 = Initiates a<br>cleared by<br>0 = Program                                                                                                      | ntrol bit <sup>(1)</sup><br>a Flash memo<br>y hardware o<br>or erase oper                            | ory program or<br>nce the operati<br>ation is comple                                            | erase operation<br>on is complete<br>ate and inactive                           | on; the operatio                                       | n is self-timed                     | and the bit is            |
| bit 14                                                                                                                                                                                                                                                                                                                       | <ul> <li>WREN: Write Enable bit<sup>(1)</sup></li> <li>1 = Enables Flash program/erase operations</li> <li>0 = Inhibits Flash program/erase operations</li> </ul> |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| bit 13                                                                                                                                                                                                                                                                                                                       | WRERR: Writ<br>1 = An improp<br>on any se<br>0 = The progr                                                                                                        | e Sequence E<br>per program of<br>t attempt of th<br>ram or erase                                    | Error Flag bit <sup>(1)</sup><br>rerase sequence<br>e WR bit)<br>operation comp                 | ce attempt or ter                                                               | mination has oc                                        | curred (bit is se                   | t automatically           |
| bit 12                                                                                                                                                                                                                                                                                                                       | NVMSIDL: N\<br>1 = Flash volt<br>0 = Flash volt                                                                                                                   | /M Stop in Idl<br>age regulator<br>age regulator                                                     | e Control bit <sup>(2)</sup><br>goes into Star<br>is active durin                               | ndby mode duri<br>g Idle mode                                                   | ng Idle mode                                           |                                     |                           |
| bit 11-4                                                                                                                                                                                                                                                                                                                     | Unimplement                                                                                                                                                       | ted: Read as                                                                                         | '0'                                                                                             | -                                                                               |                                                        |                                     |                           |
| bit 3-0 NVMOP<3:0>: NVM Operation Select bits <sup>(1,3,4)</sup><br>1111 = Reserved<br>1100 = Reserved<br>1101 = Reserved<br>1010 = Reserved<br>1011 = Reserved<br>1010 = Reserved<br>0011 = Memory page erase operation<br>0010 = Reserved<br>0011 = Memory double-word program operation <sup>(5)</sup><br>0000 = Reserved |                                                                                                                                                                   |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| Note 1:<br>2:<br>3:<br>4:<br>5:                                                                                                                                                                                                                                                                                              | These bits can only<br>If this bit is set, the<br>(TVREG) before Fla<br>All other combination<br>Execution of the PV<br>Two adjacent word                         | / be reset on a<br>re will be mini<br>sh memory be<br>ons of NVMO<br>wRSAV instruct<br>s on a 4-word | a POR.<br>mal power sav<br>ecomes operat<br>P<3:0> are uni<br>tion is ignored<br>I boundary are | rings (IIDLE) and<br>ional.<br>implemented.<br>while any of the<br>programmed d | d upon exiting lo<br>e NVM operatio<br>uring execution | the mode, there<br>ns are in progra | is a delay<br>ess.<br>on. |

#### REGISTER 5-1: NVMCON: NONVOLATILE MEMORY (NVM) CONTROL REGISTER

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| REGISTER     | (10-2: PMD                         | 2: PERIPHER                                |                               | DISABLE C        | UNIKOL RE        | GISTER 2        |       |  |
|--------------|------------------------------------|--------------------------------------------|-------------------------------|------------------|------------------|-----------------|-------|--|
| U-0          | U-0                                | U-0                                        | U-0                           | R/W-0            | R/W-0            | R/W-0           | R/W-0 |  |
| _            | —                                  | —                                          | _                             | IC4MD            | IC3MD            | IC2MD           | IC1MD |  |
| bit 15       |                                    |                                            |                               |                  |                  |                 | bit 8 |  |
|              |                                    |                                            |                               |                  |                  |                 |       |  |
| U-0          | U-0                                | U-0                                        | U-0                           | R/W-0            | R/W-0            | R/W-0           | R/W-0 |  |
|              |                                    |                                            | _                             | OC4MD            | OC3MD            | OC2MD           | OC1MD |  |
| bit 7        |                                    |                                            |                               |                  |                  |                 | bit 0 |  |
|              |                                    |                                            |                               |                  |                  |                 |       |  |
| Legend:      |                                    |                                            |                               |                  |                  |                 |       |  |
| R = Readab   | ole bit                            | W = Writable b                             | bit                           | U = Unimplen     | nented bit, read | d as '0'        |       |  |
| -n = Value a | at POR                             | '1' = Bit is set                           |                               | '0' = Bit is cle | ared             | x = Bit is unkr | iown  |  |
| hit 15-12    | Unimpleme                          | nted: Read as '(                           | ,'                            |                  |                  |                 |       |  |
| bit 11       |                                    | It Capture 4 Mod                           | ,<br>Iula Disabla bi          | +                |                  |                 |       |  |
|              | 1 = Input Ca                       | nture 4 module i                           | s disabled                    | L .              |                  |                 |       |  |
|              | 0 = Input Ca                       | pture 4 module i                           | s enabled                     |                  |                  |                 |       |  |
| bit 10       | IC3MD: Inpu                        | It Capture 3 Mod                           | ule Disable bi                | t                |                  |                 |       |  |
|              | 1 = Input Ca                       | ,<br>pture 3 module i                      | s disabled                    |                  |                  |                 |       |  |
|              | 0 = Input Ca                       | pture 3 module i                           | s enabled                     |                  |                  |                 |       |  |
| bit 9        | IC2MD: Inpu                        | it Capture 2 Mod                           | ule Disable bi                | t                |                  |                 |       |  |
|              | 1 = Input Ca                       | pture 2 module i                           | s disabled                    |                  |                  |                 |       |  |
| hit 0        |                                    | plure 2 mouule i                           |                               |                  |                  |                 |       |  |
| DILO         |                                    | nturo 1 modulo i                           |                               | L                |                  |                 |       |  |
|              | 0 = Input Ca                       | pture 1 module i<br>pture 1 module i       | s enabled                     |                  |                  |                 |       |  |
| bit 7-4      | Unimpleme                          | Unimplemented: Read as '0'                 |                               |                  |                  |                 |       |  |
| bit 3        | OC4MD: Ou                          | OC4MD: Output Compare 4 Module Disable bit |                               |                  |                  |                 |       |  |
|              | 1 = Output C                       | <br>Compare 4 modu                         | le is disabled                |                  |                  |                 |       |  |
|              | 0 = Output C                       | ompare 4 modu                              | le is enabled                 |                  |                  |                 |       |  |
| bit 2        | OC3MD: Ou                          | tput Compare 3                             | Module Disab                  | le bit           |                  |                 |       |  |
|              | 1 = Output C                       | ompare 3 modu                              | le is disabled                |                  |                  |                 |       |  |
|              | 0 = Output C                       | compare 3 modu                             | le is enabled                 |                  |                  |                 |       |  |
| bit 1        | OC2MD: Ou                          | tput Compare 2                             | Module Disab                  | le bit           |                  |                 |       |  |
|              | 1 = Output C                       | Compare 2 modu                             | le is disabled                |                  |                  |                 |       |  |
| h:+ 0        |                                    | tompare 2 modu                             | le is enabled<br>Medule Disch |                  |                  |                 |       |  |
|              |                                    | ipui Compare 1                             |                               |                  |                  |                 |       |  |
|              | $\perp = Output C$<br>0 = Output C | Compare 1 modu                             | le is usabled                 |                  |                  |                 |       |  |
|              |                                    |                                            |                               |                  |                  |                 |       |  |

#### ~

#### 11.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx and TRISx registers for data control, port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs other than VDD by using external pull-up resistors. The maximum open-drain voltage allowed on any pin is the same as the maximum VIH specification for that particular pin.

See the **"Pin Diagrams"** section for the available 5V tolerant pins and Table 30-11 for the maximum VIH specification for each pin.

#### 11.2 Configuring Analog and Digital Port Pins

The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs or outputs must have their corresponding ANSELx and TRISx bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

Pins with analog functions affected by the ANSELx registers are listed with a buffer type of analog in the Pinout I/O Descriptions (see Table 1-1).

If the TRISx bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or comparator module.

When the PORTx register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

#### 11.2.1 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be a NOP, as shown in Example 11-1.

#### **11.3** Input Change Notification (ICN)

The Input Change Notification function of the I/O ports allows devices to generate interrupt requests to the processor in response to a Change-of-State (COS) on selected input pins. This feature can detect input Change-of-States even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a Change-of-State.

Three control registers are associated with the Change Notification (CN) functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

Each I/O pin also has a weak pull-up and a weak pull-down connected to it. The pull-ups and pulldowns act as a current source or sink source connected to the pin and eliminate the need for external resistors when push button, or keypad devices are connected. The pull-ups and pull-downs are enabled separately, using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins.

| Note: | Pull-ups and pull-downs on Change Noti-      |
|-------|----------------------------------------------|
|       | fication pins should always be disabled      |
|       | when the port pin is configured as a digital |
|       | output.                                      |

#### EXAMPLE 11-1: PORT WRITE/READ EXAMPLE

| MOV  | 0xFF00, W0 | ; Configure PORTB<15:8> |
|------|------------|-------------------------|
|      |            | ; as inputs             |
| MOV  | W0, TRISB  | ; and PORTB<7:0>        |
|      |            | ; as outputs            |
| NOP  |            | ; Delay 1 cycle         |
| BTSS | PORTB, #13 | ; Next Instruction      |
|      |            |                         |

#### 11.4.4 INPUT MAPPING

The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 11-1 through Register 11-17). Each register contains sets of 7-bit fields, with each set associated with one of the remappable peripherals. Programming a given peripheral's bit field with an appropriate 7-bit value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field corresponds to the maximum number of Peripheral Pin Selections supported by the device.

For example, Figure 11-2 illustrates remappable pin selection for the U1RX input.

#### FIGURE 11-2: REMAPPABLE INPUT FOR U1RX



#### 11.4.4.1 Virtual Connections

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices support virtual (internal) connections to the output of the op amp/ comparator module (see Figure 25-1 in Section 25.0 "Op Amp/Comparator Module"), and the PTG module (see Section 24.0 "Peripheral Trigger Generator (PTG) Module").

In addition, dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices support virtual connections to the filtered QEI module inputs: FINDX1, FHOME1, FINDX2 and FHOME2 (see Figure 17-1 in Section 17.0 "Quadrature Encoder Interface (QEI) Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)".

Virtual connections provide a simple way of interperipheral connection without utilizing a physical pin. For example, by setting the FLT1R<6:0> bits of the RPINR12 register to the value of `b0000001, the output of the analog comparator, C1OUT, will be connected to the PWM Fault 1 input, which allows the analog comparator to trigger PWM Faults without the use of an actual physical pin on the device.

Virtual connection to the QEI module allows peripherals to be connected to the QEI digital filter input. To utilize this filter, the QEI module must be enabled and its inputs must be connected to a physical RPn pin. Example 11-2 illustrates how the input capture module can be connected to the QEI digital filter.

## EXAMPLE 11-2: CONNECTING IC1 TO THE HOME1 QEI1 DIGITAL FILTER INPUT ON PIN 43 OF THE dsPIC33EPXXXMC206 DEVICE

| RPINR15 = 0x2500; | /* Connect the QEI1 HOME1 input to RP37 (pin 43) */                   |
|-------------------|-----------------------------------------------------------------------|
| RPINR7 = 0x009;   | /* Connect the IC1 input to the digital filter on the FHOME1 input */ |
| QEI1IOC = 0x4000; | /* Enable the QEI digital filter */                                   |
| QEI1CON = 0x8000; | /* Enable the QEI module */                                           |

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0     | U-0      | U-0   | U-0   | U-0       | U-0   | U-0   | U-0   |
|---------|----------|-------|-------|-----------|-------|-------|-------|
| —       | —        | —     | _     | —         | —     | —     | —     |
| bit 15  |          |       |       | ·         | -     |       | bit 8 |
|         |          |       |       |           |       |       |       |
| U-0     | R/W-0    | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|         |          |       |       | SS2R<6:0> |       |       |       |
| bit 7   | <u>.</u> |       |       |           |       |       | bit 0 |
|         |          |       |       |           |       |       |       |
| Logondi |          |       |       |           |       |       |       |

#### REGISTER 11-13: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| Legend:           |                                                                      |                      |                    |  |  |
|-------------------|----------------------------------------------------------------------|----------------------|--------------------|--|--|
| R = Readable bit  | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                      |                    |  |  |
| -n = Value at POR | '1' = Bit is set                                                     | '0' = Bit is cleared | x = Bit is unknown |  |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                                |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>SS2R&lt;6:0&gt;:</b> Assign SPI2 Slave Select (SS2) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                            |
|          | •                                                                                                                                         |
|          |                                                                                                                                           |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                               |
|          |                                                                                                                                           |

#### REGISTER 11-14: RPINR26: PERIPHERAL PIN SELECT INPUT REGISTER 26 (dsPIC33EPXXXGP/MC50X DEVICES ONLY)

| U-0    | U-0   | U-0   | U-0   | U-0        | U-0   | U-0   | U-0   |
|--------|-------|-------|-------|------------|-------|-------|-------|
| —      | —     | —     | —     | —          | —     | —     | —     |
| bit 15 |       |       |       |            |       |       | bit 8 |
|        |       |       |       |            |       |       |       |
| U-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 |
| —      |       |       |       | C1RXR<6:0> | >     |       |       |
| bit 7  |       |       |       |            |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                              |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>C1RXR&lt;6:0&gt;:</b> Assign CAN1 RX Input (CRX1) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                          |
|          | •                                                                                                                                       |
|          |                                                                                                                                         |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                             |



#### FIGURE 16-2: HIGH-SPEED PWMx MODULE REGISTER INTERCONNECTION DIAGRAM

| R/W-1           | R/W-1                           | R/W-0                               | R/W-0                      | R/W-0                | R/W-0                | R/W-0           | R/W-0  |
|-----------------|---------------------------------|-------------------------------------|----------------------------|----------------------|----------------------|-----------------|--------|
| PENH            | PENL                            | POLH                                | POLL                       | PMOD1 <sup>(1)</sup> | PMOD0 <sup>(1)</sup> | OVRENH          | OVRENL |
| bit 15          |                                 |                                     |                            |                      |                      |                 | bit 8  |
|                 |                                 |                                     |                            |                      |                      |                 |        |
| R/W-0           | R/W-0                           | R/W-0                               | R/W-0                      | R/W-0                | R/W-0                | R/W-0           | R/W-0  |
| OVRDAT1         | OVRDAT0                         | FLTDAT1                             | FLTDAT0                    | CLDAT1               | CLDAT0               | SWAP            | OSYNC  |
| bit 7           |                                 |                                     |                            |                      |                      |                 | bit 0  |
|                 |                                 |                                     |                            |                      |                      |                 |        |
| Legend:         |                                 |                                     |                            |                      |                      |                 |        |
| R = Readable    | bit                             | W = Writable                        | bit                        | U = Unimplei         | mented bit, read     | l as '0'        |        |
| -n = Value at F | POR                             | '1' = Bit is set                    |                            | '0' = Bit is cle     | eared                | x = Bit is unkr | nown   |
|                 |                                 |                                     |                            |                      |                      |                 |        |
| bit 15          | PENH: PWM                       | KH Output Pin                       | Ownership bit              |                      |                      |                 |        |
|                 | 1 = PWMx mc                     | dule controls I                     | PWMxH pin<br>WMx⊟ pin      |                      |                      |                 |        |
| hit 11          |                                 |                                     |                            |                      |                      |                 |        |
| DIL 14          | 1 = DM/Mx mc                    | L Output Pin C                      |                            |                      |                      |                 |        |
|                 | 1 = PWWX IIIC<br>0 = GPIO model | dule controls P                     | WMxL pin                   |                      |                      |                 |        |
| hit 13          |                                 | A Output Pin I                      | Polarity bit               |                      |                      |                 |        |
|                 | 1 = PWMxHr                      | in is active-low                    | /                          |                      |                      |                 |        |
|                 | 0 = PWMxH p                     | oin is active-hig                   | 'n                         |                      |                      |                 |        |
| bit 12          | POLL: PWMx                      | L Output Pin F                      | olarity bit                |                      |                      |                 |        |
|                 | 1 = PWMxL p                     | in is active-low                    | ,                          |                      |                      |                 |        |
|                 | 0 = PWMxL p                     | in is active-hig                    | h                          |                      |                      |                 |        |
| bit 11-10       | PMOD<1:0>:                      | PWMx # I/O P                        | in Mode bits <sup>(1</sup> | )                    |                      |                 |        |
|                 | 11 = Reserve                    | d; do not use                       |                            |                      |                      |                 |        |
|                 | 10 = PWMx I/                    | O pin pair is in                    | the Push-Pul               | I Output mode        |                      |                 |        |
|                 | 01 = PWMX I/                    | O pin pair is in                    | the Redunda                | nt Output mod        | le<br>mode           |                 |        |
| hit Q           |                                 | o pin pair is in<br>erride Enable i |                            | in hit               | mode                 |                 |        |
| bit 9           |                                 |                                     |                            | vH nin               |                      |                 |        |
|                 | 0 = PWMx ge                     | nerator control                     | s PWMxH pin                |                      |                      |                 |        |
| bit 8           | OVRENL: Ov                      | erride Enable f                     | or PWMxL Pi                | n bit                |                      |                 |        |
|                 | 1 = OVRDAT                      | <0> controls ou                     | Itput on PWM               | xL pin               |                      |                 |        |
|                 | 0 = PWMx ge                     | nerator control                     | s PWMxL pin                | ·                    |                      |                 |        |
| bit 7-6         | OVRDAT<1:0                      | >: Data for PW                      | /MxH, PWMxl                | L Pins if Overr      | ide is Enabled b     | vits            |        |
|                 | If OVERENH                      | = 1, PWMxH is                       | driven to the              | state specified      | d by OVRDAT<         | 1>.             |        |
|                 | If OVERENL :                    | = 1, PWMxL is                       | driven to the              | state specified      | l by OVRDAT<0        | >.              |        |
| bit 5-4         | FLTDAT<1:0>                     | >: Data for PW                      | MxH and PWI                | MxL Pins if FL       | TMOD is Enable       | ed bits         |        |
|                 | If Fault is activ               | ve, PWMxH is                        | driven to the s            | state specified      | by FLTDAT<1>         |                 |        |
|                 | If Fault is activ               | ve, PWMxL is o                      | driven to the s            | tate specified       | by FLTDAT<0>.        |                 |        |
| bit 3-2         | CLDAT<1:0>                      | Data for PWN                        | IxH and PWM                | IxL Pins if CLN      | /IOD is Enabled      | bits            |        |
|                 | If current-limit                | is active, PWN                      | /IxH is driven             | to the state sp      | ecified by CLDA      | ∖T<1>.<br>T<0>  |        |
|                 | ir current-limit                | is active, PVVI                     | /IXL IS driven t           | o the state spe      | ecified by CLDA      | 1<0>.           |        |
| Note 1: The     | ese bits should i               | not be changed                      | d after the PW             | Mx module is         | enabled (PTEN        | = 1).           |        |
| <b>0</b> 16 11  |                                 |                                     |                            | .0. )                |                      |                 |        |

## REGISTER 16-13: IOCONx: PWMx I/O CONTROL REGISTER<sup>(2)</sup>

2: If the PWMLOCK Configuration bit (FOSCSEL<6>) is a '1', the IOCONx register can only be written after the unlock sequence has been executed.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

#### REGISTER 17-13: QEI1LECH: QEI1 LESS THAN OR EQUAL COMPARE HIGH WORD REGISTER

| R/W-0                                                                   | R/W-0         | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|-------------------------------------------------------------------------|---------------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| QEILEC<31:24>                                                           |               |       |       |       |       |       |       |  |  |  |  |
| bit 15 bit 8                                                            |               |       |       |       |       |       |       |  |  |  |  |
|                                                                         |               |       |       |       |       |       |       |  |  |  |  |
| R/W-0                                                                   | R/W-0         | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|                                                                         | QEILEC<23:16> |       |       |       |       |       |       |  |  |  |  |
| bit 7                                                                   |               |       |       |       |       |       | bit 0 |  |  |  |  |
|                                                                         |               |       |       |       |       |       |       |  |  |  |  |
| Legend:                                                                 |               |       |       |       |       |       |       |  |  |  |  |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'    |               |       |       |       |       |       |       |  |  |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unkr |               |       |       | nown  |       |       |       |  |  |  |  |

bit 15-0 **QEILEC<31:16>:** High Word Used to Form 32-Bit Less Than or Equal Compare Register (QEI1LEC) bits

### REGISTER 17-14: QEI1LECL: QEI1 LESS THAN OR EQUAL COMPARE LOW WORD REGISTER

| R/W-0                                      | R/W-0        | R/W-0                                                   | R/W-0        | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|--------------------------------------------|--------------|---------------------------------------------------------|--------------|------------------------------------|-------|-------|-------|--|--|--|--|
|                                            | QEILEC<15:8> |                                                         |              |                                    |       |       |       |  |  |  |  |
| bit 15                                     | bit 15 bit 8 |                                                         |              |                                    |       |       |       |  |  |  |  |
|                                            |              |                                                         |              |                                    |       |       |       |  |  |  |  |
| R/W-0                                      | R/W-0        | R/W-0                                                   | R/W-0        | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|                                            |              |                                                         | QEIL         | EC<7:0>                            |       |       |       |  |  |  |  |
| bit 7                                      |              |                                                         |              |                                    |       |       | bit 0 |  |  |  |  |
|                                            |              |                                                         |              |                                    |       |       |       |  |  |  |  |
| Legend:                                    |              |                                                         |              |                                    |       |       |       |  |  |  |  |
| R = Readable bit W = Writable bit U = Unim |              |                                                         | U = Unimplen | U = Unimplemented bit, read as '0' |       |       |       |  |  |  |  |
| -n = Value at P                            | OR           | '1' = Bit is set '0' = Bit is cleared x = Bit is unknow |              |                                    | nown  |       |       |  |  |  |  |
|                                            |              |                                                         |              |                                    |       |       |       |  |  |  |  |

bit 15-0 QEILEC<15:0>: Low Word Used to Form 32-Bit Less Than or Equal Compare Register (QEI1LEC) bits

### 18.0 SERIAL PERIPHERAL INTERFACE (SPI)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Serial Peripheral Interface (SPI)" (DS70569) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The SPI module is a synchronous serial interface, useful for communicating with other peripheral or microcontroller devices. These peripheral devices can be serial EEPROMs, shift registers, display drivers, ADC Converters, etc. The SPI module is compatible with Motorola<sup>®</sup> SPI and SIOP interfaces. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X device family offers two SPI modules on a single device. These modules, which are designated as SPI1 and SPI2, are functionally identical. Each SPI module includes an eight-word FIFO buffer and allows DMA bus connections. When using the SPI module with DMA, FIFO operation can be disabled.

Note: In this section, the SPI modules are referred to together as SPIx, or separately as SPI1 and SPI2. Special Function Registers follow a similar notation. For example, SPIxCON refers to the control register for the SPI1 and SPI2 modules.

The SPI1 module uses dedicated pins which allow for a higher speed when using SPI1. The SPI2 module takes advantage of the Peripheral Pin Select (PPS) feature to allow for greater flexibility in pin configuration of the SPI2 module, but results in a lower maximum speed for SPI2. See **Section 30.0** "**Electrical Characteristics**" for more information.

The SPIx serial interface consists of four pins, as follows:

- SDIx: Serial Data Input
- SDOx: Serial Data Output
- SCKx: Shift Clock Input or Output
- SSx/FSYNCx: Active-Low Slave Select or Frame Synchronization I/O Pulse

The SPIx module can be configured to operate with two, three or four pins. In 3-pin mode, SSx is not used. In 2-pin mode, neither SDOx nor SSx is used.

Figure 18-1 illustrates the block diagram of the SPIx module in Standard and Enhanced modes.

| U-0          | U-0                      | R-0              | R-0            | R-0              | R-0              | R-0            | R-0   |  |  |  |  |
|--------------|--------------------------|------------------|----------------|------------------|------------------|----------------|-------|--|--|--|--|
|              | _                        | FBP5             | FBP4           | FBP3             | FBP2             | FBP1           | FBP0  |  |  |  |  |
| bit 15       | ÷                        |                  |                |                  |                  |                | bit 8 |  |  |  |  |
|              |                          |                  |                |                  |                  |                |       |  |  |  |  |
| U-0          | U-0                      | R-0              | R-0            | R-0              | R-0              | R-0            | R-0   |  |  |  |  |
| _            | —                        | FNRB5            | FNRB4          | FNRB3            | FNRB2            | FNRB1          | FNRB0 |  |  |  |  |
| bit 7        | bit 7 bit                |                  |                |                  |                  |                |       |  |  |  |  |
|              |                          |                  |                |                  |                  |                |       |  |  |  |  |
| Legend:      |                          |                  |                |                  |                  |                |       |  |  |  |  |
| R = Readab   | le bit                   | W = Writable     | bit            | U = Unimpler     | mented bit, read | d as '0'       |       |  |  |  |  |
| -n = Value a | t POR                    | '1' = Bit is set |                | '0' = Bit is cle | ared             | x = Bit is unk | nown  |  |  |  |  |
|              |                          |                  |                |                  |                  |                |       |  |  |  |  |
| bit 15-14    | Unimplemen               | ted: Read as '   | 0'             |                  |                  |                |       |  |  |  |  |
| bit 13-8     | <b>FBP&lt;5:0&gt;:</b> F | IFO Buffer Poir  | nter bits      |                  |                  |                |       |  |  |  |  |
|              | 011111 = RE              | 331 buffer       |                |                  |                  |                |       |  |  |  |  |
|              | •                        | 50 bullet        |                |                  |                  |                |       |  |  |  |  |
|              | •                        |                  |                |                  |                  |                |       |  |  |  |  |
|              | •                        |                  |                |                  |                  |                |       |  |  |  |  |
|              | 000001 <b>= TR</b>       | RB1 buffer       |                |                  |                  |                |       |  |  |  |  |
|              | 000000 = TR              | RB0 buffer       |                |                  |                  |                |       |  |  |  |  |
| bit 7-6      | Unimplemen               | ted: Read as '   | 0'             |                  |                  |                |       |  |  |  |  |
| bit 5-0      | FNRB<5:0>:               | FIFO Next Rea    | ad Buffer Poin | ter bits         |                  |                |       |  |  |  |  |
|              | 011111 <b>= RE</b>       | 331 buffer       |                |                  |                  |                |       |  |  |  |  |
|              | 011110 <b>= RE</b>       | 330 buffer       |                |                  |                  |                |       |  |  |  |  |
|              | •                        |                  |                |                  |                  |                |       |  |  |  |  |
|              | •                        |                  |                |                  |                  |                |       |  |  |  |  |
|              | •                        | DD1 buffor       |                |                  |                  |                |       |  |  |  |  |
|              | 000001 = TR              | RB0 buffer       |                |                  |                  |                |       |  |  |  |  |
|              |                          |                  |                |                  |                  |                |       |  |  |  |  |
|              |                          |                  |                |                  |                  |                |       |  |  |  |  |

#### REGISTER 21-5: CxFIFO: ECANx FIFO STATUS REGISTER

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax                            | Description                                 | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|--------|--------------------------------------------|---------------------------------------------|---------------|-------------------------------|--------------------------|
| 25                 | DAW                  | DAW    | Wn                                         | Wn = decimal adjust Wn                      | 1             | 1                             | С                        |
| 26                 | DEC                  | DEC    | f                                          | f = f - 1                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC    | f,WREG                                     | WREG = f – 1                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC    | Ws,Wd                                      | Wd = Ws - 1                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 27                 | DEC2                 | DEC2   | f                                          | f = f – 2                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC2   | f,WREG                                     | WREG = f – 2                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC2   | Ws,Wd                                      | Wd = Ws - 2                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 28                 | DISI                 | DISI   | #lit14                                     | Disable Interrupts for k instruction cycles | 1             | 1                             | None                     |
| 29                 | DIV                  | DIV.S  | Wm,Wn                                      | Signed 16/16-bit Integer Divide             | 1             | 18                            | N,Z,C,OV                 |
|                    |                      | DIV.SD | Wm,Wn                                      | Signed 32/16-bit Integer Divide             | 1             | 18                            | N,Z,C,OV                 |
|                    |                      | DIV.U  | Wm,Wn                                      | Unsigned 16/16-bit Integer Divide           | 1             | 18                            | N,Z,C,OV                 |
|                    |                      | DIV.UD | Wm,Wn                                      | Unsigned 32/16-bit Integer Divide           | 1             | 18                            | N,Z,C,OV                 |
| 30                 | DIVF                 | DIVF   | Wm, Wn <sup>(1)</sup>                      | Signed 16/16-bit Fractional Divide          | 1             | 18                            | N,Z,C,OV                 |
| 31                 | DO                   | DO     | #lit15,Expr <sup>(1)</sup>                 | Do code to PC + Expr, lit15 + 1 times       | 2             | 2                             | None                     |
|                    |                      | DO     | Wn,Expr <sup>(1)</sup>                     | Do code to PC + Expr, (Wn) + 1 times        | 2             | 2                             | None                     |
| 32                 | ED                   | ED     | Wm*Wm,Acc,Wx,Wy,Wxd <sup>(1)</sup>         | Euclidean Distance (no accumulate)          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 33                 | EDAC                 | EDAC   | Wm*Wm,Acc,Wx,Wy,Wxd <sup>(1)</sup>         | Euclidean Distance                          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 34                 | EXCH                 | EXCH   | Wns,Wnd                                    | Swap Wns with Wnd                           | 1             | 1                             | None                     |
| 35                 | FBCL                 | FBCL   | Ws,Wnd                                     | Find Bit Change from Left (MSb) Side        | 1             | 1                             | С                        |
| 36                 | FF1L                 | FF1L   | Ws,Wnd                                     | Find First One from Left (MSb) Side         | 1             | 1                             | С                        |
| 37                 | FF1R                 | FF1R   | Ws,Wnd                                     | Find First One from Right (LSb) Side        | 1             | 1                             | С                        |
| 38                 | GOTO                 | GOTO   | Expr                                       | Go to address                               | 2             | 4                             | None                     |
|                    |                      | GOTO   | Wn                                         | Go to indirect                              | 1             | 4                             | None                     |
|                    |                      | GOTO.L | Wn                                         | Go to indirect (long address)               | 1             | 4                             | None                     |
| 39                 | INC                  | INC    | f                                          | f = f + 1                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC    | f,WREG                                     | WREG = f + 1                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC    | Ws,Wd                                      | Wd = Ws + 1                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 40                 | INC2                 | INC2   | f                                          | f = f + 2                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC2   | f,WREG                                     | WREG = f + 2                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC2   | Ws,Wd                                      | Wd = Ws + 2                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 41                 | IOR                  | IOR    | f                                          | f = f .IOR. WREG                            | 1             | 1                             | N,Z                      |
|                    |                      | IOR    | f,WREG                                     | WREG = f.IOR. WREG                          | 1             | 1                             | N,Z                      |
|                    |                      | IOR    | #lit10,Wn                                  | Wd = lit10 .IOR. Wd                         | 1             | 1                             | N,Z                      |
|                    |                      | IOR    | Wb,Ws,Wd                                   | Wd = Wb .IOR. Ws                            | 1             | 1                             | N,Z                      |
|                    |                      | IOR    | Wb,#lit5,Wd                                | Wd = Wb .IOR. lit5                          | 1             | 1                             | N,Z                      |
| 42                 | LAC                  | LAC    | Wso,#Slit4,Acc                             | Load Accumulator                            | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 43                 | LNK                  | LNK    | #lit14                                     | Link Frame Pointer                          | 1             | 1                             | SFA                      |
| 44                 | LSR                  | LSR    | f                                          | f = Logical Right Shift f                   | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | LSR    | f,WREG                                     | WREG = Logical Right Shift f                | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | LSR    | Ws,Wd                                      | Wd = Logical Right Shift Ws                 | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | LSR    | Wb,Wns,Wnd                                 | Wnd = Logical Right Shift Wb by Wns         | 1             | 1                             | N,Z                      |
|                    |                      | LSR    | Wb,#lit5,Wnd                               | Wnd = Logical Right Shift Wb by lit5        | 1             | 1                             | N,Z                      |
| 45                 | MAC                  | MAC    | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd,AWB <sup>(1)</sup> | Multiply and Accumulate                     | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MAC    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup>     | Square and Accumulate                       | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |

#### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

## 29.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB X SIM Software Simulator
- · Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

#### 29.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- · Call graph window
- Project-Based Workspaces:
- Multiple projects
- Multiple tools
- · Multiple configurations
- · Simultaneous debugging sessions

File History and Bug Tracking:

- · Local file history feature
- Built-in support for Bugzilla issue tracker



#### FIGURE 30-16: SPI2 MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1) TIMING CHARACTERISTICS

## TABLE 30-35:SPI2 MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1)TIMING REQUIREMENTS

| AC CHA | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |                                               |      |                     |      |       |                                |
|--------|------------------------------------------------------|-----------------------------------------------|------|---------------------|------|-------|--------------------------------|
| Param. | Symbol                                               | Characteristic <sup>(1)</sup>                 | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP10   | FscP                                                 | Maximum SCK2 Frequency                        |      | _                   | 9    | MHz   | (Note 3)                       |
| SP20   | TscF                                                 | SCK2 Output Fall Time                         | —    | —                   | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP21   | TscR                                                 | SCK2 Output Rise Time                         | —    | —                   |      | ns    | See Parameter DO31<br>(Note 4) |
| SP30   | TdoF                                                 | SDO2 Data Output Fall Time                    | _    |                     |      | ns    | See Parameter DO32<br>(Note 4) |
| SP31   | TdoR                                                 | SDO2 Data Output Rise Time                    | —    | _                   |      | ns    | See Parameter DO31<br>(Note 4) |
| SP35   | TscH2doV,<br>TscL2doV                                | SDO2 Data Output Valid after SCK2 Edge        | —    | 6                   | 20   | ns    |                                |
| SP36   | TdoV2sc,<br>TdoV2scL                                 | SDO2 Data Output Setup to<br>First SCK2 Edge  | 30   | _                   |      | ns    |                                |
| SP40   | TdiV2scH,<br>TdiV2scL                                | Setup Time of SDI2 Data<br>Input to SCK2 Edge | 30   |                     | _    | ns    |                                |
| SP41   | TscH2diL,<br>TscL2diL                                | Hold Time of SDI2 Data Input to SCK2 Edge     | 30   | —                   | _    | ns    |                                |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

- **3:** The minimum clock period for SCK2 is 111 ns. The clock generated in Master mode must not violate this specification.
- **4:** Assumes 50 pF load on all SPI2 pins.

## TABLE 30-37:SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                 | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                     |                          |       |                                |  |
|--------------------|-----------------------|-------------------------------------------------|-------------------------------------------------------|---------------------|--------------------------|-------|--------------------------------|--|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                  | Typ. <sup>(2)</sup> | Max.                     | Units | Conditions                     |  |
| SP70               | FscP                  | Maximum SCK2 Input<br>Frequency                 | -                                                     | —                   | Lesser<br>of FP<br>or 15 | MHz   | (Note 3)                       |  |
| SP72               | TscF                  | SCK2 Input Fall Time                            | —                                                     | _                   | _                        | ns    | See Parameter DO32<br>(Note 4) |  |
| SP73               | TscR                  | SCK2 Input Rise Time                            | —                                                     | _                   | —                        | ns    | See Parameter DO31 (Note 4)    |  |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                      | —                                                     | —                   | —                        | ns    | See Parameter DO32 (Note 4)    |  |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                      | —                                                     | _                   | —                        | ns    | See Parameter DO31 (Note 4)    |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge       | —                                                     | 6                   | 20                       | ns    |                                |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge    | 30                                                    | —                   | —                        | ns    |                                |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge      | 30                                                    | _                   | —                        | ns    |                                |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge       | 30                                                    | _                   | _                        | ns    |                                |  |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS2}$ ↓ to SCK2 ↑ or SCK2 ↓<br>Input | 120                                                   | —                   | —                        | ns    |                                |  |
| SP51               | TssH2doZ              | SS2 ↑ to SDO2 Output<br>High-Impedance          | 10                                                    | _                   | 50                       | ns    | (Note 4)                       |  |
| SP52               | TscH2ssH<br>TscL2ssH  | SS2 ↑ after SCK2 Edge                           | 1.5 Tcy + 40                                          | _                   | _                        | ns    | (Note 4)                       |  |
| SP60               | TssL2doV              | SDO2 Data Output Valid after<br>SS2 Edge        | -                                                     | —                   | 50                       | ns    |                                |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 66.7 ns. Therefore, the SCK2 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.

| AC CHARACTERISTICS         |        |                                               | $ \begin{array}{ l l l l l l l l l l l l l l l l l l l$ |           |          |       |                                                 |  |  |  |  |  |
|----------------------------|--------|-----------------------------------------------|---------------------------------------------------------|-----------|----------|-------|-------------------------------------------------|--|--|--|--|--|
| Param<br>No.               | Symbol | Characteristic                                | Min.                                                    | Тур.      | Max.     | Units | Conditions                                      |  |  |  |  |  |
| ADC Accuracy (12-Bit Mode) |        |                                               |                                                         |           |          |       |                                                 |  |  |  |  |  |
| AD20a                      | Nr     | Resolution                                    | 12                                                      | 2 Data Bi | its      | bits  |                                                 |  |  |  |  |  |
| AD21a                      | INL    | Integral Nonlinearity                         | -2.5                                                    |           | 2.5      | LSb   | -40°C ≤ TA ≤ +85°C (Note 2)                     |  |  |  |  |  |
|                            |        |                                               | -5.5                                                    | _         | 5.5      | LSb   | +85°C < TA $\leq$ +125°C (Note 2)               |  |  |  |  |  |
| AD22a                      | DNL    | Differential Nonlinearity                     | -1                                                      |           | 1        | LSb   | -40°C $\leq$ TA $\leq$ +85°C (Note 2)           |  |  |  |  |  |
|                            |        |                                               | -1                                                      |           | 1        | LSb   | +85°C < TA $\leq$ +125°C (Note 2)               |  |  |  |  |  |
| AD23a                      | Gerr   | Gain Error <sup>(3)</sup>                     | -10                                                     |           | 10       | LSb   | -40°C $\leq$ TA $\leq$ +85°C (Note 2)           |  |  |  |  |  |
|                            |        |                                               | -10                                                     |           | 10       | LSb   | +85°C < TA $\leq$ +125°C (Note 2)               |  |  |  |  |  |
| AD24a                      | EOFF   | Offset Error                                  | -5                                                      |           | 5        | LSb   | $-40^{\circ}C \le TA \le +85^{\circ}C$ (Note 2) |  |  |  |  |  |
|                            |        |                                               | -5                                                      |           | 5        | LSb   | +85°C < TA $\leq$ +125°C (Note 2)               |  |  |  |  |  |
| AD25a                      | —      | Monotonicity                                  | _                                                       |           |          | —     | Guaranteed                                      |  |  |  |  |  |
|                            |        | Dynamic                                       | Performa                                                | ance (12  | -Bit Mod | e)    |                                                 |  |  |  |  |  |
| AD30a                      | THD    | Total Harmonic Distortion <sup>(3)</sup>      | _                                                       | 75        |          | dB    |                                                 |  |  |  |  |  |
| AD31a                      | SINAD  | Signal to Noise and Distortion <sup>(3)</sup> | _                                                       | 68        | -        | dB    |                                                 |  |  |  |  |  |
| AD32a                      | SFDR   | Spurious Free Dynamic<br>Range <sup>(3)</sup> |                                                         | 80        | _        | dB    |                                                 |  |  |  |  |  |
| AD33a                      | Fnyq   | Input Signal Bandwidth <sup>(3)</sup>         | _                                                       | 250       |          | kHz   |                                                 |  |  |  |  |  |
| AD34a                      | ENOB   | Effective Number of Bits <sup>(3)</sup>       | 11.09                                                   | 11.3      | _        | bits  |                                                 |  |  |  |  |  |

#### TABLE 30-58: ADC MODULE SPECIFICATIONS (12-BIT MODE)

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

2: For all accuracy specifications, VINL = AVSS = VREFL = 0V and AVDD = VREFH = 3.6V.

3: Parameters are characterized but not tested in manufacturing.

#### 33.1 Package Marking Information (Continued)

48-Lead UQFN (6x6x0.5 mm)



Example 33EP64GP 504-I/MV (3) 1310017

64-Lead QFN (9x9x0.9 mm)



Example dsPIC33EP 64GP506 -I/MR® 1310017

64-Lead TQFP (10x10x1 mm)



Example



© 2011-2013 Microchip Technology Inc.

#### 33.2 Package Details

#### 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |       | INCHES   |       |
|----------------------------|----------|-------|----------|-------|
| Dimensio                   | n Limits | MIN   | NOM      | MAX   |
| Number of Pins             | Ν        |       | 28       |       |
| Pitch                      | е        |       | .100 BSC |       |
| Top to Seating Plane       | А        | -     | -        | .200  |
| Molded Package Thickness   | A2       | .120  | .135     | .150  |
| Base to Seating Plane      | A1       | .015  | -        | -     |
| Shoulder to Shoulder Width | Е        | .290  | .310     | .335  |
| Molded Package Width       | E1       | .240  | .285     | .295  |
| Overall Length             | D        | 1.345 | 1.365    | 1.400 |
| Tip to Seating Plane       | L        | .110  | .130     | .150  |
| Lead Thickness             | С        | .008  | .010     | .015  |
| Upper Lead Width           | b1       | .040  | .050     | .070  |
| Lower Lead Width           | b        | .014  | .018     | .022  |
| Overall Row Spacing §      | eВ       | _     | _        | .430  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-187C Sheet 1 of 2