

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 60 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | 512KB (170K x 24)                                                               |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 24K x 16                                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 9x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 44-QFN (8×8)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep512gp204t-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "CPU" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for digital signal processing. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space.

An instruction prefetch mechanism helps maintain throughput and provides predictable execution. Most instructions execute in a single-cycle effective execution rate, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction, PSV accesses and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

### 3.1 Registers

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can act as a data, address or address offset register. The 16th working register (W15) operates as a Software Stack Pointer for interrupts and calls.

### 3.2 Instruction Set

The instruction set for dsPIC33EPXXXGP50X and dsPIC33EPXXXMC20X/50X devices has two classes of instructions: the MCU class of instructions and the DSP class of instructions. The instruction set for PIC24EPXXXGP/MC20X devices has the MCU class of instructions only and does not support DSP instructions. These two instruction classes are seamlessly integrated into the architecture and execute from a single execution unit. The instruction set includes many addressing modes and was designed for optimum C compiler efficiency.

#### 3.3 Data Space Addressing

The base Data Space can be addressed as 64 Kbytes (32K words).

The Data Space includes two ranges of memory, referred to as X and Y data memory. Each memory range is accessible through its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear Data Space. On dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y Data Spaces have memory locations that are device-specific, and are described further in the data memory maps in **Section 4.2 "Data Address Space"**.

The upper 32 Kbytes of the Data Space memory map can optionally be mapped into Program Space (PS) at any 32-Kbyte aligned program word boundary. The Program-to-Data Space mapping feature, known as Program Space Visibility (PSV), lets any instruction access Program Space as if it were Data Space. Moreover, the Base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space (EDS) address. The EDS can be addressed as 8M words or 16 Mbytes. Refer to the "**Data Memory**" (DS70595) and "**Program Memory**" (DS70613) sections in the "*dsPIC33/PIC24 Family Reference Manual*" for more details on EDS, PSV and table accesses.

On the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. The X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data re-ordering for radix-2 FFT algorithms. PIC24EPXXXGP/MC20X devices do not support Modulo and Bit-Reversed Addressing.

### 3.4 Addressing Modes

The CPU supports these addressing modes:

- Inherent (no operand)
- Relative
- Literal
- · Memory Direct
- Register Direct
- Register Indirect

Each instruction is associated with a predefined addressing mode group, depending upon its functional requirements. As many as six addressing modes are supported for each instruction.





#### TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY (CONTINUED)

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9     | Bit 8 | Bit 7    | Bit 6   | Bit 5       | Bit 4   | Bit 3   | Bit 2  | Bit 1       | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|------------|---------|---------|--------|-----------|-------|----------|---------|-------------|---------|---------|--------|-------------|--------|---------------|
| IPC23        | 086E  | —      | F      | PWM2IP<2:  | 0>      | _       | F      | WM1IP<2:  | :0>   | _        | _       | —           | _       | _       |        | _           |        | 4400          |
| IPC24        | 0870  | —      | _      | _          | —       | _       | —      | —         | —     | _        | —       | —           |         | _       | F      | PWM3IP<2:0> |        | 0004          |
| IPC35        | 0886  | —      |        | JTAGIP<2:0 | )>      | _       |        | ICDIP<2:0 | >     | _        | —       | —           |         | _       | -      | —           |        | 4400          |
| IPC36        | 0888  | —      |        | PTG0IP<2:0 | )>      | _       | PT     | GWDTIP<   | 2:0>  | —        | P       | TGSTEPIP<2  | :0>     | _       |        | _           |        | 4440          |
| IPC37        | 088A  | —      | —      |            | _       | _       | F      | PTG3IP<2: | 0>    | —        |         | PTG2IP<2:0> | •       | _       | -      | PTG1IP<2:0> |        | 0444          |
| INTCON1      | 08C0  | NSTDIS | OVAERR | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE     | COVTE | SFTACERR | DIV0ERR | DMACERR     | MATHERR | ADDRERR | STKERR | OSCFAIL     |        | 0000          |
| INTCON2      | 08C2  | GIE    | DISI   | SWTRAP     | _       | _       | —      | —         | —     | _        | —       | —           |         | _       | INT2EP | INT1EP      | INT0EP | 8000          |
| INTCON3      | 08C4  | —      | —      |            | _       | _       | —      | —         | —     | _        | —       | DAE         | DOOVR   | _       |        | _           |        | 0000          |
| INTCON4      | 08C6  | _      | _      |            | _       | _       | _      | _         | _     | _        | _       | _           | _       | _       | _      | _           | SGHT   | 0000          |
| INTTREG      | 08C8  | _      | _      |            | _       |         | ILR<   | 3:0>      |       |          |         |             | VECNU   | JM<7:0> |        |             |        | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-39: PMD REGISTER MAP FOR dsPIC33EPXXXGP50X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5 | Bit 4                                | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|--------------------------------------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | —      | —     | —     | I2C1MD | U2MD  | U1MD  | SPI2MD                               | SPI1MD | —      | C1MD   | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD | IC1MD | _      | _     | _     | _                                    | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _     | _     | CRCMD  | _     | _     | _                                    | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _                                    | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _                                    | _      | _      | _      | _     | 0000          |
| PMD7         | 076C  |        | _      |        |        | _      |        | _     |       | _      | _     |       | DMA0MD<br>DMA1MD<br>DMA2MD<br>DMA3MD | PTGMD  | _      | _      | _     | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-40: PMD REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | —      | C1MD   | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | —     | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | —     | _      | —      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | —     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | PWM3MD | PWM2MD | PWM1MD | _      | _     | —     | _      | —      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTOMD  |        |        |       |               |
| PIVID7       | 0760  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | DMA2MD | PIGMD  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD | ]      |        |        |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 95

#### TABLE 4-41: PMD REGISTER MAP FOR dsPIC33EPXXXMC20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | —      | —      | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _     | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | _     | _      | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  |        | _      |        | _      |        | PWM3MD | PWM2MD | PWM1MD |        |       | —     | —      | —      | _      | —      |       | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTOMD  |        |        |       | 0000          |
| FINDT        | 0700  | _      | _      | _      | _      | _      | _      | _      | _      | —      | _     | _     | DMA2MD | FIGND  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD |        |        |        |       |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### 4.4.4 SOFTWARE STACK

The W15 register serves as a dedicated Software Stack Pointer (SSP) and is automatically modified by exception processing, subroutine calls and returns; however, W15 can be referenced by any instruction in the same manner as all other W registers. This simplifies reading, writing and manipulating of the Stack Pointer (for example, creating stack frames).

| Note: | То   | protec | t | agains | st | misal | lign | ed  | st | ack |
|-------|------|--------|---|--------|----|-------|------|-----|----|-----|
|       | acc  | esses, | W | 15<0>  | is | fixed | to   | '0' | by | the |
|       | hard | dware. |   |        |    |       |      |     |    |     |

W15 is initialized to 0x1000 during all Resets. This address ensures that the SSP points to valid RAM in all dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices, and permits stack availability for non-maskable trap exceptions. These can occur before the SSP is initialized by the user software. You can reprogram the SSP during initialization to any location within Data Space.

The Software Stack Pointer always points to the first available free word and fills the software stack working from lower toward higher addresses. Figure 4-19 illustrates how it pre-decrements for a stack pop (read) and post-increments for a stack push (writes).

When the PC is pushed onto the stack, PC<15:0> are pushed onto the first available stack word, then PC<22:16> are pushed into the second available stack location. For a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, as shown in Figure 4-19. During exception processing, the MSB of the PC is concatenated with the lower 8 bits of the CPU STATUS Register, SR. This allows the contents of SRL to be preserved automatically during interrupt processing.

- **Note 1:** To maintain system Stack Pointer (W15) coherency, W15 is never subject to (EDS) paging, and is therefore restricted to an address range of 0x0000 to 0xFFFF. The same applies to the W14 when used as a Stack Frame Pointer (SFA = 1).
  - 2: As the stack can be placed in, and can access X and Y spaces, care must be taken regarding its use, particularly with regard to local automatic variables in a C development environment

FIGURE 4-19: CALL STACK FRAME



| U-0             | U-0                                                                   | U-0                                    | U-0                          | R-0               | R-0              | R-0             | R-0     |
|-----------------|-----------------------------------------------------------------------|----------------------------------------|------------------------------|-------------------|------------------|-----------------|---------|
| —               | —                                                                     | —                                      | —                            | ILR3              | ILR2             | ILR1            | ILR0    |
| bit 15          | ·                                                                     |                                        |                              |                   |                  | •               | bit 8   |
|                 |                                                                       |                                        |                              |                   |                  |                 |         |
| R-0             | R-0                                                                   | R-0                                    | R-0                          | R-0               | R-0              | R-0             | R-0     |
| VECNUM7         | VECNUM6                                                               | VECNUM5                                | VECNUM4                      | VECNUM3           | VECNUM2          | VECNUM1         | VECNUM0 |
| bit 7           |                                                                       |                                        |                              |                   |                  |                 | bit 0   |
|                 |                                                                       |                                        |                              |                   |                  |                 |         |
| Legend:         |                                                                       |                                        |                              |                   |                  |                 |         |
| R = Readable    | bit                                                                   | W = Writable                           | bit                          | U = Unimplen      | nented bit, read | as '0'          |         |
| -n = Value at F | POR                                                                   | '1' = Bit is set                       |                              | '0' = Bit is clea | ared             | x = Bit is unkr | nown    |
|                 |                                                                       |                                        |                              |                   |                  |                 |         |
| bit 15-12       | Unimplemen                                                            | ted: Read as '                         | 0'                           |                   |                  |                 |         |
| bit 11-8        | ILR<3:0>: Ne                                                          | w CPU Interru                          | pt Priority Lev              | el bits           |                  |                 |         |
|                 | 1111 = CPU                                                            | Interrupt Priori                       | y Level is 15                |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | 0001 = CPU<br>0000 = CPU                                              | Interrupt Priorif<br>Interrupt Priorif | y Level is 1<br>y Level is 0 |                   |                  |                 |         |
| bit 7-0         | VECNUM<7:0                                                            | D>: Vector Nun                         | -<br>nber of Pendin          | g Interrupt bits  |                  |                 |         |
|                 | 11111111 = 2                                                          | 255, Reserved                          | ; do not use                 | 0                 |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | 00001001 =                                                            | 9, IC1 – Input (                       | Capture 1                    |                   |                  |                 |         |
|                 | 00001000 =                                                            | 8, INT0 – Exte                         | rnal Interrupt (             | )                 |                  |                 |         |
|                 | 00000111 = 00000110 = 00000110 = 00000110 = 00000110 = 00000100000000 | 7, Reserved; d                         | o not use                    |                   |                  |                 |         |
|                 | 00000101 = 00000101 = 000000101 = 00000000                            | 5. DMAC error                          | trap                         |                   |                  |                 |         |
|                 | 00000100 =                                                            | 4, Math error tr                       | ap                           |                   |                  |                 |         |
|                 | 00000011 =                                                            | 3, Stack error t                       | rap                          |                   |                  |                 |         |
|                 | 00000010 = 2                                                          | 2, Generic har                         | d trap                       |                   |                  |                 |         |
|                 | 00000001 =                                                            | 1, Address erro                        | or trap                      |                   |                  |                 |         |
|                 | 00000000000                                                           | o, Oscillator la                       | nuap                         |                   |                  |                 |         |

#### REGISTER 7-7: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER

## **REGISTER 8-7:** DMAXPAD: DMA CHANNEL X PERIPHERAL ADDRESS REGISTER<sup>(1)</sup>

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | PAD   | <15:8>           |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | PAD   | )<7:0>           |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable    | bit   | W = Writable b   | oit   | U = Unimpler     | nented bit, rea | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

#### bit 15-0 PAD<15:0>: Peripheral Address Register bits

**Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.

#### REGISTER 8-8: DMAXCNT: DMA CHANNEL X TRANSFER COUNT REGISTER<sup>(1)</sup>

| U-0             | U-0   | R/W-0            | R/W-0 | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|------------------|-----------------|-------|
|                 | _     |                  |       | CNT<             | 13:8> <b>(2)</b> |                 |       |
| bit 15          |       |                  |       |                  |                  |                 | bit 8 |
|                 |       |                  |       |                  |                  |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|                 |       |                  | CNT≪  | <7:0> <b>(2)</b> |                  |                 |       |
| bit 7           |       |                  |       |                  |                  |                 | bit 0 |
|                 |       |                  |       |                  |                  |                 |       |
| Legend:         |       |                  |       |                  |                  |                 |       |
| R = Readable b  | oit   | W = Writable b   | oit   | U = Unimpler     | nented bit, read | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |

bit 15-14 Unimplemented: Read as '0'

bit 13-0 CNT<13:0>: DMA Transfer Count Register bits<sup>(2)</sup>

**Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided.

**2:** The number of DMA transfers = CNT<13:0> + 1.

## 9.0 OSCILLATOR CONFIGURATION

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Oscillator" (DS70580) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X oscillator system provides:

- On-chip Phase-Locked Loop (PLL) to boost internal operating frequency on select internal and external oscillator sources
- On-the-fly clock switching between various clock sources
- · Doze mode for system power savings
- Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown
- Configuration bits for clock source selection
- A simplified diagram of the oscillator system is shown in Figure 9-1.

#### FIGURE 9-1: OSCILLATOR SYSTEM DIAGRAM



2: The term, FP, refers to the clock source for all peripherals, while FCY refers to the clock source for the CPU. Throughout this document, FCY and FP are used interchangeably, except in the case of Doze mode. FP and FCY will be different when Doze mode is used with a doze ratio of 1:2 or lower.

| Peripheral Pin<br>Select Input<br>Register Value | Input/<br>Output | Pin Assignment          | Peripheral Pin<br>Select Input<br>Register Value | Input/<br>Output | Pin Assignment |
|--------------------------------------------------|------------------|-------------------------|--------------------------------------------------|------------------|----------------|
| 000 0000                                         | I                | Vss                     | 010 1101                                         | I                | RPI45          |
| 000 0001                                         | I                | C1OUT <sup>(1)</sup>    | 010 1110                                         | I                | RPI46          |
| 000 0010                                         | I                | C2OUT <sup>(1)</sup>    | 010 1111                                         | I                | RPI47          |
| 000 0011                                         | I                | C3OUT <sup>(1)</sup>    | 011 0000                                         | _                | _              |
| 000 0100                                         | I                | C4OUT <sup>(1)</sup>    | 011 0001                                         |                  | —              |
| 000 0101                                         | _                | _                       | 011 0010                                         |                  | _              |
| 000 0110                                         | I                | PTGO30 <sup>(1)</sup>   | 011 0011                                         | I                | RPI51          |
| 000 0111                                         | I                | PTGO31 <sup>(1)</sup>   | 011 0100                                         | I                | RPI52          |
| 000 1000                                         | I                | FINDX1 <sup>(1,2)</sup> | 011 0101                                         | I                | RPI53          |
| 000 1001                                         | I                | FHOME1 <sup>(1,2)</sup> | 011 0110                                         | I/O              | RP54           |
| 000 1010                                         | —                | —                       | 011 0111                                         | I/O              | RP55           |
| 000 1011                                         | _                | —                       | 011 1000                                         | I/O              | RP56           |
| 000 1100                                         | _                | —                       | 011 1001                                         | I/O              | RP57           |
| 000 1101                                         |                  | —                       | 011 1010                                         | I                | RPI58          |
| 000 1110                                         | _                | —                       | 011 1011                                         | —                | —              |
| 000 1111                                         | _                | —                       | 011 1100                                         | —                | —              |
| 001 0000                                         |                  | —                       | 011 1101                                         |                  | —              |
| 001 0001                                         |                  | _                       | 011 1110                                         | _                | _              |
| 001 0010                                         |                  | _                       | 011 1111                                         | —                | _              |
| 001 0011                                         |                  | —                       | 100 0000                                         |                  | —              |
| 001 0100                                         | I/O              | RP20                    | 100 0001                                         | —                | —              |
| 001 0101                                         | _                | —                       | 100 0010                                         | —                | —              |
| 001 0110                                         | —                | —                       | 100 0011                                         | —                | _              |
| 001 0111                                         | —                | —                       | 100 0100                                         | _                | —              |
| 001 1000                                         | I                | RPI24                   | 100 0101                                         | —                | —              |
| 001 1001                                         | I                | RPI25                   | 100 0110                                         | —                | —              |
| 001 1010                                         |                  |                         | 100 0111                                         |                  | —              |
| 001 1011                                         | I                | RPI27                   | 100 1000                                         | _                | —              |
| 001 1100                                         | I                | RPI28                   | 100 1001                                         | —                | —              |
| 001 1101                                         | —                | —                       | 100 1010                                         | _                | —              |
| 001 1110                                         | _                | —                       | 100 1011                                         | _                | —              |
| 001 1111                                         | —                | —                       | 100 1100                                         | —                | —              |
| 010 0000                                         | I                | RPI32                   | 100 1101                                         |                  | —              |
| 010 0001                                         | I                | RPI33                   | 100 1110                                         | _                | —              |
| 010 0010                                         | I                | RPI34                   | 100 1111                                         | —                | —              |
| 010 0011                                         | I/O              | RP35                    | 101 0000                                         |                  |                |
| 010 0100                                         | I/O              | RP36                    | 101 0001                                         | _                | _              |
| 010 0101                                         | I/O              | RP37                    | 101 0010                                         | —                | —              |
| 010 0110                                         | I/O              | RP38                    | 101 0011                                         |                  | —              |
| 010 0111                                         | I/O              | RP39                    | 101 0100                                         | _                | —              |

#### TABLE 11-2: INPUT PIN SELECTION FOR SELECTABLE INPUT SOURCES

Legend: Shaded rows indicate PPS Input register values that are unimplemented.

Note 1: See Section 11.4.4.1 "Virtual Connections" for more information on selecting this pin assignment.

2: These inputs are available on dsPIC33EPXXXGP/MC50X devices only.

## 12.0 TIMER1

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Timers" (DS70362) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Timer1 module is a 16-bit timer that can operate as a free-running interval timer/counter.

The Timer1 module has the following unique features over other timers:

- Can be operated in Asynchronous Counter mode from an external clock source
- The external clock input (T1CK) can optionally be synchronized to the internal device clock and the clock synchronization is performed after the prescaler
- A block diagram of Timer1 is shown in Figure 12-1.

The Timer1 module can operate in one of the following modes:

- Timer mode
- · Gated Timer mode
- Synchronous Counter mode
- · Asynchronous Counter mode

In Timer and Gated Timer modes, the input clock is derived from the internal instruction cycle clock (FCY). In Synchronous and Asynchronous Counter modes, the input clock is derived from the external clock input at the T1CK pin.

The Timer modes are determined by the following bits:

- Timer Clock Source Control bit (TCS): T1CON<1>
- Timer Synchronization Control bit (TSYNC): T1CON<2>
- Timer Gate Control bit (TGATE): T1CON<6>

Timer control bit setting for different operating modes are given in the Table 12-1.

| Mode                    | TCS | TGATE | TSYNC |
|-------------------------|-----|-------|-------|
| Timer                   | 0   | 0     | x     |
| Gated Timer             | 0   | 1     | х     |
| Synchronous<br>Counter  | 1   | x     | 1     |
| Asynchronous<br>Counter | 1   | x     | 0     |

#### TABLE 12-1: TIMER MODE SETTINGS

#### FIGURE 12-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM



| U-0             | R/W-0                      | R/W-0            | R/W-0           | R/W-0             | R/W-0                 | R/W-0                | R/W-0           |
|-----------------|----------------------------|------------------|-----------------|-------------------|-----------------------|----------------------|-----------------|
| _               | CLSRC4                     | CLSRC3           | CLSRC2          | CLSRC1            | CLSRC0                | CLPOL <sup>(2)</sup> | CLMOD           |
| bit 15          |                            |                  | •               |                   |                       | •                    | bit 8           |
|                 |                            |                  |                 |                   |                       |                      |                 |
| R/W-1           | R/W-1                      | R/W-1            | R/W-1           | R/W-1             | R/W-0                 | R/W-0                | R/W-0           |
| FLTSRC4         | FLTSRC3                    | FLTSRC2          | FLTSRC1         | FLTSRC0           | FLTPOL <sup>(2)</sup> | FLTMOD1              | FLTMOD0         |
| bit 7           |                            |                  |                 |                   |                       |                      | bit 0           |
|                 |                            |                  |                 |                   |                       |                      |                 |
| Legend:         |                            |                  |                 |                   |                       |                      |                 |
| R = Readable    | bit                        | W = Writable     | bit             | U = Unimple       | mented bit, read      | l as '0'             |                 |
| -n = Value at I | POR                        | '1' = Bit is set |                 | '0' = Bit is cle  | eared                 | x = Bit is unkr      | nown            |
|                 |                            |                  |                 |                   |                       |                      |                 |
| bit 15          | Unimplemen                 | ted: Read as '   | 0'              |                   |                       |                      |                 |
| bit 14-10       | CLSRC<4:0>                 | Current-Limit    | Control Signa   | al Source Sele    | ct for PWM Ger        | erator # bits        |                 |
|                 | 11111 <b>= Fau</b>         | lt 32            |                 |                   |                       |                      |                 |
|                 | 11110 = Res                | served           |                 |                   |                       |                      |                 |
|                 | •                          |                  |                 |                   |                       |                      |                 |
|                 | •                          | anyod            |                 |                   |                       |                      |                 |
|                 | 01100 = Res<br>01011 = Con | nparator 4       |                 |                   |                       |                      |                 |
|                 | 01010 = Op                 | Amp/Comparat     | or 3            |                   |                       |                      |                 |
|                 | 01001 <b>= Op</b>          | Amp/Comparat     | or 2            |                   |                       |                      |                 |
|                 | 01000 = Op                 | Amp/Comparat     | or 1            |                   |                       |                      |                 |
|                 | 00111 = Res                | erved            |                 |                   |                       |                      |                 |
|                 | 00101 = Res                | erved            |                 |                   |                       |                      |                 |
|                 | 00100 <b>= Res</b>         | erved            |                 |                   |                       |                      |                 |
|                 | 00011 = Fau                | lt 4             |                 |                   |                       |                      |                 |
|                 | 00010 = Fau                | lt 3<br>lt 2     |                 |                   |                       |                      |                 |
|                 | 00000 = Fau                | It 1 (default)   |                 |                   |                       |                      |                 |
| bit 9           | CLPOL: Curr                | ent-Limit Polar  | ity for PWM G   | enerator # bit    | 2)                    |                      |                 |
|                 | 1 = The selec              | cted current-lim | it source is ac | tive-low          |                       |                      |                 |
|                 | 0 = The selec              | cted current-lim | it source is ac | tive-high         |                       |                      |                 |
| bit 8           | CLMOD: Cur                 | rent-Limit Mode  | e Enable for P  | WM Generato       | r # bit               |                      |                 |
|                 | 1 = Current-L              | imit mode is er  | nabled          |                   |                       |                      |                 |
|                 | 0 = Current-L              | imit mode is di  | sabled          |                   |                       |                      |                 |
| Note 1: If the  | he PWMLOCK                 | Configuration b  | it (FOSCSEL·    | <6>) is a '1', th | ne IOCONx regi        | ster can only be     | e written after |
| the             | unlock sequen              | ice has been ex  | cecuted.        |                   |                       |                      |                 |

## REGISTER 16-15: FCLCONx: PWMx FAULT CURRENT-LIMIT CONTROL REGISTER<sup>(1)</sup>

These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| R/W-0                             | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0 | R/W-0              | R/W-0 |  |
|-----------------------------------|-------|------------------|-------|------------------------------------|-------|--------------------|-------|--|
|                                   |       |                  | QEIGE | EC<31:24>                          |       |                    |       |  |
| bit 15                            |       |                  |       |                                    |       |                    | bit 8 |  |
|                                   |       |                  |       |                                    |       |                    |       |  |
| R/W-0                             | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0 | R/W-0              | R/W-0 |  |
|                                   |       |                  | QEIGE | EC<23:16>                          |       |                    |       |  |
| bit 7                             |       |                  |       |                                    |       |                    | bit 0 |  |
|                                   |       |                  |       |                                    |       |                    |       |  |
| Legend:                           |       |                  |       |                                    |       |                    |       |  |
| R = Readable bit W = Writable bit |       |                  | bit   | U = Unimplemented bit, read as '0' |       |                    |       |  |
| -n = Value at POR                 |       | '1' = Bit is set |       | '0' = Bit is clea                  | ared  | x = Bit is unknown |       |  |
|                                   |       |                  |       |                                    |       |                    |       |  |

#### REGISTER 17-15: QEI1GECH: QEI1 GREATER THAN OR EQUAL COMPARE HIGH WORD REGISTER

bit 15-0 QEIGEC<31:16>: High Word Used to Form 32-Bit Greater Than or Equal Compare Register (QEI1GEC) bits

#### REGISTER 17-16: QEI1GECL: QEI1 GREATER THAN OR EQUAL COMPARE LOW WORD REGISTER

| R/W-0                             | R/W-0 | R/W-0            | R/W-0                              | R/W-0            | R/W-0 | R/W-0           | R/W-0 |
|-----------------------------------|-------|------------------|------------------------------------|------------------|-------|-----------------|-------|
|                                   |       |                  | QEIGE                              | C<15:8>          |       |                 |       |
| bit 15                            |       |                  |                                    |                  |       |                 | bit 8 |
|                                   |       |                  |                                    |                  |       |                 |       |
| R/W-0                             | R/W-0 | R/W-0            | R/W-0                              | R/W-0            | R/W-0 | R/W-0           | R/W-0 |
|                                   |       |                  | QEIGI                              | EC<7:0>          |       |                 |       |
| bit 7                             |       |                  |                                    |                  |       |                 | bit 0 |
|                                   |       |                  |                                    |                  |       |                 |       |
| Legend:                           |       |                  |                                    |                  |       |                 |       |
| R = Readable bit W = Writable bit |       | bit              | U = Unimplemented bit, read as '0' |                  |       |                 |       |
| -n = Value at F                   | POR   | '1' = Bit is set |                                    | '0' = Bit is cle | eared | x = Bit is unkr | nown  |
|                                   |       |                  |                                    |                  |       |                 |       |

bit 15-0 QEIGEC<15:0>: Low Word Used to Form 32-Bit Greater Than or Equal Compare Register (QEI1GEC) bits

| Field                                                                                                                              | Description                                                                                                                                                                                                                                                          |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Wm,Wn                                                                                                                              | Dividend, Divisor working register pair (direct addressing)                                                                                                                                                                                                          |  |  |  |  |
| Wm*Wm Multiplicand and Multiplier working register pair for Square instructions $\in$ {W4 * W4,W5 * W5,W6 * W6,W7 * W7}            |                                                                                                                                                                                                                                                                      |  |  |  |  |
| Wm*Wn Multiplicand and Multiplier working register pair for DSP instructions ∈   {W4 * W5,W4 * W6,W4 * W7,W5 * W6,W5 * W7,W6 * W7} |                                                                                                                                                                                                                                                                      |  |  |  |  |
| Wn                                                                                                                                 | One of 16 working registers ∈ {W0W15}                                                                                                                                                                                                                                |  |  |  |  |
| Wnd                                                                                                                                | One of 16 destination working registers ∈ {W0W15}                                                                                                                                                                                                                    |  |  |  |  |
| Wns                                                                                                                                | One of 16 source working registers ∈ {W0W15}                                                                                                                                                                                                                         |  |  |  |  |
| WREG                                                                                                                               | W0 (working register used in file register instructions)                                                                                                                                                                                                             |  |  |  |  |
| Ws                                                                                                                                 | Source W register ∈ { Ws, [Ws], [Ws++], [Ws], [++Ws], [Ws] }                                                                                                                                                                                                         |  |  |  |  |
| Wso                                                                                                                                | Source W register ∈<br>{ Wns, [Wns], [Wns++], [Wns], [++Wns], [Wns], [Wns+Wb] }                                                                                                                                                                                      |  |  |  |  |
| Wx                                                                                                                                 | X Data Space Prefetch Address register for DSP instructions<br>∈ {[W8] + = 6, [W8] + = 4, [W8] + = 2, [W8], [W8] - = 6, [W8] - = 4, [W8] - = 2,<br>[W9] + = 6, [W9] + = 4, [W9] + = 2, [W9], [W9] - = 6, [W9] - = 4, [W9] - = 2,<br>[W9 + W12], none}                |  |  |  |  |
| Wxd                                                                                                                                | X Data Space Prefetch Destination register for DSP instructions ∈ {W4W7}                                                                                                                                                                                             |  |  |  |  |
| Wy                                                                                                                                 | Y Data Space Prefetch Address register for DSP instructions<br>∈ {[W10] + = 6, [W10] + = 4, [W10] + = 2, [W10], [W10] - = 6, [W10] - = 4, [W10] - = 2,<br>[W11] + = 6, [W11] + = 4, [W11] + = 2, [W11], [W11] - = 6, [W11] - = 4, [W11] - = 2,<br>[W11 + W12], none} |  |  |  |  |
| Wyd                                                                                                                                | Y Data Space Prefetch Destination register for DSP instructions ∈ {W4W7}                                                                                                                                                                                             |  |  |  |  |

| TABLE 28-1: | SYMBOLS USED IN OPCODE DESCRIPTIONS ( | (CONTINUED) |
|-------------|---------------------------------------|-------------|
|             |                                       |             |

| DC CHARACTERISTICS |        |                                                     | $\begin{tabular}{ l l l l l l l l l l l l l l l l l l l$ |                     |      |                  |                                                                |  |  |  |
|--------------------|--------|-----------------------------------------------------|----------------------------------------------------------|---------------------|------|------------------|----------------------------------------------------------------|--|--|--|
| Param<br>No.       | Symbol | Characteristic                                      | Min.                                                     | Тур. <sup>(1)</sup> | Max. | Units Conditions |                                                                |  |  |  |
|                    |        | Program Flash Memory                                |                                                          |                     |      |                  |                                                                |  |  |  |
| D130               | Eр     | Cell Endurance                                      | 10,000                                                   |                     | _    | E/W              | -40°C to +125°C                                                |  |  |  |
| D131               | Vpr    | VDD for Read                                        | 3.0                                                      |                     | 3.6  | V                |                                                                |  |  |  |
| D132b              | VPEW   | VDD for Self-Timed Write                            | 3.0                                                      |                     | 3.6  | V                |                                                                |  |  |  |
| D134               | TRETD  | Characteristic Retention                            | 20                                                       | —                   | —    | Year             | Provided no other specifications are violated, -40°C to +125°C |  |  |  |
| D135               | IDDP   | Supply Current during<br>Programming <sup>(2)</sup> | —                                                        | 10                  | —    | mA               |                                                                |  |  |  |
| D136               | IPEAK  | Instantaneous Peak Current<br>During Start-up       | _                                                        | _                   | 150  | mA               |                                                                |  |  |  |
| D137a              | TPE    | Page Erase Time                                     | 17.7                                                     | —                   | 22.9 | ms               | TPE = 146893 FRC cycles,<br>Ta = +85°C (See <b>Note 3)</b>     |  |  |  |
| D137b              | Тре    | Page Erase Time                                     | 17.5                                                     | _                   | 23.1 | ms               | TPE = 146893 FRC cycles,<br>TA = +125°C (See <b>Note 3)</b>    |  |  |  |
| D138a              | Tww    | Word Write Cycle Time                               | 41.7                                                     | _                   | 53.8 | μs               | Tww = 346 FRC cycles,<br>TA = +85°C (See <b>Note 3)</b>        |  |  |  |
| D138b              | Tww    | Word Write Cycle Time                               | 41.2                                                     | —                   | 54.4 | μs               | Tww = 346 FRC cycles,<br>Ta = +125°C (See <b>Note 3)</b>       |  |  |  |

#### TABLE 30-14: DC CHARACTERISTICS: PROGRAM MEMORY

**Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

2: Parameter characterized but not tested in manufacturing.

3: Other conditions: FRC = 7.37 MHz, TUN<5:0> = 011111 (for Minimum), TUN<5:0> = 100000 (for Maximum). This parameter depends on the FRC accuracy (see Table 30-19) and the value of the FRC Oscillator Tuning register (see Register 9-4). For complete details on calculating the Minimum and Maximum time, see Section 5.3 "Programming Operations".

#### FIGURE 30-17: SPI2 MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1) TIMING CHARACTERISTICS



# TABLE 30-36:SPI2 MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                               | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |                     |      |                          |                             |  |  |
|--------------------|-----------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|--------------------------|-----------------------------|--|--|
|                    | i                     | <i>"</i>                                      |                                                                                                                                                 | (0)                 | -40° | $^{\circ}C \leq TA \leq$ | +125°C for Extended         |  |  |
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                 | Min.                                                                                                                                            | Typ. <sup>(2)</sup> | Max. | Units                    | Conditions                  |  |  |
| SP10               | FscP                  | Maximum SCK2 Frequency                        | —                                                                                                                                               | —                   | 9    | MHz                      | -40°C to +125°C<br>(Note 3) |  |  |
| SP20               | TscF                  | SCK2 Output Fall Time                         | _                                                                                                                                               | _                   |      | ns                       | See Parameter DO32 (Note 4) |  |  |
| SP21               | TscR                  | SCK2 Output Rise Time                         | —                                                                                                                                               | _                   | _    | ns                       | See Parameter DO31 (Note 4) |  |  |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                    | —                                                                                                                                               | _                   | _    | ns                       | See Parameter DO32 (Note 4) |  |  |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                    | —                                                                                                                                               | _                   | _    | ns                       | See Parameter DO31 (Note 4) |  |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after SCK2 Edge        | —                                                                                                                                               | 6                   | 20   | ns                       |                             |  |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge  | 30                                                                                                                                              | _                   | _    | ns                       |                             |  |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data<br>Input to SCK2 Edge | 30                                                                                                                                              |                     |      | ns                       |                             |  |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge     | 30                                                                                                                                              |                     |      | ns                       |                             |  |  |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

- **3:** The minimum clock period for SCK2 is 111 ns. The clock generated in Master mode must not violate this specification.
- 4: Assumes 50 pF load on all SPI2 pins.

# TABLE 30-39:SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                 | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                     |      |       |                                |  |
|--------------------|-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|--------------------------------|--|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                                                                                                                                                                                                                                                    | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |  |
| SP70               | FscP                  | Maximum SCK2 Input Frequency                    |                                                                                                                                                                                                                                                                                         |                     | 15   | MHz   | (Note 3)                       |  |
| SP72               | TscF                  | SCK2 Input Fall Time                            | —                                                                                                                                                                                                                                                                                       |                     | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP73               | TscR                  | SCK2 Input Rise Time                            | —                                                                                                                                                                                                                                                                                       |                     | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                      | —                                                                                                                                                                                                                                                                                       |                     | —    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                      | —                                                                                                                                                                                                                                                                                       |                     | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge       | —                                                                                                                                                                                                                                                                                       | 6                   | 20   | ns    |                                |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge    | 30                                                                                                                                                                                                                                                                                      | _                   | _    | ns    |                                |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input<br>to SCK2 Edge   | 30                                                                                                                                                                                                                                                                                      | _                   | _    | ns    |                                |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input<br>to SCK2 Edge    | 30                                                                                                                                                                                                                                                                                      |                     | _    | ns    |                                |  |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS2}$ ↓ to SCK2 ↑ or SCK2 ↓<br>Input | 120                                                                                                                                                                                                                                                                                     |                     | _    | ns    |                                |  |
| SP51               | TssH2doZ              | SS2 ↑ to SDO2 Output<br>High-Impedance          | 10                                                                                                                                                                                                                                                                                      | _                   | 50   | ns    | (Note 4)                       |  |
| SP52               | TscH2ssH<br>TscL2ssH  | SS2 ↑ after SCK2 Edge                           | 1.5 Tcy + 40                                                                                                                                                                                                                                                                            | _                   | _    | ns    | (Note 4)                       |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 66.7 ns. Therefore, the SCK2 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.



#### FIGURE 30-27: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING CHARACTERISTICS



#### FIGURE 30-29: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

# TABLE 30-48:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                 | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                     |      |       |                                |
|--------------------|-----------------------|-------------------------------------------------|-------------------------------------------------------|---------------------|------|-------|--------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                  | Тур. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70               | FscP                  | Maximum SCK1 Input Frequency                    |                                                       | _                   | 11   | MHz   | (Note 3)                       |
| SP72               | TscF                  | SCK1 Input Fall Time                            | _                                                     |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP73               | TscR                  | SCK1 Input Rise Time                            | —                                                     | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                      |                                                       |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                      | —                                                     | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge       | —                                                     | 6                   | 20   | ns    |                                |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge    | 30                                                    | _                   | _    | ns    |                                |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge      | 30                                                    | _                   | _    | ns    |                                |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge       | 30                                                    | _                   | _    | ns    |                                |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input | 120                                                   |                     | —    | ns    |                                |
| SP51               | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance          | 10                                                    | —                   | 50   | ns    | (Note 4)                       |
| SP52               | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                           | 1.5 Tcy + 40                                          | —                   | _    | ns    | (Note 4)                       |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.