Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | etails | | |---------------------------|--------------------------------------------------------------------------------| | roduct Status | Active | | ore Processor | PIC | | ore Size | 16-Bit | | peed | 70 MIPs | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART | | eripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT | | lumber of I/O | 21 | | rogram Memory Size | 512KB (170K x 24) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 24K x 16 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 6x10b/12b | | scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | lounting Type | Surface Mount | | ackage / Case | 28-SOIC (0.295", 7.50mm Width) | | upplier Device Package | 28-SOIC | | urchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep512mc202-i-so | ### Pin Diagrams (Continued) | TABLE 4-7: | INTERRUPT CONTROLLER REGISTER MA | AP FOR dsPIC33EPXXXMC50X DEVICES ONLY | |------------|----------------------------------|---------------------------------------| | | | | | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|--------|--------|------------|--------|--------|--------|------------|--------|-------|--------|-------------|--------|--------|----------|--------------|---------|---------------| | IFS0 | 0800 | _ | DMA1IF | AD1IF | U1TXIF | U1RXIF | SPI1IF | SPI1EIF | T3IF | T2IF | OC2IF | IC2IF | DMA0IF | T1IF | OC1IF | IC1IF | INT0IF | 0000 | | IFS1 | 0802 | U2TXIF | U2RXIF | INT2IF | T5IF | T4IF | OC4IF | OC3IF | DMA2IF | - | _ | ı | INT1IF | CNIF | CMIF | MI2C1IF | SI2C1IF | 0000 | | IFS2 | 0804 | ı | _ | _ | - | _ | _ | _ | _ | - | IC4IF | IC3IF | DMA3IF | C1IF | C1RXIF | SPI2IF | SPI2EIF | 0000 | | IFS3 | 0806 | I | _ | _ | - | _ | QEI1IF | PSEMIF | _ | _ | - | ı | _ | _ | MI2C2IF | SI2C2IF | ı | 0000 | | IFS4 | 0808 | | _ | CTMUIF | - | _ | _ | | _ | _ | C1TXIF | ı | _ | CRCIF | U2EIF | U1EIF | ı | 0000 | | IFS5 | A080 | PWM2IF | PWM1IF | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | - | 0000 | | IFS6 | 080C | _ | _ | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | PWM3IF | 0000 | | IFS8 | 0810 | JTAGIF | ICDIF | _ | _ | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | IFS9 | 0812 | _ | _ | _ | _ | _ | _ | _ | _ | _ | PTG3IF | PTG2IF | PTG1IF | PTG0IF | PTGWDTIF | PTGSTEPIF | - | 0000 | | IEC0 | 0820 | _ | DMA1IE | AD1IE | U1TXIE | U1RXIE | SPI1IE | SPI1EIE | T3IE | T2IE | OC2IE | IC2IE | DMA0IE | T1IE | OC1IE | IC1IE | INT0IE | 0000 | | IEC1 | 0822 | U2TXIE | U2RXIE | INT2IE | T5IE | T4IE | OC4IE | OC3IE | DMA2IE | | _ | _ | INT1IE | CNIE | CMIE | MI2C1IE | SI2C1IE | 0000 | | IEC2 | 0824 | _ | _ | _ | _ | _ | _ | _ | _ | | IC4IE | IC3IE | DMA3IE | C1IE | C1RXIE | SPI2IE | SPI2EIE | 0000 | | IEC3 | 0826 | _ | _ | _ | _ | _ | QEI1IE | PSEMIE | _ | | _ | _ | _ | _ | MI2C2IE | SI2C2IE | _ | 0000 | | IEC4 | 0828 | _ | _ | CTMUIE | _ | _ | _ | _ | _ | _ | C1TXIE | _ | _ | CRCIE | U2EIE | U1EIE | | 0000 | | IEC5 | 082A | PWM2IE | PWM1IE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | IEC6 | 082C | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | PWM3IE | 0000 | | IEC7 | 082E | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | IEC8 | 0830 | JTAGIE | ICDIE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 0000 | | IEC9 | 0832 | _ | _ | _ | _ | _ | _ | _ | _ | _ | PTG3IE | PTG2IE | PTG1IE | PTG0IE | PTGWDTIE | PTGSTEPIE | _ | 0000 | | IPC0 | 0840 | _ | | T1IP<2:0> | | _ | , | OC1IP<2:0 | > | _ | | IC1IP<2:0> | | _ | | INT0IP<2:0> | | 4444 | | IPC1 | 0842 | _ | | T2IP<2:0> | | _ | , | OC2IP<2:0 | > | _ | | IC2IP<2:0> | | _ | [ | OMA0IP<2:0> | | 4444 | | IPC2 | 0844 | _ | ı | U1RXIP<2:0 | > | _ | ; | SPI1IP<2:0 | )> | _ | ; | SPI1EIP<2:0 | > | _ | | T3IP<2:0> | | 4444 | | IPC3 | 0846 | _ | _ | _ | _ | _ | Е | )MA1IP<2: | 0> | _ | | AD1IP<2:0> | | _ | ı | J1TXIP<2:0> | | 0444 | | IPC4 | 0848 | _ | | CNIP<2:0> | | _ | | CMIP<2:0 | > | _ | 1 | MI2C1IP<2:0 | > | _ | 5 | SI2C1IP<2:0> | | 4444 | | IPC5 | 084A | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | INT1IP<2:0> | | 0004 | | IPC6 | 084C | _ | | T4IP<2:0> | | _ | , | OC4IP<2:0 | > | _ | | OC3IP<2:0> | | _ | [ | MA2IP<2:0> | | 4444 | | IPC7 | 084E | _ | 1 | U2TXIP<2:0 | > | _ | ι | J2RXIP<2:0 | 0> | _ | | INT2IP<2:0> | • | _ | | T5IP<2:0> | | 4444 | | IPC8 | 0850 | _ | | C1IP<2:0> | | _ | ( | C1RXIP<2:0 | 0> | _ | | SPI2IP<2:0> | • | _ | 5 | SPI2EIP<2:0> | | 4444 | | IPC9 | 0852 | _ | _ | _ | _ | _ | | IC4IP<2:0 | > | _ | | IC3IP<2:0> | | _ | [ | OMA3IP<2:0> | | 0444 | | IPC12 | 0858 | _ | _ | _ | _ | _ | N | 112C2IP<2: | 0> | _ | ; | SI2C2IP<2:0 | > | _ | _ | _ | _ | 0440 | | IPC14 | 085C | _ | _ | _ | _ | _ | ( | QEI1IP<2:0 | )> | _ | | PSEMIP<2:0 | > | _ | _ | _ | _ | 0440 | | IPC16 | 0860 | _ | | CRCIP<2:0 | > | _ | | U2EIP<2:0 | > | _ | | U1EIP<2:0> | | _ | _ | _ | _ | 4440 | | IPC17 | 0862 | _ | _ | _ | _ | _ | ( | C1TXIP<2:0 | )> | _ | _ | _ | _ | _ | _ | _ | _ | 0400 | | IPC19 | 0866 | _ | _ | _ | _ | _ | _ | _ | _ | _ | ( | CTMUIP<2:0 | > | _ | _ | _ | _ | 0040 | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X — = unimplemented, read as '0'. Reset values are shown in hexadecimal. | TARIE 1-21. | DEDIDUEDALI | DINI SEI ECT INDI IT I | DECISTED MAD FOD | dsPIC33EPXXXGP50X DEVICES ONLY | |-------------|-------------|------------------------|------------------|--------------------------------| | IADLE 4-31. | FERIFIERALI | FIN SELECT INFUT | REGIOTER WAP FUR | USPICASEPANAGPOUN DEVICES UNLT | | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|--------|--------|--------|--------|------------|--------|-------|-------|-------|-------|-------|-------|------------|-------|-------|-------|---------------| | RPINR0 | 06A0 | _ | | | | INT1R<6:0> | | | | _ | _ | _ | _ | _ | - | _ | _ | 0000 | | RPINR1 | 06A2 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | | INT2R<6:0> | • | | | 0000 | | RPINR3 | 06A6 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | - | Γ2CKR<6:0 | > | | | 0000 | | RPINR7 | 06AE | 1 | | | | IC2R<6:0> | | | | _ | | | | IC1R<6:0> | | | | 0000 | | RPINR8 | 06B0 | 1 | | | | IC4R<6:0> | | | | _ | | | | IC3R<6:0> | | | | 0000 | | RPINR11 | 06B6 | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | ( | OCFAR<6:0 | > | | | 0000 | | RPINR18 | 06C4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ι | J1RXR<6:0 | > | | | 0000 | | RPINR19 | 06C6 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ι | J2RXR<6:0 | > | | | 0000 | | RPINR22 | 06CC | _ | | | S | CK2INR<6:0 | )> | | | _ | | | | SDI2R<6:0> | • | | | 0000 | | RPINR23 | 06CE | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | | SS2R<6:0> | | | | 0000 | | RPINR26 | 06D4 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ( | C1RXR<6:0 | > | | | 0000 | **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. ### TABLE 4-32: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY | File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|-------|--------|--------|--------|--------|------------|--------|-------|-------|-------|-------|-------|-------|------------|-------|-------|-------|---------------| | RPINR0 | 06A0 | _ | | | | INT1R<6:0> | | | | - | _ | _ | _ | _ | _ | _ | _ | 0000 | | RPINR1 | 06A2 | - | ı | _ | - | _ | - | ı | _ | | | | ļ | INT2R<6:0> | • | | | 0000 | | RPINR3 | 06A6 | - | ı | _ | - | _ | - | ı | _ | | | | 7 | Γ2CKR<6:0> | > | | | 0000 | | RPINR7 | 06AE | - | | | | IC2R<6:0> | | | | | | | | IC1R<6:0> | | | | 0000 | | RPINR8 | 06B0 | _ | | | | IC4R<6:0> | | | | I | | | | IC3R<6:0> | | | | 0000 | | RPINR11 | 06B6 | _ | - | _ | - | - | I | ı | _ | I | | | C | OCFAR<6:0 | > | | | 0000 | | RPINR12 | 06B8 | _ | | | ļ | FLT2R<6:0> | • | | | I | | | ļ | FLT1R<6:0> | > | | | 0000 | | RPINR14 | 06BC | _ | | | ( | QEB1R<6:0> | > | | | I | | | ( | QEA1R<6:0 | > | | | 0000 | | RPINR15 | 06BE | _ | | | Н | OME1R<6:0 | )> | | | I | | | 11 | NDX1R<6:0 | > | | | 0000 | | RPINR18 | 06C4 | _ | - | _ | - | - | I | ı | _ | ı | | | ι | J1RXR<6:0 | > | | | 0000 | | RPINR19 | 06C6 | _ | - | _ | - | - | I | ı | _ | ı | | | ι | J2RXR<6:0 | > | | | 0000 | | RPINR22 | 06CC | _ | | | S | CK2INR<6:0 | )> | | | ı | | | ; | SDI2R<6:0> | • | | | 0000 | | RPINR23 | 06CE | _ | - | _ | - | - | I | ı | _ | ı | | | | SS2R<6:0> | • | | | 0000 | | RPINR26 | 06D4 | _ | - | _ | - | - | I | ı | _ | ı | | | ( | C1RXR<6:0 | > | | | 0000 | | RPINR37 | 06EA | _ | | | S | YNCI1R<6:0 | )> | | | ı | _ | _ | _ | _ | _ | ı | ı | 0000 | | RPINR38 | 06EC | _ | | | Dī | CMP1R<6: | 0> | | | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | RPINR39 | 06EE | _ | | | Dī | CMP3R<6: | 0> | | | _ | | | DT | CMP2R<6: | 0> | | | 0000 | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### TABLE 4-46: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|--------|--------|--------|---------|---------|---------|--------|--------|--------|-------|-------|--------|-------|-------|--------|--------|---------------| | TRISA | 0E00 | _ | | - | TRISA12 | TRISA11 | TRISA10 | TRISA9 | TRISA8 | TRISA7 | _ | _ | TRISA4 | _ | _ | TRISA1 | TRISA0 | 1F93 | | PORTA | 0E02 | _ | 1 | ı | RA12 | RA11 | RA10 | RA9 | RA8 | RA7 | _ | ı | RA4 | _ | ı | RA1 | RA0 | 0000 | | LATA | 0E04 | | ı | ı | LATA12 | LATA11 | LATA10 | LATA9 | LATA8 | LATA7 | _ | ı | LATA4 | _ | I | LA1TA1 | LA0TA0 | 0000 | | ODCA | 0E06 | | ı | ı | ODCA12 | ODCA11 | ODCA10 | ODCA9 | ODCA8 | ODCA7 | _ | ı | ODCA4 | _ | I | ODCA1 | ODCA0 | 0000 | | CNENA | 0E08 | | ı | ı | CNIEA12 | CNIEA11 | CNIEA10 | CNIEA9 | CNIEA8 | CNIEA7 | _ | ı | CNIEA4 | _ | I | CNIEA1 | CNIEA0 | 0000 | | CNPUA | 0E0A | | ı | ı | CNPUA12 | CNPUA11 | CNPUA10 | CNPUA9 | CNPUA8 | CNPUA7 | _ | ı | CNPUA4 | _ | I | CNPUA1 | CNPUA0 | 0000 | | CNPDA | 0E0C | | ı | ı | CNPDA12 | CNPDA11 | CNPDA10 | CNPDA9 | CNPDA8 | CNPDA7 | _ | ı | CNPDA4 | _ | I | CNPDA1 | CNPDA0 | 0000 | | ANSELA | 0E0E | _ | _ | _ | ANSA12 | ANSA11 | _ | _ | _ | _ | _ | _ | ANSA4 | _ | _ | ANSA1 | ANSA0 | 1813 | - = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### TABLE 4-47: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------| | TRISB | 0E10 | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF | | PORTB | 0E12 | RB15 | RB14 | RB13 | RB12 | RB11 | RB10 | RB9 | RB8 | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx | | LATB | 0E14 | LATB15 | LATB14 | LATB13 | LATB12 | LATB11 | LATB10 | LATB9 | LATB8 | LATB7 | LATB6 | LATB5 | LATB4 | LATB3 | LATB2 | LATB1 | LATB0 | xxxx | | ODCB | 0E16 | ODCB15 | ODCB14 | ODCB13 | ODCB12 | ODCB11 | ODCB10 | ODCB9 | ODCB8 | ODCB7 | ODCB6 | ODCB5 | ODCB4 | ODCB3 | ODCB2 | ODCB1 | ODCB0 | 0000 | | CNENB | 0E18 | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000 | | CNPUB | 0E1A | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000 | | CNPDB | 0E1C | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000 | | ANSELB | 0E1E | _ | _ | _ | _ | _ | _ | _ | ANSB8 | _ | _ | _ | _ | ANSB3 | ANSB2 | ANSB1 | ANSB0 | 010F | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### TABLE 4-48: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | AII<br>Resets | |--------------|-------|---------|--------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------| | TRISC | 0E20 | TRISC15 | _ | TRISC13 | TRISC12 | TRISC11 | TRISC10 | TRISC9 | TRISC8 | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | BFFF | | PORTC | 0E22 | RC15 | _ | RC13 | RC12 | RC11 | RC10 | RC9 | RC8 | RC7 | RC6 | RC5 | RC4 | RC3 | RC2 | RC1 | RC0 | xxxx | | LATC | 0E24 | LATC15 | _ | LATC13 | LATC12 | LATC11 | LATC10 | LATC9 | LATC8 | LATC7 | LATC6 | LATC5 | LATC4 | LATC3 | LATC2 | LATC1 | LATC0 | xxxx | | ODCC | 0E26 | ODCC15 | _ | ODCC13 | ODCC12 | ODCC11 | ODCC10 | ODCC9 | ODCC8 | ODCC7 | ODCC6 | ODCC5 | ODCC4 | ODCC3 | ODCC2 | ODCC1 | ODCC0 | 0000 | | CNENC | 0E28 | CNIEC15 | _ | CNIEC13 | CNIEC12 | CNIEC11 | CNIEC10 | CNIEC9 | CNIEC8 | CNIEC7 | CNIEC6 | CNIEC5 | CNIEC4 | CNIEC3 | CNIEC2 | CNIEC1 | CNIEC0 | 0000 | | CNPUC | 0E2A | CNPUC15 | _ | CNPUC13 | CNPUC12 | CNPUC11 | CNPUC10 | CNPUC9 | CNPUC8 | CNPUC7 | CNPUC6 | CNPUC5 | CNPUC4 | CNPUC3 | CNPUC2 | CNPUC1 | CNPUC0 | 0000 | | CNPDC | 0E2C | CNPDC15 | _ | CNPDC13 | CNPDC12 | CNPDC11 | CNPDC10 | CNPDC9 | CNPDC8 | CNPDC7 | CNPDC6 | CNPDC5 | CNPDC4 | CNPDC3 | CNPDC2 | CNPDC1 | CNPDC0 | 0000 | | ANSELC | 0E2E | _ | _ | _ | | ANSC11 | - | _ | _ | | _ | | _ | _ | ANSC2 | ANSC1 | ANSC0 | 0807 | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. TABLE 4-49: PORTD REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|--------|--------|-------|-------|-------|-------|-------|---------------| | TRISD | 0E30 | _ | _ | _ | _ | - | _ | _ | TRISD8 | _ | TRISD6 | TRISD5 | _ | | _ | _ | - | 0160 | | PORTD | 0E32 | 1 | _ | _ | _ | _ | _ | _ | RD8 | | RD6 | RD5 | 1 | - | _ | _ | _ | xxxx | | LATD | 0E34 | 1 | _ | _ | _ | ı | ı | - | LATD8 | _ | LATD6 | LATD5 | _ | ı | - | _ | ı | xxxx | | ODCD | 0E36 | 1 | _ | _ | - | ı | ı | - | ODCD8 | _ | ODCD6 | ODCD5 | _ | ı | - | _ | ı | 0000 | | CNEND | 0E38 | 1 | _ | _ | _ | _ | _ | _ | CNIED8 | | CNIED6 | CNIED5 | 1 | - | _ | _ | _ | 0000 | | CNPUD | 0E3A | 1 | _ | _ | - | ı | ı | - | CNPUD8 | _ | CNPUD6 | CNPUD5 | - | ı | - | _ | ı | 0000 | | CNPDD | 0E3C | 1 | _ | _ | - | ı | ı | - | CNPDD8 | _ | CNPDD6 | CNPDD5 | - | ı | - | _ | ı | 0000 | Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### TABLE 4-50: PORTE REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|---------|---------|---------|---------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------| | TRISE | 0E40 | TRISE15 | TRISE14 | TRISE13 | TRISE12 | _ | - | - | _ | - | - | _ | - | _ | _ | _ | _ | F000 | | PORTE | 0E42 | RE15 | RE14 | RE13 | RE12 | _ | - | _ | _ | 1 | _ | _ | _ | _ | _ | _ | _ | xxxx | | LATE | 0E44 | LATE15 | LATE14 | LATE13 | LATE12 | _ | I | _ | _ | | _ | _ | _ | _ | _ | _ | _ | xxxx | | ODCE | 0E46 | ODCE15 | ODCE14 | ODCE13 | ODCE12 | - | _ | _ | _ | 1 | _ | _ | _ | _ | _ | | _ | 0000 | | CNENE | 0E48 | CNIEE15 | CNIEE14 | CNIEE13 | CNIEE12 | _ | _ | _ | _ | | _ | _ | _ | _ | _ | _ | _ | 0000 | | CNPUE | 0E4A | CNPUE15 | CNPUE14 | CNPUE13 | CNPUE12 | - | _ | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | 0000 | | CNPDE | 0E4C | CNPDE15 | CNPDE14 | CNPDE13 | CNPDE12 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0000 | | ANSELE | 0E4E | ANSE15 | ANSE14 | ANSE13 | ANSE12 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | F000 | **Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. #### TABLE 4-51: PORTF REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|---------------| | TRISF | 0E50 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | TRISF1 | TRISF0 | 0003 | | PORTF | 0E52 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | RF1 | RF0 | xxxx | | LATF | 0E54 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | LATF1 | LATF0 | xxxx | | ODCF | 0E56 | I | _ | _ | _ | - | ı | _ | _ | _ | _ | - | I | 1 | _ | ODCF1 | ODCF0 | 0000 | | CNENF | 0E58 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | CNIEF1 | CNIEF0 | 0000 | | CNPUF | 0E5A | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | CNPUF1 | CNPUF0 | 0000 | | CNPDF | 0E5C | _ | _ | _ | _ | - | _ | _ | _ | _ | _ | 1 | _ | _ | _ | CNPDF1 | CNPDF0 | 0000 | **Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. # 4.5.3 MOVE AND ACCUMULATOR INSTRUCTIONS Move instructions, which apply to dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices, and the DSP accumulator class of instructions, which apply to the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, provide a greater degree of addressing flexibility than other instructions. In addition to the addressing modes supported by most MCU instructions, move and accumulator instructions also support Register Indirect with Register Offset Addressing mode, also referred to as Register Indexed mode. Note: For the MOV instructions, the addressing mode specified in the instruction can differ for the source and destination EA. However, the 4-bit Wb (Register Offset) field is shared by both source and destination (but typically only used by one). In summary, the following addressing modes are supported by move and accumulator instructions: - · Register Direct - Register Indirect - · Register Indirect Post-modified - · Register Indirect Pre-modified - · Register Indirect with Register Offset (Indexed) - · Register Indirect with Literal Offset - 8-Bit Literal - · 16-Bit Literal Note: Not all instructions support all the addressing modes given above. Individual instructions may support different subsets of these addressing modes. # 4.5.4 MAC INSTRUCTIONS (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X DEVICES ONLY) The dual source operand DSP instructions (CLR, ED, EDAC, MAC, MPY, MPY. N, MOVSAC and MSC), also referred to as MAC instructions, use a simplified set of addressing modes to allow the user application to effectively manipulate the Data Pointers through register indirect tables The Two-Source Operand Prefetch registers must be members of the set: {W8, W9, W10, W11}. For data reads, W8 and W9 are always directed to the X RAGU, and W10 and W11 are always directed to the Y AGU. The Effective Addresses generated (before and after modification) must therefore, be valid addresses within X Data Space for W8 and W9, and Y Data Space for W10 and W11. Note: Register Indirect with Register Offset Addressing mode is available only for W9 (in X space) and W11 (in Y space). In summary, the following addressing modes are supported by the ${\tt MAC}$ class of instructions: - · Register Indirect - · Register Indirect Post-Modified by 2 - · Register Indirect Post-Modified by 4 - · Register Indirect Post-Modified by 6 - Register Indirect with Register Offset (Indexed) #### 4.5.5 OTHER INSTRUCTIONS Besides the addressing modes outlined previously, some instructions use literal constants of various sizes. For example, BRA (branch) instructions use 16-bit signed literals to specify the branch destination directly, whereas the DISI instruction uses a 14-bit unsigned literal field. In some instructions, such as ULNK, the source of an operand or result is implied by the opcode itself. Certain operations, such as a NOP, do not have any operands. #### 7.0 INTERRUPT CONTROLLER Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com). 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X CPU. The interrupt controller has the following features: - Up to eight processor exceptions and software traps - · Eight user-selectable priority levels - Interrupt Vector Table (IVT) with a unique vector for each interrupt or exception source - · Fixed priority within a specified user priority level - · Fixed interrupt entry and return latencies #### 7.1 Interrupt Vector Table The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X Interrupt Vector Table (IVT), shown in Figure 7-1, resides in program memory starting at location, 000004h. The IVT contains seven non-maskable trap vectors and up to 246 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit-wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR). Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with Vector 0 takes priority over interrupts at any other vector address. #### 7.2 Reset Sequence A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices clear their registers in response to a Reset, which forces the PC to zero. The device then begins program execution at location, 0x000000. A GOTO instruction at the Reset address can redirect program execution to the appropriate start-up routine. Note: Any unimplemented or unused vector locations in the IVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction. # 8.0 DIRECT MEMORY ACCESS (DMA) Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Direct Memory Access (DMA)" (DS70348) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com). 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The DMA Controller transfers data between Peripheral Data registers and Data Space SRAM In addition, DMA can access the entire data memory space. The Data Memory Bus Arbiter is utilized when either the CPU or DMA attempts to access SRAM, resulting in potential DMA or CPU stalls. The DMA Controller supports 4 independent channels. Each channel can be configured for transfers to or from selected peripherals. Some of the peripherals supported by the DMA Controller include: - ECAN™ - Analog-to-Digital Converter (ADC) - · Serial Peripheral Interface (SPI) - UART - Input Capture - · Output Compare Refer to Table 8-1 for a complete list of supported peripherals. FIGURE 8-1: DMA CONTROLLER MODULE #### REGISTER 8-1: DMAXCON: DMA CHANNEL x CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | |--------|-------|-------|-------|-------|-----|-----|-------| | CHEN | SIZE | DIR | HALF | NULLW | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | |-------|-----|--------|--------|-----|-----|-------|-------| | _ | _ | AMODE1 | AMODE0 | _ | _ | MODE1 | MODE0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 CHEN: DMA Channel Enable bit 1 = Channel is enabled0 = Channel is disabled bit 14 SIZE: DMA Data Transfer Size bit 1 = Byte0 = Word bit 13 **DIR:** DMA Transfer Direction bit (source/destination bus select) 1 = Reads from RAM address, writes to peripheral address 0 = Reads from peripheral address, writes to RAM address bit 12 HALF: DMA Block Transfer Interrupt Select bit 1 = Initiates interrupt when half of the data has been moved 0 = Initiates interrupt when all of the data has been moved bit 11 NULLW: Null Data Peripheral Write Mode Select bit 1 = Null data write to peripheral in addition to RAM write (DIR bit must also be clear) 0 = Normal operation bit 10-6 Unimplemented: Read as '0' bit 5-4 AMODE<1:0>: DMA Channel Addressing Mode Select bits 11 = Reserved 10 = Peripheral Indirect Addressing mode 01 = Register Indirect without Post-Increment mode 00 = Register Indirect with Post-Increment mode bit 3-2 **Unimplemented:** Read as '0' bit 1-0 MODE<1:0>: DMA Channel Operating Mode Select bits 11 = One-Shot, Ping-Pong modes are enabled (one block transfer from/to each DMA buffer) 10 = Continuous, Ping-Pong modes are enabled 01 = One-Shot, Ping-Pong modes are disabled 00 = Continuous, Ping-Pong modes are disabled #### 11.4 Peripheral Pin Select (PPS) A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code, or a complete redesign, may be the only option. Peripheral Pin Select configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device. The Peripheral Pin Select configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to any one of these I/O pins. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established. #### 11.4.1 AVAILABLE PINS The number of available pins is dependent on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the label, "RPn" or "RPIn", in their full pin designation, where "n" is the remappable pin number. "RP" is used to designate pins that support both remappable input and output functions, while "RPI" indicates pins that support remappable input functions only. #### 11.4.2 AVAILABLE PERIPHERALS The peripherals managed by the Peripheral Pin Select are all digital-only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs. In comparison, some digital-only peripheral modules are never included in the Peripheral Pin Select feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include $I^2C^{\,\text{TM}}$ and the PWM. A similar requirement excludes all modules with analog inputs, such as the ADC Converter. A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral. When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin. ## 11.4.3 CONTROLLING PERIPHERAL PIN SELECT Peripheral Pin Select features are controlled through two sets of SFRs: one to map peripheral inputs and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint. The association of a peripheral to a peripheralselectable pin is handled in two different ways, depending on whether an input or output is being mapped. #### REGISTER 11-2: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 |-------|-------|-------|-------|------------|-------|-------|-------| | _ | | | | INT2R<6:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-7 **Unimplemented:** Read as '0' bit 6-0 INT2R<6:0>: Assign External Interrupt 2 (INT2) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121 . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss #### REGISTER 11-3: RPINR3: PERIPHERAL PIN SELECT INPUT REGISTER 3 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 |-------|-------|-------|-------|------------|-------|-------|-------| | _ | | | | T2CKR<6:0> | • | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-7 **Unimplemented:** Read as '0' bit 6-0 T2CKR<6:0>: Assign Timer2 External Clock (T2CK) to the Corresponding RPn pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121 . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss #### **REGISTER 21-7: CXINTE: ECANX INTERRUPT ENABLE REGISTER** | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-------|-----|--------|--------|-------|-------| | IVRIE | WAKIE | ERRIE | _ | FIFOIE | RBOVIE | RBIE | TBIE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 Unimplemented: Read as '0' bit 7 IVRIE: Invalid Message Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 6 WAKIE: Bus Wake-up Activity Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 5 **ERRIE:** Error Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 4 Unimplemented: Read as '0' bit 3 FIFOIE: FIFO Almost Full Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 2 RBOVIE: RX Buffer Overflow Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled RBIE: RX Buffer Interrupt Enable bit bit 1 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 0 TBIE: TX Buffer Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled #### REGISTER 21-15: CxBUFPNT4: ECANx FILTER 12-15 BUFFER POINTER REGISTER 4 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 R/W-0 R/W-0 | | | | | | |--------|------------|-------|-------|-------|-------------------|--|-------|--|--|--| | | F15BP<3:0> | | | | F14BP<3:0> | | | | | | | bit 15 | | | | | | | bit 8 | | | | | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 R/W-0 R/W-0 R/ | | | | | | | |-------|-------|-------|-------|----------------------|--|--|-------|--|--|--| | | F13BP | <3:0> | | F12BP<3:0> | | | | | | | | bit 7 | | | | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 F15BP<3:0>: RX Buffer Mask for Filter 15 bits 1111 = Filter hits received in RX FIFO buffer 1110 = Filter hits received in RX Buffer 14 • • 0001 = Filter hits received in RX Buffer 1 0000 = Filter hits received in RX Buffer 0 bit 11-8 **F14BP<3:0>:** RX Buffer Mask for Filter 14 bits (same values as bits<15:12>) bit 7-4 **F13BP<3:0>:** RX Buffer Mask for Filter 13 bits (same values as bits<15:12>) bit 3-0 **F12BP<3:0>:** RX Buffer Mask for Filter 12 bits (same values as bits<15:12>) # 24.0 PERIPHERAL TRIGGER GENERATOR (PTG) MODULE - Note 1: This data sheet summarizes features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Peripheral Trigger Generator (PTG)" (DS70669) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. #### 24.1 Module Introduction The Peripheral Trigger Generator (PTG) provides a means to schedule complex high-speed peripheral operations that would be difficult to achieve using software. The PTG module uses 8-bit commands, called "Steps", that the user writes to the PTG Queue registers (PTGQUE0-PTGQUE7), which perform operations, such as wait for input signal, generate output trigger and wait for timer. The PTG module has the following major features: - · Multiple clock sources - Two 16-bit general purpose timers - · Two 16-bit general limit counters - · Configurable for rising or falling edge triggering - · Generates processor interrupts to include: - Four configurable processor interrupts - Interrupt on a Step event in Single-Step mode - Interrupt on a PTG Watchdog Timer time-out - Able to receive trigger signals from these peripherals: - ADC - PWM - Output Compare - Input Capture - Op Amp/Comparator - INT2 - Able to trigger or synchronize to these peripherals: - Watchdog Timer - Output Compare - Input Capture - ADC - PWM - Op Amp/Comparator #### 25.1.2 OP AMP CONFIGURATION B Figure 25-7 shows a typical inverting amplifier circuit with the output of the op amp (OAxOUT) externally routed to a separate analog input pin (ANy) on the device. This op amp configuration is slightly different in terms of the op amp output and the ADC input connection, therefore, RINT1 is not included in the transfer function. However, this configuration requires the designer to externally route the op amp output (OAxOUT) to another analog input pin (ANy). See Table 30-53 in Section 30.0 "Electrical Characteristics" for the typical value of RINT1. Table 30-60 and Table 30-61 in Section 30.0 "Electrical Characteristics" describe the minimum sample time (TSAMP) requirements for the ADC module in this configuration. Figure 25-7 also defines the equation to be used to calculate the expected voltage at point VOAXOUT. This is the typical inverting amplifier equation. #### 25.2 **Op Amp/Comparator Resources** Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en555464 #### 25.2.1 KEY RESOURCES - "Op Amp/Comparator" (DS70357) in the "dsPIC33/PIC24 Family Reference Manual" - Code Samples - · Application Notes - · Software Libraries - Webinars - · All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools **FIGURE 25-7:** OP AMP CONFIGURATION B - **Note 1:** See Table 30-53 for the Typical value. - 2: See Table 30-53 for the Minimum value for the feedback resistor. - 3: See Table 30-60 and Table 30-61 for the minimum sample time (TSAMP). - 4: CVREF10 or CVREF20 are two options that are available for supplying bias voltage to the op amps. TABLE 30-38: SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING REQUIREMENTS | AC CHA | \RACTERIS | псѕ | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extended | | | | | | | |--------|-----------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|-------|-----------------------------|--|--| | Param. | Symbol | Characteristic <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | | | SP70 | FscP | Maximum SCK2 Input<br>Frequency | _ | _ | Lesser<br>of FP<br>or 11 | MHz | (Note 3) | | | | SP72 | TscF | SCK2 Input Fall Time | _ | _ | _ | ns | See Parameter DO32 (Note 4) | | | | SP73 | TscR | SCK2 Input Rise Time | _ | _ | _ | ns | See Parameter DO31 (Note 4) | | | | SP30 | TdoF | SDO2 Data Output Fall Time | _ | _ | _ | ns | See Parameter DO32 (Note 4) | | | | SP31 | TdoR | SDO2 Data Output Rise Time | _ | _ | _ | ns | See Parameter DO31 (Note 4) | | | | SP35 | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after SCK2 Edge | _ | 6 | 20 | ns | | | | | SP36 | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to First SCK2 Edge | 30 | _ | _ | ns | | | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge | 30 | _ | _ | ns | | | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge | 30 | _ | _ | ns | | | | | SP50 | TssL2scH,<br>TssL2scL | SS2 ↓ to SCK2 ↑ or SCK2 ↓ Input | 120 | _ | _ | ns | | | | | SP51 | TssH2doZ | SS2 ↑ to SDO2 Output<br>High-Impedance | 10 | _ | 50 | ns | (Note 4) | | | | SP52 | TscH2ssH<br>TscL2ssH | SS2 ↑ after SCK2 Edge | 1.5 Tcy + 40 | _ | _ | ns | (Note 4) | | | | SP60 | TssL2doV | SDO2 Data Output Valid after<br>SS2 Edge | _ | _ | 50 | ns | | | | - **Note 1:** These parameters are characterized, but are not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. - **3:** The minimum clock period for SCK2 is 91 ns. Therefore, the SCK2 clock generated by the master must not violate this specification. - 4: Assumes 50 pF load on all SPI2 pins. TABLE 30-47: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0) TIMING REQUIREMENTS | AC CHA | \RACTERIS <sup>-</sup> | rics | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industria $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extended | | | | | | |--------|------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|-----------------------------|--| | Param. | Symbol | Characteristic <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | | SP70 | FscP | Maximum SCK1 Input Frequency | _ | _ | 15 | MHz | (Note 3) | | | SP72 | TscF | SCK1 Input Fall Time | _ | _ | _ | ns | See Parameter DO32 (Note 4) | | | SP73 | TscR | SCK1 Input Rise Time | _ | _ | _ | ns | See Parameter DO31 (Note 4) | | | SP30 | TdoF | SDO1 Data Output Fall Time | _ | | _ | ns | See Parameter DO32 (Note 4) | | | SP31 | TdoR | SDO1 Data Output Rise Time | _ | _ | _ | ns | See Parameter DO31 (Note 4) | | | SP35 | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge | _ | 6 | 20 | ns | | | | SP36 | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to First SCK1 Edge | 30 | _ | _ | ns | | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge | 30 | _ | _ | ns | | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge | 30 | _ | _ | ns | | | | SP50 | TssL2scH,<br>TssL2scL | SS1 ↓ to SCK1 ↑ or SCK1 ↓ Input | 120 | _ | _ | ns | | | | SP51 | TssH2doZ | SS1 ↑ to SDO1 Output<br>High-Impedance | 10 | _ | 50 | ns | (Note 4) | | | SP52 | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge | 1.5 Tcy + 40 | _ | _ | ns | (Note 4) | | **Note 1:** These parameters are characterized, but are not tested in manufacturing. - **2:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. - **3:** The minimum clock period for SCK1 is 66.7 ns. Therefore, the SCK1 clock generated by the master must not violate this specification. - 4: Assumes 50 pF load on all SPI1 pins. TABLE A-2: MAJOR SECTION UPDATES (CONTINUED) | Section Name | Update Description | |------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Section 30.0 "Electrical | These SPI2 Timing Requirements were updated: | | Characteristics" (Continued) | <ul> <li>Maximum value for Parameter SP10 and the minimum clock period value for<br/>SCKx in Note 3 (see Table 30-36, Table 30-37, and Table 30-38)</li> </ul> | | | <ul> <li>Maximum value for Parameter SP70 and the minimum clock period value for<br/>SCKx in Note 3 (see Table 30-40 and Table 30-42)</li> </ul> | | | The Maximum Data Rate values were updated for the SPI2 Maximum Data/Clock<br>Rate Summary (see Table 30-43) | | | These SPI1 Timing Requirements were updated: | | | <ul> <li>Maximum value for Parameters SP10 and the minimum clock period value for<br/>SCKx in Note 3 (see Table 30-44, Table 30-45, and Table 30-46)</li> </ul> | | | <ul> <li>Maximum value for Parameters SP70 and the minimum clock period value for<br/>SCKx in Note 3 (see Table 30-47 through Table 30-50)</li> </ul> | | | <ul> <li>Minimum value for Parameters SP40 and SP41 see Table 30-44 through<br/>Table 30-50)</li> </ul> | | | Updated all Typical values for the CTMU Current Source Specifications (see Table 30-55). | | | Updated Note1, the Maximum value for Parameter AD06, the Minimum value for AD07, and the Typical values for AD09 in the ADC Module Specifications (see Table 30-56). | | | Added Note 1 to the ADC Module Specifications (12-bit Mode) (see Table 30-57). | | | Added Note 1 to the ADC Module Specifications (10-bit Mode) (see Table 30-58). | | | Updated the Minimum and Maximum values for Parameter AD21b in the 10-bit Mode ADC Module Specifications (see Table 30-58). | | | Updated Note 2 in the ADC Conversion (12-bit Mode) Timing Requirements (see Table 30-59). | | | Updated Note 1 in the ADC Conversion (10-bit Mode) Timing Requirements (see Table 30-60). | ### **Revision F (November 2012)** Removed "Preliminary" from data sheet footer. ### Revision G (March 2013) This revision includes the following global changes: - changes "FLTx" pin function to "FLTx" on all occurrences - adds Section 31.0 "High-Temperature Electrical Characteristics" for high-temperature (+150°C) data This revision also includes minor typographical and formatting changes throughout the text. Other major changes are referenced by their respective section in Table A-5. TABLE A-5: MAJOR SECTION UPDATES | Section Name | Update Description | |----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cover Section | <ul> <li>Changes internal oscillator specification to 1.0%</li> <li>Changes I/O sink/source values to 12 mA or 6 mA</li> <li>Corrects 44-pin VTLA pin diagram (pin 32 now shows as 5V tolerant)</li> </ul> | | Section 4.0 "Memory<br>Organization" | <ul> <li>Deletes references to Configuration Shadow registers</li> <li>Corrects the spelling of the JTAGIP and PTGWDTIP bits throughout</li> <li>Corrects the Reset value of all IOCON registers as C000h</li> <li>Adds footnote to Table 4-42 to indicate the absence of Comparator 3 in 28-pin devices</li> </ul> | | Section 6.0 "Resets" | Removes references to cold and warm Resets, and clarifies the initial configuration of<br>the device clock source on all Resets | | Section 7.0 "Interrupt<br>Controller" | Corrects the definition of GIE as "Global Interrupt Enable" (not "General") | | Section 9.0 "Oscillator<br>Configuration" | <ul> <li>Clarifies the behavior of the CF bit when cleared in software</li> <li>Removes POR behavior footnotes from all control registers</li> <li>Corrects the tuning range of the TUN&lt;5:0&gt; bits in Register 9-4 to an overall range ±1.5%</li> </ul> | | Section 13.0 "Timer2/3 and Timer4/5" | Clarifies the presence of the ADC Trigger in 16-bit Timer3 and Timer5, as well as the 32-bit timers | | Section 15.0 "Output<br>Compare" | Corrects the first trigger source for SYNCSEL<4:0> (OCxCON2<4:0>) as OCxRS match | | Section 16.0 "High-Speed PWM Module" | <ul> <li>Clarifies the source of the PWM interrupts in Figure 16-1</li> <li>Corrects the Reset states of IOCONx&lt;15:14&gt; in Register 16-13 as '11'</li> </ul> | | Section 17.0 "Quadrature<br>Encoder Interface (QEI)<br>Module" | <ul> <li>Clarifies the operation of the IMV&lt;1:0&gt; bits (QEICON&lt;9:8&gt;) with updated text and additional notes</li> <li>Corrects the first prescaler value for QFVDIV&lt;2:0&gt; (QEI1OC&lt;13:11&gt;), now 1:128</li> </ul> | | Section 23.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter<br>(ADC)" | <ul> <li>Adds note to Figure 23-1 that Op Amp 3 is not available in 28-pin devices</li> <li>Changes "sample clock" to "sample trigger" in AD1CON1 (Register 23-1)</li> <li>Clarifies footnotes on op amp usage in Registers 23-5 and 23-6</li> </ul> | | Section 25.0 "Op Amp/<br>Comparator Module" | <ul> <li>Adds Note text to indicate that Comparator 3 is unavailable in 28-pin devices</li> <li>Splits Figure 25-1 into two figures for clearer presentation (Figure 25-1 for Op amp/ Comparators 1 through 3, Figure 25-2 for Comparator 4). Subsequent figures are renumbered accordingly.</li> <li>Corrects reference description in xxxxx (now (AVDD+AVSS)/2)</li> <li>Changes CMSTAT&lt;15&gt; in Register 25-1 to "PSIDL"</li> </ul> | | Section 27.0 "Special Features" | Corrects the addresses of all Configuration bytes for 512 Kbyte devices |