

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 60 MIPs                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                  |
| Number of I/O              | 35                                                                             |
| Program Memory Size        | 512KB (170K x 24)                                                              |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 24K x 16                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 9x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 44-QFN (8x8)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep512mc204-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X PRODUCT FAMILIES

The device names, pin counts, memory sizes and peripheral availability of each device are listed in Table 1 (General Purpose Families) and Table 2 (Motor Control Families). Their pinout diagrams appear on the following pages.

|                   | s)                            | es)                        |             |                      | Rei           | mappa          | ble Pe | eriphe             | rals             |                                    |      |               | ~                           |                     |      |     |          |           |                       |    |    |     |
|-------------------|-------------------------------|----------------------------|-------------|----------------------|---------------|----------------|--------|--------------------|------------------|------------------------------------|------|---------------|-----------------------------|---------------------|------|-----|----------|-----------|-----------------------|----|----|-----|
| Device            | Page Erase Size (Instruction: | Program Flash Memory (Kbyt | RAM (Kbyte) | 16-Bit/32-Bit Timers | Input Capture | Output Compare | UART   | SPI <sup>(2)</sup> | ECAN™ Technology | External Interrupts <sup>(3)</sup> | I²C™ | CRC Generator | 10-Bit/12-Bit ADC (Channels | Op Amps/Comparators | CTMU | РТС | I/O Pins | Pins      | Packages              |    |    |     |
| PIC24EP32GP202    | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| PIC24EP64GP202    | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | SPDIP,                |    |    |     |
| PIC24EP128GP202   | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  |                  | 3                                  | 2    | 1             | 6                           | 2/3(1)              | Yes  | Yes | 21       | 28        | SOIC,                 |    |    |     |
| PIC24EP256GP202   | 1024                          | 256                        | 32          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     | 21       |           | OFN-S                 |    |    |     |
| PIC24EP512GP202   | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | Q. 11 0               |    |    |     |
| PIC24EP32GP203    | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| PIC24EP64GP203    | 1024                          | 64                         | 8           | 5                    | 4             | 4              | 2      | 2                  | —                | 3                                  | 2    | 1             | 8                           | 3/4                 | Yes  | Yes | 25       | 36        | VTLA                  |    |    |     |
| PIC24EP32GP204    | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| PIC24EP64GP204    | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               | 9                           |                     | Yes  |     |          |           | VTLA <sup>(4)</sup> , |    |    |     |
| PIC24EP128GP204   | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  | _                | 3                                  | 2    | 1             |                             | 3/4                 |      | Yes | 35       | 44/<br>48 | TQFP,                 |    |    |     |
| PIC24EP256GP204   | 1024                          | 256                        | 32          | Ŭ                    |               |                |        |                    |                  |                                    |      |               |                             | -                   |      |     |          |           | QEN,<br>UOEN          |    |    |     |
| PIC24EP512GP204   | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | OQIN                  |    |    |     |
| PIC24EP64GP206    | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| PIC24EP128GP206   | 1024                          | 128                        | 16          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | TOFP                  |    |    |     |
| PIC24EP256GP206   | 1024                          | 256                        | 32          | 5                    | 4             | 4              | 2      | 2                  | —                | 3                                  | 2    | 1             | 16                          | 3/4                 | Yes  | Yes | 53       | 64        | QFN                   |    |    |     |
| PIC24EP512GP206   | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| dsPIC33EP32GP502  | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| dsPIC33EP64GP502  | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | SPDIP,                |    |    |     |
| dsPIC33EP128GP502 | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 6                           | 2/3(1)              | Yes  | Yes | 21       | 28        | SOIC,                 |    |    |     |
| dsPIC33EP256GP502 | 1024                          | 256                        | 32          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | OFN-S                 |    |    |     |
| dsPIC33EP512GP502 | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | Q. 11 0               |    |    |     |
| dsPIC33EP32GP503  | 512                           | 32                         | 4           |                      |               |                | _      | _                  |                  |                                    | _    |               | _                           |                     |      |     |          |           |                       |    |    |     |
| dsPIC33EP64GP503  | 1024                          | 64                         | 8           | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 8                           | 3/4                 | Yes  | Yes | 25       | 36        | VTLA                  |    |    |     |
| dsPIC33EP32GP504  | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| dsPIC33EP64GP504  | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | VTLA <sup>(4)</sup> , |    |    |     |
| dsPIC33EP128GP504 | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 9                           | 3/4                 | Yes  | Yes | 35       | 44/       | TQFP,                 |    |    |     |
| dsPIC33EP256GP504 | 1024                          | 256                        | 32          | 1                    |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          | 48        | UQFN,                 |    |    |     |
| dsPIC33EP512GP504 | 1024                          | 512                        | 48          | 1                    |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |
| dsPIC33EP64GP506  | 1024                          | 64                         | 8           |                      |               | Ì              |        |                    |                  |                                    |      | Ì             |                             | 1                   |      |     |          | Ì         |                       |    |    |     |
| dsPIC33EP128GP506 | 1024                          | 128                        | 16          |                      |               | Ι.             |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           | TQFP.                 |    |    |     |
| dsPIC33EP256GP506 | 1024                          | 256                        | 32          | 5                    | 4             | 4              | 2      | 2                  | 2                | 2                                  | 2    | 1             | 3                           | 2                   | 1    | 16  | 3/4      | Yes       | Yes                   | 53 | 64 | QFN |
| dsPIC33EP512GP506 | 1024                          | 512                        | 48          | 1                    |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |           |                       |    |    |     |

#### TABLE 1: dsPIC33EPXXXGP50X and PIC24EPXXXGP20X GENERAL PURPOSE FAMILIES

Note 1: On 28-pin devices, Comparator 4 does not have external connections. Refer to Section 25.0 "Op Amp/Comparator Module" for details.

Only SPI2 is remappable.
 INT0 is not remappable.

4: The SSOP and VTLA packages are not available for devices with 512 Kbytes of memory.

#### Pin Diagrams (Continued)



#### **Pin Diagrams (Continued)**



#### Pin Diagrams (Continued)



| File Name       | Addr. | Bit 15      | Bit 14                  | Bit 13   | Bit 12  | Bit 11  | Bit 10 | Bit 9   | Bit 8       | Bit 7       | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2       | Bit 1  | Bit 0  | All<br>Resets |
|-----------------|-------|-------------|-------------------------|----------|---------|---------|--------|---------|-------------|-------------|--------|-------|-------|--------|-------------|--------|--------|---------------|
| PTGCST          | 0AC0  | PTGEN       |                         | PTGSIDL  | PTGTOGL | _       | PTGSWT | PTGSSEN | PTGIVIS     | PTGSTRT     | PTGWTO | _     | —     | —      | —           | PTGIT  | M<1:0> | 0000          |
| PTGCON          | 0AC2  | F           | PTGCLK<2:0> PTGDIV<4:0> |          |         |         |        |         |             | PTGPWD<3:0> |        |       |       | _      | PTGWDT<2:0> |        | 0>     | 0000          |
| PTGBTE          | 0AC4  |             | ADC                     | CTS<4:1> |         | IC4TSS  | IC3TSS | IC2TSS  | IC1TSS      | OC4CS       | OC3CS  | OC2CS | OC1CS | OC4TSS | OC3TSS      | OC2TSS | OC1TSS | 0000          |
| PTGHOLD         | 0AC6  |             | PTGHOLD<15:0>           |          |         |         |        |         |             |             | 0000   |       |       |        |             |        |        |               |
| <b>PTGT0LIM</b> | 0AC8  |             | PTGT0LIM<15:0> 0        |          |         |         |        |         |             |             |        | 0000  |       |        |             |        |        |               |
| PTGT1LIM        | 0ACA  |             |                         |          |         |         |        |         | PTGT1LIN    | 1<15:0>     |        |       |       |        |             |        |        | 0000          |
| PTGSDLIM        | 0ACC  |             |                         |          |         |         |        |         | PTGSDLIN    | 1<15:0>     |        |       |       |        |             |        |        | 0000          |
| PTGC0LIM        | 0ACE  |             |                         |          |         |         |        |         | PTGC0LIN    | 1<15:0>     |        |       |       |        |             |        |        | 0000          |
| PTGC1LIM        | 0AD0  |             |                         |          |         |         |        |         | PTGC1LIN    | 1<15:0>     |        |       |       |        |             |        |        | 0000          |
| PTGADJ          | 0AD2  |             |                         |          |         |         |        |         | PTGADJ•     | <15:0>      |        |       |       |        |             |        |        | 0000          |
| PTGL0           | 0AD4  |             |                         |          |         |         |        |         | PTGL0<      | 15:0>       |        |       |       |        |             |        |        | 0000          |
| PTGQPTR         | 0AD6  | _           | _                       | _        | _       | _       | _      | _       | _           | _           | _      | _     |       | P      | TGQPTR<4    | 4:0>   |        | 0000          |
| PTGQUE0         | 0AD8  |             |                         |          | STEP    | 21<7:0> |        |         |             | STEP0<7:0>  |        |       |       |        |             |        | 0000   |               |
| PTGQUE1         | 0ADA  |             |                         |          | STEP    | 93<7:0> |        |         |             | STEP2<7:0>  |        |       |       |        |             |        | 0000   |               |
| PTGQUE2         | 0ADC  |             |                         |          | STEP    | 95<7:0> |        |         |             |             |        |       | STEP4 | <7:0>  |             |        |        | 0000          |
| PTGQUE3         | 0ADE  |             |                         |          | STEP    | 7<7:0>  |        |         |             |             |        |       | STEP6 | 6<7:0> |             |        |        | 0000          |
| PTGQUE4         | 0AE0  |             | STEP9<7:0>              |          |         |         |        |         |             | STEP8<7:0>  |        |       |       |        |             | 0000   |        |               |
| PTGQUE5         | 0AE2  | STEP11<7:0> |                         |          |         |         |        |         | STEP10<7:0> |             |        |       |       |        |             | 0000   |        |               |
| PTGQUE6         | 0AE4  |             | STEP13<7:0>             |          |         |         |        |         |             | STEP12<7:0> |        |       |       |        |             |        | 0000   |               |
| PTGQUE7         | 0AE6  |             | STEP15<7:0>             |          |         |         |        |         |             | STEP14<7:0> |        |       |       |        |             | 0000   |        |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 78

#### 4.4.4 SOFTWARE STACK

The W15 register serves as a dedicated Software Stack Pointer (SSP) and is automatically modified by exception processing, subroutine calls and returns; however, W15 can be referenced by any instruction in the same manner as all other W registers. This simplifies reading, writing and manipulating of the Stack Pointer (for example, creating stack frames).

| Note: | To protect |        |   | agains | st | misal | stack |     |    |     |
|-------|------------|--------|---|--------|----|-------|-------|-----|----|-----|
|       | acc        | esses, | W | 15<0>  | is | fixed | to    | '0' | by | the |
|       | hard       | dware. |   |        |    |       |       |     |    |     |

W15 is initialized to 0x1000 during all Resets. This address ensures that the SSP points to valid RAM in all dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices, and permits stack availability for non-maskable trap exceptions. These can occur before the SSP is initialized by the user software. You can reprogram the SSP during initialization to any location within Data Space.

The Software Stack Pointer always points to the first available free word and fills the software stack working from lower toward higher addresses. Figure 4-19 illustrates how it pre-decrements for a stack pop (read) and post-increments for a stack push (writes).

When the PC is pushed onto the stack, PC<15:0> are pushed onto the first available stack word, then PC<22:16> are pushed into the second available stack location. For a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, as shown in Figure 4-19. During exception processing, the MSB of the PC is concatenated with the lower 8 bits of the CPU STATUS Register, SR. This allows the contents of SRL to be preserved automatically during interrupt processing.

- **Note 1:** To maintain system Stack Pointer (W15) coherency, W15 is never subject to (EDS) paging, and is therefore restricted to an address range of 0x0000 to 0xFFFF. The same applies to the W14 when used as a Stack Frame Pointer (SFA = 1).
  - 2: As the stack can be placed in, and can access X and Y spaces, care must be taken regarding its use, particularly with regard to local automatic variables in a C development environment

FIGURE 4-19: CALL STACK FRAME



| U-0             | U-0                                                                   | U-0                                    | U-0                          | R-0               | R-0              | R-0             | R-0     |
|-----------------|-----------------------------------------------------------------------|----------------------------------------|------------------------------|-------------------|------------------|-----------------|---------|
| —               | —                                                                     | —                                      | —                            | ILR3              | ILR2             | ILR1            | ILR0    |
| bit 15          | ·                                                                     |                                        |                              |                   |                  | •               | bit 8   |
|                 |                                                                       |                                        |                              |                   |                  |                 |         |
| R-0             | R-0                                                                   | R-0                                    | R-0                          | R-0               | R-0              | R-0             | R-0     |
| VECNUM7         | VECNUM6                                                               | VECNUM5                                | VECNUM4                      | VECNUM3           | VECNUM2          | VECNUM1         | VECNUM0 |
| bit 7           |                                                                       |                                        |                              |                   |                  |                 | bit 0   |
|                 |                                                                       |                                        |                              |                   |                  |                 |         |
| Legend:         |                                                                       |                                        |                              |                   |                  |                 |         |
| R = Readable    | bit                                                                   | W = Writable                           | bit                          | U = Unimplen      | nented bit, read | as '0'          |         |
| -n = Value at F | POR                                                                   | '1' = Bit is set                       |                              | '0' = Bit is clea | ared             | x = Bit is unkr | nown    |
|                 |                                                                       |                                        |                              |                   |                  |                 |         |
| bit 15-12       | Unimplemen                                                            | ted: Read as '                         | 0'                           |                   |                  |                 |         |
| bit 11-8        | ILR<3:0>: Ne                                                          | w CPU Interru                          | pt Priority Lev              | el bits           |                  |                 |         |
|                 | 1111 = CPU                                                            | Interrupt Priori                       | y Level is 15                |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | 0001 = CPU<br>0000 = CPU                                              | Interrupt Priorif<br>Interrupt Priorif | y Level is 1<br>y Level is 0 |                   |                  |                 |         |
| bit 7-0         | VECNUM<7:0                                                            | D>: Vector Nun                         | -<br>nber of Pendin          | ig Interrupt bits |                  |                 |         |
|                 | 11111111 = 2                                                          | 255, Reserved                          | ; do not use                 | 0                 |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | •                                                                     |                                        |                              |                   |                  |                 |         |
|                 | 00001001 =                                                            | 9, IC1 – Input (                       | Capture 1                    |                   |                  |                 |         |
|                 | 00001000 =                                                            | 8, INT0 – Exte                         | rnal Interrupt (             | )                 |                  |                 |         |
|                 | 00000111 = 00000110 = 00000110 = 00000110 = 00000110 = 00000100000000 | 7, Reserved; d                         | o not use                    |                   |                  |                 |         |
|                 | 00000101 = 00000101 = 000000101 = 00000000                            | 5. DMAC error                          | trap                         |                   |                  |                 |         |
|                 | 00000100 =                                                            | 4, Math error tr                       | ap                           |                   |                  |                 |         |
|                 | 00000011 =                                                            | 3, Stack error t                       | rap                          |                   |                  |                 |         |
|                 | 00000010 = 2                                                          | 2, Generic har                         | d trap                       |                   |                  |                 |         |
|                 | 00000001 =                                                            | 1, Address erro                        | or trap                      |                   |                  |                 |         |
|                 | 0000000000                                                            | o, Oscillator la                       | nuap                         |                   |                  |                 |         |

#### REGISTER 7-7: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0             | U-0                                                                                                                                | U-0                | U-0           | U-0                                | U-0     | U-0             | U-0    |  |  |  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------|------------------------------------|---------|-----------------|--------|--|--|--|--|
| —               | —                                                                                                                                  | —                  |               | —                                  | —       | —               |        |  |  |  |  |
| bit 15          |                                                                                                                                    |                    |               |                                    |         |                 | bit 8  |  |  |  |  |
|                 |                                                                                                                                    |                    |               |                                    |         |                 |        |  |  |  |  |
| U-0             | U-0                                                                                                                                | U-0                | U-0           | R-0                                | R-0     | R-0             | R-0    |  |  |  |  |
|                 |                                                                                                                                    | <u> </u>           |               | RQCOL3                             | RQCOL2  | RQCOL1          | RQCOL0 |  |  |  |  |
| bit 7           |                                                                                                                                    |                    |               |                                    |         |                 | bit 0  |  |  |  |  |
|                 |                                                                                                                                    |                    |               |                                    |         |                 |        |  |  |  |  |
| Legend:         |                                                                                                                                    |                    |               |                                    |         |                 |        |  |  |  |  |
| R = Readable    | bit                                                                                                                                | W = Writable       | bit           | U = Unimplemented bit, read as '0' |         |                 |        |  |  |  |  |
| -n = Value at I | POR                                                                                                                                | '1' = Bit is set   |               | '0' = Bit is cle                   | ared    | x = Bit is unkr | iown   |  |  |  |  |
|                 |                                                                                                                                    |                    |               |                                    |         |                 |        |  |  |  |  |
| bit 15-4        | Unimplemen                                                                                                                         | ted: Read as '     | י)            |                                    |         |                 |        |  |  |  |  |
| bit 3           | RQCOL3: DM                                                                                                                         | IA Channel 3 T     | ransfer Requ  | est Collision Fl                   | lag bit |                 |        |  |  |  |  |
|                 | 1 = User forc                                                                                                                      | e and interrupt    | -based reques | st collision is d                  | etected |                 |        |  |  |  |  |
|                 | 0 = No reque                                                                                                                       | est collision is d | etected       |                                    |         |                 |        |  |  |  |  |
| bit 2           | RQCOL2: DM                                                                                                                         | IA Channel 2 T     | ransfer Requ  | est Collision Fl                   | lag bit |                 |        |  |  |  |  |
|                 | 1 = User forc                                                                                                                      | e and interrupt    | -based reques | st collision is d                  | etected |                 |        |  |  |  |  |
|                 | 0 = No reque                                                                                                                       | est collision is d | etected       |                                    |         |                 |        |  |  |  |  |
| bit 1           | RQCOL1: DM                                                                                                                         | 1A Channel 1 T     | ransfer Reque | est Collision Fl                   | lag bit |                 |        |  |  |  |  |
|                 | <ul> <li>1 = User force and interrupt-based request collision is detected</li> <li>0 = No request collision is detected</li> </ul> |                    |               |                                    |         |                 |        |  |  |  |  |
| bit 0           | RQCOL0: DM                                                                                                                         | 1A Channel 0 T     | ransfer Requ  | est Collision Fl                   | lag bit |                 |        |  |  |  |  |
|                 | 1 = User force and interrupt-based request collision is detected                                                                   |                    |               |                                    |         |                 |        |  |  |  |  |

#### REGISTER 8-12: DMARQC: DMA REQUEST COLLISION STATUS REGISTER

0 = No request collision is detected

### 11.5 I/O Helpful Tips

- 1. In some cases, certain pins, as defined in Table 30-11, under "Injection Current", have internal protection diodes to VDD and Vss. The term, "Injection Current", is also referred to as "Clamp Current". On designated pins, with sufficient external current-limiting precautions by the user, I/O pin input voltages are allowed to be greater or less than the data sheet absolute maximum ratings, with respect to the Vss and VDD supplies. Note that when the user application forward biases either of the high or low side internal input clamp diodes, that the resulting current being injected into the device, that is clamped internally by the VDD and Vss power rails, may affect the ADC accuracy by four to six counts.
- 2. I/O pins that are shared with any analog input pin (i.e., ANx) are always analog pins by default after any Reset. Consequently, configuring a pin as an analog input pin automatically disables the digital input pin buffer and any attempt to read the digital input level by reading PORTx or LATx will always return a '0', regardless of the digital logic level on the pin. To use a pin as a digital I/O pin on a shared ANx pin, the user application needs to configure the Analog Pin Configuration registers in the I/O ports module (i.e., ANSELx) by setting the appropriate bit that corresponds to that I/O port pin to a '0'.
- **Note:** Although it is not possible to use a digital input pin when its analog function is enabled, it is possible to use the digital I/O output function, TRISx = 0x0, while the analog function is also enabled. However, this is not recommended, particularly if the analog input is connected to an external analog voltage source, which would create signal contention between the analog signal and the output pin driver.
- 3. Most I/O pins have multiple functions. Referring to the device pin diagrams in this data sheet, the priorities of the functions allocated to any pins are indicated by reading the pin name from left-to-right. The left most function name takes precedence over any function to its right in the naming convention. For example: AN16/T2CK/T7CK/RC1. This indicates that AN16 is the highest priority in this example and will supersede all other functions to its right in the list. Those other functions to its right, even if enabled, would not work as long as any other function to its left was enabled. This rule applies to all of the functions listed for a given pin.
- 4. Each pin has an internal weak pull-up resistor and pull-down resistor that can be configured using the CNPUx and CNPDx registers, respectively. These resistors eliminate the need for external resistors in certain applications. The internal pull-up is up to ~(VDD - 0.8), not VDD. This value is still above the minimum VIH of CMOS and TTL devices.

5. When driving LEDs directly, the I/O pin can source or sink more current than what is specified in the VOH/IOH and VOL/IOL DC characteristic specification. The respective IOH and IOL current rating only applies to maintaining the corresponding output at or above the VOH, and at or below the VOL levels. However, for LEDs, unlike digital inputs of an externally connected device, they are not governed by the same minimum VIH/VIL levels. An I/O pin output can safely sink or source any current less than that listed in the absolute maximum rating section of this data sheet. For example:

VOH = 2.4V @ IOH = -8 mA and VDD = 3.3VThe maximum output current sourced by any 8 mA I/O pin = 12 mA.

LED source current < 12 mA is technically permitted. Refer to the VOH/IOH graphs in Section 30.0 "Electrical Characteristics" for additional information.

- 6. The Peripheral Pin Select (PPS) pin mapping rules are as follows:
  - a) Only one "output" function can be active on a given pin at any time, regardless if it is a dedicated or remappable function (one pin, one output).
  - b) It is possible to assign a "remappable output" function to multiple pins and externally short or tie them together for increased current drive.
  - c) If any "dedicated output" function is enabled on a pin, it will take precedence over any remappable "output" function.
  - d) If any "dedicated digital" (input or output) function is enabled on a pin, any number of "input" remappable functions can be mapped to the same pin.
  - e) If any "dedicated analog" function(s) are enabled on a given pin, "digital input(s)" of any kind will all be disabled, although a single "digital output", at the user's cautionary discretion, can be enabled and active as long as there is no signal contention with an external analog input signal. For example, it is possible for the ADC to convert the digital output logic level, or to toggle a digital output on a comparator or ADC input provided there is no external analog input, such as for a built-in self-test.
  - f) Any number of "input" remappable functions can be mapped to the same pin(s) at the same time, including to any pin with a single output from either a dedicated or remappable "output".

#### 18.1 SPI Helpful Tips

- 1. In Frame mode, if there is a possibility that the master may not be initialized before the slave:
  - a) If FRMPOL (SPIxCON2<13>) = 1, use a pull-down resistor on SSx.
  - b) If FRMPOL = 0, use a pull-up resistor on  $\frac{1}{SSx}$ .

| Note: | This insures |            | that   | the       | first | frame |     |
|-------|--------------|------------|--------|-----------|-------|-------|-----|
|       | transn       | nission    | after  | initializ | ation | is    | not |
|       | shifted      | d or corru | upted. |           |       |       |     |

- 2. In Non-Framed 3-Wire mode, (i.e., not using SSx from a master):
  - a) If CKP (SPIxCON1<6>) = 1, always place a pull-up resistor on SSx.
  - b) If CKP = 0, always place a pull-down resistor on SSx.
  - **Note:** This will insure that during power-up and initialization the master/slave will not lose Sync due to an errant SCKx transition that would cause the slave to accumulate data shift errors for both transmit and receive appearing as corrupted data.
- FRMEN (SPIxCON2<15>) = 1 and SSEN (SPIxCON1<7>) = 1 are exclusive and invalid. In Frame mode, SCKx is continuous and the Frame Sync pulse is active on the SSx pin, which indicates the start of a data frame.
  - Note: Not all third-party devices support Frame mode timing. Refer to the SPIx specifications in Section 30.0 "Electrical Characteristics" for details.
- In Master mode only, set the SMP bit (SPIxCON1<9>) to a '1' for the fastest SPIx data rate possible. The SMP bit can only be set at the same time or after the MSTEN bit (SPIxCON1<5>) is set.

To avoid invalid slave read data to the master, the user's master software must ensure enough time for slave software to fill its write buffer before the user application initiates a master write/read cycle. It is always advisable to preload the SPIxBUF Transmit register in advance of the next master transaction cycle. SPIxBUF is transferred to the SPIx Shift register and is empty once the data transmission begins.

#### 18.2 SPI Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 18.2.1 KEY RESOURCES

- "Serial Peripheral Interface (SPI)" (DS70569) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools



FIGURE 19-1: I2Cx BLOCK DIAGRAM (X = 1 OR 2)

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0             | U-0                                                                  | U-0               | U-0             | U-0              | U-0    | U-0             | U-0   |  |  |  |  |
|-----------------|----------------------------------------------------------------------|-------------------|-----------------|------------------|--------|-----------------|-------|--|--|--|--|
| _               | _                                                                    | _                 | _               | _                | _      | _               | _     |  |  |  |  |
| bit 15          |                                                                      |                   |                 |                  |        |                 | bit 8 |  |  |  |  |
|                 |                                                                      |                   |                 |                  |        |                 |       |  |  |  |  |
| R/W-0           | R/W-0                                                                | R/W-0             | U-0             | R/W-0            | R/W-0  | R/W-0           | R/W-0 |  |  |  |  |
| IVRIE           | WAKIE                                                                | ERRIE             | —               | FIFOIE           | RBOVIE | RBIE            | TBIE  |  |  |  |  |
| bit 7           |                                                                      |                   |                 |                  |        |                 |       |  |  |  |  |
|                 |                                                                      |                   |                 |                  |        |                 |       |  |  |  |  |
| Legend:         |                                                                      |                   |                 |                  |        |                 |       |  |  |  |  |
| R = Readable    | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                   |                 |                  |        |                 |       |  |  |  |  |
| -n = Value at F | POR                                                                  | '1' = Bit is set  |                 | '0' = Bit is cle | ared   | x = Bit is unkr | nown  |  |  |  |  |
|                 |                                                                      |                   |                 |                  |        |                 |       |  |  |  |  |
| bit 15-8        | Unimplemen                                                           | ted: Read as '    | )'              |                  |        |                 |       |  |  |  |  |
| bit 7           | IVRIE: Invalid Message Interrupt Enable bit                          |                   |                 |                  |        |                 |       |  |  |  |  |
|                 | 1 = Interrupt r                                                      | equest is enab    | led             |                  |        |                 |       |  |  |  |  |
|                 |                                                                      |                   |                 |                  |        |                 |       |  |  |  |  |
| DIT 6           | WAKIE: Bus                                                           | vvake-up Activi   | ty interrupt Er | Table bit        |        |                 |       |  |  |  |  |
|                 | $\perp = \text{Interrupt r}$<br>0 = Interrupt r                      | request is enab   | nabled          |                  |        |                 |       |  |  |  |  |
| bit 5           | ERRIE: Frror                                                         | Interrupt Enab    | le bit          |                  |        |                 |       |  |  |  |  |
|                 | 1 = Interrupt r                                                      | request is enab   | led             |                  |        |                 |       |  |  |  |  |
|                 | 0 = Interrupt r                                                      | equest is not e   | nabled          |                  |        |                 |       |  |  |  |  |
| bit 4           | Unimplemen                                                           | ted: Read as '    | )'              |                  |        |                 |       |  |  |  |  |
| bit 3           | FIFOIE: FIFO                                                         | Almost Full Int   | errupt Enable   | e bit            |        |                 |       |  |  |  |  |
|                 | 1 = Interrupt r                                                      | request is enab   | led             |                  |        |                 |       |  |  |  |  |
|                 | 0 = Interrupt r                                                      | request is not e  | nabled          |                  |        |                 |       |  |  |  |  |
| bit 2           | RBOVIE: RX                                                           | Buffer Overflov   | v Interrupt En  | able bit         |        |                 |       |  |  |  |  |
|                 | 1 = Interrupt r                                                      | request is enab   | led<br>nabled   |                  |        |                 |       |  |  |  |  |
| hit 1           | BBIE: BX But                                                         | ffer Interrunt Fr | nable hit       |                  |        |                 |       |  |  |  |  |
| bit 1           | 1 = Interrupt r                                                      | request is enab   | led             |                  |        |                 |       |  |  |  |  |
|                 | 0 = Interrupt r                                                      | request is not e  | nabled          |                  |        |                 |       |  |  |  |  |
| bit 0           | TBIE: TX Buff                                                        | fer Interrupt En  | able bit        |                  |        |                 |       |  |  |  |  |
|                 | 1 = Interrupt r                                                      | request is enab   | led             |                  |        |                 |       |  |  |  |  |
|                 | 0 = Interrupt r                                                      | request is not e  | nabled          |                  |        |                 |       |  |  |  |  |

#### REGISTER 21-7: CXINTE: ECANX INTERRUPT ENABLE REGISTER

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax    | Description                        | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|--------|--------------------|------------------------------------|---------------|-------------------------------|--------------------------|
| 72                 | SL                   | SL     | f                  | f = Left Shift f                   | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | SL     | f,WREG             | WREG = Left Shift f                | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | SL     | Ws,Wd              | Wd = Left Shift Ws                 | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | SL     | Wb,Wns,Wnd         | Wnd = Left Shift Wb by Wns         | 1             | 1                             | N,Z                      |
|                    |                      | SL     | Wb,#lit5,Wnd       | Wnd = Left Shift Wb by lit5        | 1             | 1                             | N,Z                      |
| 73                 | SUB                  | SUB    | <sub>Acc</sub> (1) | Subtract Accumulators              | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SUB    | f                  | f = f – WREG                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | f,WREG             | WREG = f – WREG                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | #lit10,Wn          | Wn = Wn - lit10                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,Ws,Wd           | Wd = Wb – Ws                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,#lit5,Wd        | Wd = Wb – lit5                     | 1             | 1                             | C,DC,N,OV,Z              |
| 74                 | SUBB                 | SUBB   | f                  | $f = f - WREG - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | f,WREG             | WREG = $f - WREG - (\overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | #lit10,Wn          | Wn = Wn – lit10 – $(\overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,Ws,Wd           | $Wd = Wb - Ws - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,#lit5,Wd        | $Wd = Wb - lit5 - (\overline{C})$  | 1             | 1                             | C,DC,N,OV,Z              |
| 75                 | SUBR                 | SUBR   | f                  | f = WREG – f                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBR   | f,WREG             | WREG = WREG – f                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,Ws,Wd           | Wd = Ws – Wb                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,#lit5,Wd        | Wd = lit5 – Wb                     | 1             | 1                             | C,DC,N,OV,Z              |
| 76                 | SUBBR                | SUBBR  | f                  | $f = WREG - f - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | f,WREG             | WREG = WREG – f – $(\overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,Ws,Wd           | $Wd = Ws - Wb - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,#lit5,Wd        | $Wd = lit5 - Wb - (\overline{C})$  | 1             | 1                             | C,DC,N,OV,Z              |
| 77                 | SWAP                 | SWAP.b | Wn                 | Wn = nibble swap Wn                | 1             | 1                             | None                     |
|                    |                      | SWAP   | Wn                 | Wn = byte swap Wn                  | 1             | 1                             | None                     |
| 78                 | TBLRDH               | TBLRDH | Ws,Wd              | Read Prog<23:16> to Wd<7:0>        | 1             | 5                             | None                     |
| 79                 | TBLRDL               | TBLRDL | Ws,Wd              | Read Prog<15:0> to Wd              | 1             | 5                             | None                     |
| 80                 | TBLWTH               | TBLWTH | Ws,Wd              | Write Ws<7:0> to Prog<23:16>       | 1             | 2                             | None                     |
| 81                 | TBLWTL               | TBLWTL | Ws,Wd              | Write Ws to Prog<15:0>             | 1             | 2                             | None                     |
| 82                 | ULNK                 | ULNK   |                    | Unlink Frame Pointer               | 1             | 1                             | SFA                      |
| 83                 | XOR                  | XOR    | f                  | f = f .XOR. WREG                   | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | f,WREG             | WREG = f .XOR. WREG                | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | #lit10,Wn          | Wd = lit10 .XOR. Wd                | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | Wb,Ws,Wd           | Wd = Wb .XOR. Ws                   | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | Wb,#lit5,Wd        | Wd = Wb .XOR. lit5                 | 1             | 1                             | N,Z                      |
| 84                 | ZE                   | ZE     | Ws,Wnd             | Wnd = Zero-extend Ws               | 1             | 1                             | C,Z,N                    |

#### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

| DC CHARACTERISTICS |                                                             |                                                                  | $\begin{array}{l} \mbox{Standard Operating Conditions (see Note 1): 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |   |     |      |                 |  |  |  |
|--------------------|-------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|------|-----------------|--|--|--|
| Param<br>No.       | Param<br>No.SymbolCharacteristicMin.Typ.Max.UnitsConditions |                                                                  |                                                                                                                                                                                                                                                                                                      |   |     |      |                 |  |  |  |
| Operating Voltage  |                                                             |                                                                  |                                                                                                                                                                                                                                                                                                      |   |     |      |                 |  |  |  |
| DC10               | Vdd                                                         | Supply Voltage                                                   | 3.0                                                                                                                                                                                                                                                                                                  | _ | 3.6 | V    |                 |  |  |  |
| DC16               | VPOR                                                        | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | _                                                                                                                                                                                                                                                                                                    | _ | Vss | V    |                 |  |  |  |
| DC17               | Svdd                                                        | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal     | 0.03                                                                                                                                                                                                                                                                                                 | — | —   | V/ms | 0V-1V in 100 ms |  |  |  |

#### TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Device functionality is tested but not characterized. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

#### TABLE 30-5: FILTER CAPACITOR (CEFC) SPECIFICATIONS

| <b>Standard</b><br>Operating | Standard Operating Conditions (unless otherwise stated):Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                                                   |     |    |  |    |                                                       |  |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|----|--|----|-------------------------------------------------------|--|--|--|
| Param<br>No.                 | Param<br>No.SymbolCharacteristicsMin.Typ.Max.UnitsComments                                                                                                                               |                                                   |     |    |  |    |                                                       |  |  |  |
|                              | Cefc                                                                                                                                                                                     | External Filter Capacitor<br>Value <sup>(1)</sup> | 4.7 | 10 |  | μF | Capacitor must have a low series resistance (< 1 Ohm) |  |  |  |

**Note 1:** Typical VCAP voltage = 1.8 volts when VDD  $\geq$  VDDMIN.

# FIGURE 30-11: TIMERQ (QEI MODULE) EXTERNAL CLOCK TIMING CHARACTERISTICS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)



#### TABLE 30-30: QEI MODULE EXTERNAL CLOCK TIMING REQUIREMENTS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

| AC CHARACTERISTICS |           |                                                              |                             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |      |      |       |                                  |
|--------------------|-----------|--------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------------------------------|
| Param<br>No.       | Symbol    | Chara                                                        | cteristic <sup>(1)</sup>    | Min.                                                                                                                                                                                                                                                                                    | Тур. | Max. | Units | Conditions                       |
| TQ10               | TtQH      | TQCK High<br>Time                                            | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 TCY/N) + 25                                                                                                                                                                                                                                          |      |      | ns    | Must also meet<br>Parameter TQ15 |
| TQ11               | TtQL      | TQCK Low<br>Time                                             | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 Tcy/N) + 25                                                                                                                                                                                                                                          | _    | _    | ns    | Must also meet<br>Parameter TQ15 |
| TQ15               | TtQP      | TQCP Input<br>Period                                         | Synchronous, with prescaler | Greater of 25 + 50<br>or<br>(1 Tcy/N) + 50                                                                                                                                                                                                                                              | _    | _    | ns    |                                  |
| TQ20               | TCKEXTMRL | Delay from External TQCK<br>Clock Edge to Timer<br>Increment |                             | _                                                                                                                                                                                                                                                                                       | 1    | Тсү  | —     |                                  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

| AC CHARA             | CTERISTICS                               |                                             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |     |     |     |  |
|----------------------|------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|
| Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex)                                                                                                                                                                                                                                        | СКЕ | СКР | SMP |  |
| 15 MHz               | Table 30-33                              |                                             | _                                                                                                                                                                                                                                                                                 | 0,1 | 0,1 | 0,1 |  |
| 9 MHz                | —                                        | Table 30-34                                 | —                                                                                                                                                                                                                                                                                 | 1   | 0,1 | 1   |  |
| 9 MHz                | —                                        | Table 30-35                                 | —                                                                                                                                                                                                                                                                                 | 0   | 0,1 | 1   |  |
| 15 MHz               | —                                        | —                                           | Table 30-36                                                                                                                                                                                                                                                                       | 1   | 0   | 0   |  |
| 11 MHz               | —                                        | —                                           | Table 30-37                                                                                                                                                                                                                                                                       | 1   | 1   | 0   |  |
| 15 MHz               |                                          | _                                           | Table 30-38                                                                                                                                                                                                                                                                       | 0   | 1   | 0   |  |
| 11 MHz               | _                                        | _                                           | Table 30-39                                                                                                                                                                                                                                                                       | 0   | 0   | 0   |  |

#### TABLE 30-33: SPI2 MAXIMUM DATA/CLOCK RATE SUMMARY

#### FIGURE 30-14: SPI2 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 0) TIMING CHARACTERISTICS







#### TABLE 30-34: SPI2 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY) TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                              |      | d Operatin<br>otherwise<br>g tempera | ng Condi<br>stated)<br>ature -4<br>-4 | tions: 3.<br>$0^{\circ}C \le TA$<br>$0^{\circ}C \le TA$ | <b>0V to 3.6V</b><br>≤ +85°C for Industrial<br>≤ +125°C for Extended |
|--------------------|-----------------------|----------------------------------------------|------|--------------------------------------|---------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                | Min. | Typ. <sup>(2)</sup>                  | Max.                                  | Units                                                   | Conditions                                                           |
| SP10               | FscP                  | Maximum SCK2 Frequency                       | —    | _                                    | 15                                    | MHz                                                     | (Note 3)                                                             |
| SP20               | TscF                  | SCK2 Output Fall Time                        | —    | —                                    | _                                     | ns                                                      | See Parameter DO32<br>(Note 4)                                       |
| SP21               | TscR                  | SCK2 Output Rise Time                        | —    | —                                    | _                                     | ns                                                      | See Parameter DO31<br>(Note 4)                                       |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                   | —    | —                                    | _                                     | ns                                                      | See Parameter DO32<br>(Note 4)                                       |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                   | —    | —                                    | _                                     | ns                                                      | See Parameter DO31<br>(Note 4)                                       |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge    | —    | 6                                    | 20                                    | ns                                                      |                                                                      |
| SP36               | TdiV2scH,<br>TdiV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge | 30   | —                                    | _                                     | ns                                                      |                                                                      |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 66.7 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.

## 31.0 HIGH-TEMPERATURE ELECTRICAL CHARACTERISTICS

This section provides an overview of dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X electrical characteristics for devices operating in an ambient temperature range of -40°C to +150°C.

The specifications between  $-40^{\circ}$ C to  $+150^{\circ}$ C are identical to those shown in **Section 30.0** "**Electrical Characteristics**" for operation between  $-40^{\circ}$ C to  $+125^{\circ}$ C, with the exception of the parameters listed in this section.

Parameters in this section begin with an H, which denotes High temperature. For example, Parameter DC10 in **Section 30.0 "Electrical Characteristics"** is the Industrial and Extended temperature equivalent of HDC10.

Absolute maximum ratings for the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X high-temperature devices are listed below. Exposure to these maximum rating conditions for extended periods can affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

## Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias <sup>(2)</sup>                                     | 40°C to +150°C        |
|-----------------------------------------------------------------------------------|-----------------------|
| Storage temperature                                                               | -65°C to +160°C       |
| Voltage on VDD with respect to Vss                                                | -0.3V to +4.0V        |
| Voltage on any pin that is not 5V tolerant with respect to Vss <sup>(3)</sup>     | -0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 3.0V <sup>(3)</sup> | -0.3V to 3.6V         |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD \ge 3.0V^{(3)}$      | -0.3V to 5.5V         |
| Maximum current out of Vss pin                                                    | 60 mA                 |
| Maximum current into VDD pin <sup>(4)</sup>                                       | 60 mA                 |
| Maximum junction temperature                                                      | +155°C                |
| Maximum current sourced/sunk by any 4x I/O pin                                    | 10 mA                 |
| Maximum current sourced/sunk by any 8x I/O pin                                    |                       |
| Maximum current sunk by all ports combined                                        | 70 mA                 |
| Maximum current sourced by all ports combined <sup>(4)</sup>                      | 70 mA                 |

- **Note 1:** Stresses above those listed under "Absolute Maximum Ratings" can cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods can affect device reliability.
  - 2: AEC-Q100 reliability testing for devices intended to operate at +150°C is 1,000 hours. Any design in which the total operating time from +125°C to +150°C will be greater than 1,000 hours is not warranted without prior written approval from Microchip Technology Inc.
  - 3: Refer to the "Pin Diagrams" section for 5V tolerant pins.
  - 4: Maximum allowable current is a function of device maximum power dissipation (see Table 31-2).

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| DC CHARACT       | ERISTICS      |      | Standard C<br>(unless oth<br>Operating t | <b>Operating Co</b><br>nerwise state<br>emperature | onditions: 3<br>ed)<br>-40°C ≤ TA | <b>0V to 3.6V</b><br>≤ +150°C              |  |
|------------------|---------------|------|------------------------------------------|----------------------------------------------------|-----------------------------------|--------------------------------------------|--|
| Parameter<br>No. | Typical       | Max  | Units                                    | Conditions                                         |                                   |                                            |  |
| Power-Down       | Current (IPD) |      |                                          |                                                    |                                   |                                            |  |
| HDC60e           | 1400          | 2500 | μΑ                                       | +150°C                                             | 3.3V                              | Base Power-Down Current (Notes 1, 3)       |  |
| HDC61c           | 15            | —    | μA                                       | +150°C                                             | 3.3V                              | Watchdog Timer Current: ∆IWDT (Notes 2, 4) |  |

#### TABLE 31-4: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** Base IPD is measured with all peripherals and clocks shut down. All I/Os are configured as inputs and pulled to Vss. WDT, etc., are all switched off and VREGS (RCON<8>) = 1.

2: The ∆ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

3: These currents are measured on the device containing the most memory in this family.

4: These parameters are characterized, but are not tested in manufacturing.

#### TABLE 31-5: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARAG        | CTERISTICS |     | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |                     |  |  |  |
|------------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|
| Parameter<br>No. | Typical    | Max | Units                                                                                                                               | Conditions          |  |  |  |
| HDC44e           | 12         | 30  | mA                                                                                                                                  | +150°C 3.3V 40 MIPS |  |  |  |

#### TABLE 31-6: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARA         | CTERISTICS |     | Standard Op<br>(unless other<br>Operating ten | erating Condi<br>rwise stated)<br>nperature -40 | tions: 3.0V to $0^{\circ}$ C $\leq$ TA $\leq$ +15 | 9 <b>3.6V</b><br>0°C |  |
|------------------|------------|-----|-----------------------------------------------|-------------------------------------------------|---------------------------------------------------|----------------------|--|
| Parameter<br>No. | Typical    | Мах | Units                                         | Conditions                                      |                                                   |                      |  |
| HDC20            | 9          | 15  | mA                                            | +150°C                                          | 3.3V                                              | 10 MIPS              |  |
| HDC22            | 16         | 25  | mA                                            | +150°C 3.3V 20 MIPS                             |                                                   |                      |  |
| HDC23            | 30         | 50  | mA                                            | +150°C                                          | 3.3V                                              | 40 MIPS              |  |

#### TABLE 31-7: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

| DC CHARA              | CTERISTICS | Standard C<br>(unless oth<br>Operating te | <b>perating</b><br>erwise s<br>emperatu | re -40°C ≤ | : <b>3.0V to 3.6</b><br>TA ≤ +150°C | SV<br>: |         |
|-----------------------|------------|-------------------------------------------|-----------------------------------------|------------|-------------------------------------|---------|---------|
| Parameter Typical Max |            |                                           | Doze<br>Ratio                           | Units      | Conditions                          |         |         |
| HDC72a                | 24         | 35                                        | 1:2                                     | mA         |                                     |         |         |
| HDC72f <sup>(1)</sup> | 14         | —                                         | 1:64                                    | mA         | +150°C                              | 3.3V    | 40 MIPS |
| HDC72g <sup>(1)</sup> | 12         | _                                         | 1:128                                   | mA         |                                     |         |         |

Note 1: Parameters with Doze ratios of 1:64 and 1:128 are characterized, but are not tested in manufacturing.

## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Hangzhou Tel: 86-571-2819-3187

Fax: 86-571-2819-3189 China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

11/29/12