

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 70 MIPs                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                  |
| Number of I/O              | 35                                                                             |
| Program Memory Size        | 512KB (170K × 24)                                                              |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 24К х 16                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 9x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 48-UFQFN Exposed Pad                                                           |
| Supplier Device Package    | 48-UQFN (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep512mc204-i-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X



## Pin Diagrams (Continued)



## **REGISTER 3-1:** SR: CPU STATUS REGISTER (CONTINUED)

| bit 7-5       | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(2,3)</sup><br>111 = CPU Interrupt Priority Level is 7 (15); user interrupts are disabled<br>110 = CPU Interrupt Priority Level is 6 (14)<br>101 = CPU Interrupt Priority Level is 5 (13)<br>100 = CPU Interrupt Priority Level is 4 (12)<br>011 = CPU Interrupt Priority Level is 3 (11)<br>010 = CPU Interrupt Priority Level is 2 (10)<br>001 = CPU Interrupt Priority Level is 1 (9)<br>000 = CPU Interrupt Priority Level is 0 (8) |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4         | RA: REPEAT Loop Active bit<br>1 = REPEAT loop in progress<br>0 = REPEAT loop not in progress                                                                                                                                                                                                                                                                                                                                                                                                    |
| bit 3         | N: MCU ALU Negative bit<br>1 = Result was negative<br>0 = Result was non-negative (zero or positive)                                                                                                                                                                                                                                                                                                                                                                                            |
| bit 2         | <ul> <li>OV: MCU ALU Overflow bit</li> <li>This bit is used for signed arithmetic (2's complement). It indicates an overflow of the magnitude that causes the sign bit to change state.</li> <li>1 = Overflow occurred for signed arithmetic (in this arithmetic operation)</li> <li>0 = No overflow occurred</li> </ul>                                                                                                                                                                        |
| bit 1         | <ul> <li><b>Z:</b> MCU ALU Zero bit</li> <li>1 = An operation that affects the Z bit has set it at some time in the past</li> <li>0 = The most recent operation that affects the Z bit has cleared it (i.e., a non-zero result)</li> </ul>                                                                                                                                                                                                                                                      |
| bit 0         | <b>C:</b> MCU ALU Carry/Borrow bit<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred                                                                                                                                                                                                                                                                                                             |
| Note 1:<br>2: | This bit is available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only.<br>The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority                                                                                                                                                                                                                                                                                                     |

- Level. The value in parentheses indicates the IPL, if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  3: The IPL<2:0> Status bits are read-only when the NSTDIS bit (INTCON1<15>) = 1.
- 4: A data write to the SR register can modify the SA and SB bits by either a data write to SA and SB or by clearing the SAB bit. To avoid a possible SA or SB bit write race condition, the SA and SB bits should not be modified using bit operations.





| TABLE 4   | -12:     | PWM RI         | EGISTE            | R MAP      | FOR de      | sPIC33E      | PXXXN   | AC20X/50 | DX AND F | PIC24EP | PXXXM | C20X [ | DEVICE  | S ONI | _Y    |            |       |               |
|-----------|----------|----------------|-------------------|------------|-------------|--------------|---------|----------|----------|---------|-------|--------|---------|-------|-------|------------|-------|---------------|
| File Name | Addr.    | Bit 15         | Bit 14            | Bit 13     | Bit 12      | Bit 11       | Bit 10  | Bit 9    | Bit 8    | Bit 7   | Bit 6 | Bit 5  | Bit 4   | Bit 3 | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
| PTCON     | 0C00     | PTEN           | —                 | PTSIDL     | SESTAT      | SEIEN        | EIPU    | SYNCPOL  | SYNCOEN  | SYNCEN  | SY    | NCSRC< | 2:0>    |       | SEV   | /TPS<3:0>  |       | 0000          |
| PTCON2    | 0C02     | _              | _                 | _          | _           | _            | —       | _        | —        | —       | _     | —      | _       | —     |       | PCLKDIV<2: | 0>    | 0000          |
| PTPER     | 0C04     |                | PTPER<15:0> 00F6  |            |             |              |         |          |          | 00F8    |       |        |         |       |       |            |       |               |
| SEVTCMP   | 0C06     |                |                   |            |             |              |         |          | SEVTCMP< | 5:0>    |       |        |         |       |       |            |       | 0000          |
| MDC       | 0C0A     |                |                   |            |             |              |         |          | MDC<15:  | )>      |       |        |         |       |       |            |       | 0000          |
| CHOP      | 0C1A     | CHPCLKEN       | _                 | _          | _           | _            | _       |          |          |         |       | CHOPCI | _K<9:0> |       |       |            |       | 0000          |
| PWMKEY    | 0C1E     |                | PWMKEY<15:0> 0000 |            |             |              |         |          |          |         |       |        |         |       |       |            |       |               |
| Legend: - | – = unir | mplemented, re | ead as '0'.       | Reset valu | es are show | vn in hexade | ecimal. |          |          |         |       |        |         |       |       |            |       | -             |

# TABLE 4-13: PWM GENERATOR 1 REGISTER MAP FOR dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY

| File Name | Addr. | Bit 15  | Bit 14 | Bit 13  | Bit 12                                             | Bit 11   | Bit 10  | Bit 9  | Bit 8    | Bit 7    | Bit 6  | Bit 5   | Bit 4   | Bit 3 | Bit 2    | Bit 1 | Bit 0  | All<br>Resets |
|-----------|-------|---------|--------|---------|----------------------------------------------------|----------|---------|--------|----------|----------|--------|---------|---------|-------|----------|-------|--------|---------------|
| PWMCON1   | 0C20  | FLTSTAT | CLSTAT | TRGSTAT | FLTIEN                                             | CLIEN    | TRGIEN  | ITB    | MDCS     | DTC<     | <1:0>  | DTCP    | —       | MTBS  | CAM      | XPRES | IUE    | 0000          |
| IOCON1    | 0C22  | PENH    | PENL   | POLH    | POLL                                               | PMOD     | )<1:0>  | OVRENH | OVRENL   | OVRDA    | T<1:0> | FLTDA   | \T<1:0> | CLDA  | T<1:0>   | SWAP  | OSYNC  | C000          |
| FCLCON1   | 0C24  | _       |        | (       | CLSRC<4:                                           | 0>       |         | CLPOL  | CLMOD    |          | FL     | TSRC<4: | )>      |       | FLTPOL   | FLTMO | D<1:0> | 0000          |
| PDC1      | 0C26  |         |        |         |                                                    |          |         |        | PDC1<15: | 0>       |        |         |         |       |          |       |        | FFF8          |
| PHASE1    | 0C28  |         |        |         | PHASE1<15:0>                                       |          |         |        |          |          | 0000   |         |         |       |          |       |        |               |
| DTR1      | 0C2A  | _       | _      |         |                                                    |          |         |        |          | DTR1<13  | :0>    |         |         |       |          |       |        | 0000          |
| ALTDTR1   | 0C2C  | _       | _      |         |                                                    |          |         |        | A        | LTDTR1<1 | 13:0>  |         |         |       |          |       |        | 0000          |
| TRIG1     | 0C32  |         |        |         |                                                    |          |         |        | TRGCMP<1 | 5:0>     |        |         |         |       |          |       |        | 0000          |
| TRGCON1   | 0C34  |         | TRGDI  | V<3:0>  |                                                    | _        | _       | —      | _        | _        | _      |         |         | TRG   | STRT<5:0 | >     |        | 0000          |
| LEBCON1   | 0C3A  | PHR     | PHF    | PLR     | PLF                                                | FLTLEBEN | CLLEBEN | _      | _        | _        | _      | BCH     | BCL     | BPHH  | BPHL     | BPLH  | BPLL   | 0000          |
| LEBDLY1   | 0C3C  | _       | _      | _       | LEB<11:0>                                          |          |         |        |          |          | 0000   |         |         |       |          |       |        |               |
| AUXCON1   | 0C3E  | _       | _      | _       | – – BLANKSEL<3:0> – – CHOPSEL<3:0> CHOPHEN CHOPLEN |          |         |        |          |          |        | 0000    |         |       |          |       |        |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-45: DMAC REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3   | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|---------|--------|--------|--------|---------------|
| DMA0CON   | 0B00  | CHEN   | SIZE   | DIR    | HALF   | NULLW  |        | _     | _      | —     | —     | AMOD  | E<1:0> | —       | —      | MODE   | E<1:0> | 0000          |
| DMA0REQ   | 0B02  | FORCE  | _      | -      | _      | -      | _      | -     | _      |       |       |       | IRQSEL | <7:0>   |        |        |        | 00FF          |
| DMA0STAL  | 0B04  |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA0STAH  | 0B06  | _      | _      | _      |        | _      | _      | _     | _      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA0STBL  | 0B08  |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA0STBH  | 0B0A  | _      | _      | -      |        | -      | —      | —     | —      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA0PAD   | 0B0C  |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA0CNT   | 0B0E  | —      | —      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMA1CON   | 0B10  | CHEN   | SIZE   | DIR    | HALF   | NULLW  | _      | —     | _      | —     | _     | AMOD  | E<1:0> | _       | —      | MODE   | =<1:0> | 0000          |
| DMA1REQ   | 0B12  | FORCE  | _      | _      | _      | _      |        | _     | _      |       |       |       | IRQSEL | <7:0>   |        |        |        | 00FF          |
| DMA1STAL  | 0B14  |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA1STAH  | 0B16  | _      | —      | _      |        | _      |        | —     | _      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA1STBL  | 0B18  |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA1STBH  | 0B1A  | —      | —      | _      |        | —      |        | _     | —      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA1PAD   | 0B1C  |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA1CNT   | 0B1E  |        | _      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMA2CON   | 0B20  | CHEN   | SIZE   | DIR    | HALF   | NULLW  |        | -     | —      | —     | _     | AMOD  | E<1:0> | —       | —      | MODE   | =<1:0> | 0000          |
| DMA2REQ   | 0B22  | FORCE  | —      | _      |        | _      |        | —     | _      |       |       |       | IRQSEL | _<7:0>  |        |        |        | 00FF          |
| DMA2STAL  | 0B24  |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA2STAH  | 0B26  | —      | —      | —      |        | —      | _      | —     | —      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA2STBL  | 0B28  |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA2STBH  | 0B2A  | —      | _      | _      |        | —      |        | —     | _      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA2PAD   | 0B2C  |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA2CNT   | 0B2E  | —      | _      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMA3CON   | 0B30  | CHEN   | SIZE   | DIR    | HALF   | NULLW  | _      | —     | —      | —     | _     | AMOD  | E<1:0> | —       | —      | MODE   | E<1:0> | 0000          |
| DMA3REQ   | 0B32  | FORCE  | —      | —      |        | —      | _      | —     | _      |       |       |       | IRQSEL | _<7:0>  |        |        |        | 00FF          |
| DMA3STAL  | 0B34  |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA3STAH  | 0B36  | —      | —      | —      | —      | —      | —      | —     | —      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA3STBL  | 0B38  |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA3STBH  | 0B3A  | —      | _      | -      |        | _      |        | _     | _      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA3PAD   | 0B3C  |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA3CNT   | 0B3E  | —      | —      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMAPWC    | 0BF0  | —      | _      | -      |        | _      |        | _     | _      | -     | _     | —     | _      | PWCOL3  | PWCOL2 | PWCOL1 | PWCOL0 | 0000          |
| DMARQC    | 0BF2  | —      | —      | —      |        | —      | _      | —     | —      | —     | —     | —     | —      | RQCOL3  | RQCOL2 | RQCOL1 | RQCOL0 | 0000          |
| DMAPPS    | 0BF4  | —      | —      | —      |        | —      | _      | —     | —      | —     | —     | _     | —      | PPST3   | PPST2  | PPST1  | PPST0  | 0000          |
| DMALCA    | 0BF6  | _      | _      | —      |        | _      | _      | _     |        | _     |       | _     |        |         | LSTCH  | <3:0>  |        | 000F          |
| DSADRL    | 0BF8  |        |        |        |        |        |        |       | DSADR< | 15:0> |       |       |        |         |        |        |        | 0000          |
| DSADRH    | 0BFA  | _      | _      | _      | _      | _      | _      | _     | _      |       |       |       | DSADR< | :23:16> |        |        |        | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

© 2011-2013 Microchip Technology Inc.

# 11.0 I/O PORTS

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "I/O Ports" (DS70598) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

Many of the device pins are shared among the peripherals and the parallel I/O ports. All I/O input ports feature Schmitt Trigger inputs for improved noise immunity.

# 11.1 Parallel I/O (PIO) Ports

Generally, a parallel I/O port that shares a pin with a peripheral is subservient to the peripheral. The peripheral's output buffer data and control signals are provided to a pair of multiplexers. The multiplexers select whether the peripheral or the associated port has ownership of the output data and control signals of the I/O pin. The logic also prevents "loop through," in which a port's digital output can drive the input of a peripheral that shares the same pin. Figure 11-1 illustrates how ports are shared with other peripherals and the associated I/O pin to which they are connected.

When a peripheral is enabled and the peripheral is actively driving an associated pin, the use of the pin as a general purpose output pin is disabled. The I/O pin can be read, but the output driver for the parallel port bit is disabled. If a peripheral is enabled, but the peripheral is not actively driving a pin, that pin can be driven by a port.

All port pins have eight registers directly associated with their operation as digital I/O. The Data Direction register (TRISx) determines whether the pin is an input or an output. If the data direction bit is a '1', then the pin is an input. All port pins are defined as inputs after a Reset. Reads from the Latch register (LATx) read the latch. Writes to the Latch write the latch. Reads from the port (PORTx) read the port pins, while writes to the port pins write the latch.

Any bit and its associated data and control registers that are not valid for a particular device is disabled. This means the corresponding LATx and TRISx registers and the port pin are read as zeros.

When a pin is shared with another peripheral or function that is defined as an input only, it is nevertheless regarded as a dedicated port because there is no other competing source of outputs.





# 11.5 I/O Helpful Tips

- 1. In some cases, certain pins, as defined in Table 30-11, under "Injection Current", have internal protection diodes to VDD and Vss. The term, "Injection Current", is also referred to as "Clamp Current". On designated pins, with sufficient external current-limiting precautions by the user, I/O pin input voltages are allowed to be greater or less than the data sheet absolute maximum ratings, with respect to the Vss and VDD supplies. Note that when the user application forward biases either of the high or low side internal input clamp diodes, that the resulting current being injected into the device, that is clamped internally by the VDD and Vss power rails, may affect the ADC accuracy by four to six counts.
- 2. I/O pins that are shared with any analog input pin (i.e., ANx) are always analog pins by default after any Reset. Consequently, configuring a pin as an analog input pin automatically disables the digital input pin buffer and any attempt to read the digital input level by reading PORTx or LATx will always return a '0', regardless of the digital logic level on the pin. To use a pin as a digital I/O pin on a shared ANx pin, the user application needs to configure the Analog Pin Configuration registers in the I/O ports module (i.e., ANSELx) by setting the appropriate bit that corresponds to that I/O port pin to a '0'.
- **Note:** Although it is not possible to use a digital input pin when its analog function is enabled, it is possible to use the digital I/O output function, TRISx = 0x0, while the analog function is also enabled. However, this is not recommended, particularly if the analog input is connected to an external analog voltage source, which would create signal contention between the analog signal and the output pin driver.
- 3. Most I/O pins have multiple functions. Referring to the device pin diagrams in this data sheet, the priorities of the functions allocated to any pins are indicated by reading the pin name from left-to-right. The left most function name takes precedence over any function to its right in the naming convention. For example: AN16/T2CK/T7CK/RC1. This indicates that AN16 is the highest priority in this example and will supersede all other functions to its right in the list. Those other functions to its right, even if enabled, would not work as long as any other function to its left was enabled. This rule applies to all of the functions listed for a given pin.
- 4. Each pin has an internal weak pull-up resistor and pull-down resistor that can be configured using the CNPUx and CNPDx registers, respectively. These resistors eliminate the need for external resistors in certain applications. The internal pull-up is up to ~(VDD - 0.8), not VDD. This value is still above the minimum VIH of CMOS and TTL devices.

5. When driving LEDs directly, the I/O pin can source or sink more current than what is specified in the VOH/IOH and VOL/IOL DC characteristic specification. The respective IOH and IOL current rating only applies to maintaining the corresponding output at or above the VOH, and at or below the VOL levels. However, for LEDs, unlike digital inputs of an externally connected device, they are not governed by the same minimum VIH/VIL levels. An I/O pin output can safely sink or source any current less than that listed in the absolute maximum rating section of this data sheet. For example:

VOH = 2.4V @ IOH = -8 mA and VDD = 3.3VThe maximum output current sourced by any 8 mA I/O pin = 12 mA.

LED source current < 12 mA is technically permitted. Refer to the VOH/IOH graphs in Section 30.0 "Electrical Characteristics" for additional information.

- 6. The Peripheral Pin Select (PPS) pin mapping rules are as follows:
  - a) Only one "output" function can be active on a given pin at any time, regardless if it is a dedicated or remappable function (one pin, one output).
  - b) It is possible to assign a "remappable output" function to multiple pins and externally short or tie them together for increased current drive.
  - c) If any "dedicated output" function is enabled on a pin, it will take precedence over any remappable "output" function.
  - d) If any "dedicated digital" (input or output) function is enabled on a pin, any number of "input" remappable functions can be mapped to the same pin.
  - e) If any "dedicated analog" function(s) are enabled on a given pin, "digital input(s)" of any kind will all be disabled, although a single "digital output", at the user's cautionary discretion, can be enabled and active as long as there is no signal contention with an external analog input signal. For example, it is possible for the ADC to convert the digital output logic level, or to toggle a digital output on a comparator or ADC input provided there is no external analog input, such as for a built-in self-test.
  - f) Any number of "input" remappable functions can be mapped to the same pin(s) at the same time, including to any pin with a single output from either a dedicated or remappable "output".

# 16.3 PWMx Control Registers

#### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER

| R/W-0  | U-0 | R/W-0  | HS/HC-0 | R/W-0 | R/W-0               | R/W-0                  | R/W-0                  |
|--------|-----|--------|---------|-------|---------------------|------------------------|------------------------|
| PTEN   | —   | PTSIDL | SESTAT  | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> |
| bit 15 |     |        |         |       |                     |                        | bit 8                  |

| R/W-0                 | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0      | R/W-0                  | R/W-0                  | R/W-0                  |
|-----------------------|-------------------------|-------------------------|-------------------------|------------|------------------------|------------------------|------------------------|
| SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3(1) | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> |
| bit 7                 |                         |                         |                         |            |                        |                        | bit 0                  |

| Legend:           | HC = Hardware Clearable bit | HS = Hardware Settable bit |                    |
|-------------------|-----------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, re  | ad as '0'          |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15  | PTEN: PWMx Module Enable bit                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = PWMx module is enabled</li> <li>0 = PWMx module is disabled</li> </ul>                                                              |
| bit 14  | Unimplemented: Read as '0'                                                                                                                       |
| bit 13  | PTSIDL: PWMx Time Base Stop in Idle Mode bit                                                                                                     |
|         | <ul> <li>1 = PWMx time base halts in CPU Idle mode</li> <li>0 = PWMx time base runs in CPU Idle mode</li> </ul>                                  |
| bit 12  | SESTAT: Special Event Interrupt Status bit                                                                                                       |
|         | <ul> <li>1 = Special event interrupt is pending</li> <li>0 = Special event interrupt is not pending</li> </ul>                                   |
| bit 11  | SEIEN: Special Event Interrupt Enable bit                                                                                                        |
|         | 1 = Special event interrupt is enabled                                                                                                           |
|         | 0 = Special event interrupt is disabled                                                                                                          |
| bit 10  | EIPU: Enable Immediate Period Updates bit <sup>(1)</sup>                                                                                         |
|         | <ul> <li>1 = Active Period register is updated immediately</li> <li>0 = Active Period register updates occur on PWMx cycle boundaries</li> </ul> |
| bit 9   | SYNCPOL: Synchronize Input and Output Polarity bit <sup>(1)</sup>                                                                                |
|         | 1 = SYNCI1/SYNCO1 polarity is inverted (active-low)                                                                                              |
|         | 0 = SYNCI1/SYNCO1 is active-high                                                                                                                 |
| bit 8   | SYNCOEN: Primary Time Base Sync Enable bit <sup>(1)</sup>                                                                                        |
|         | 1 = SYNCO1 output is enabled                                                                                                                     |
| L:1 7   | 0 = SYNCOT output is disabled                                                                                                                    |
| DIT /   | SYNCEN: External Time Base Synchronization Enable bit                                                                                            |
|         | 1 = External synchronization of primary time base is enabled                                                                                     |
|         |                                                                                                                                                  |
| Note 1: | These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user                                            |
|         | application must program the period register with a value that is slightly larger than the expected period of                                    |

the external synchronization input signal.

2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

# 19.0 INTER-INTEGRATED CIRCUIT<sup>™</sup> (I<sup>2</sup>C<sup>™</sup>)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70330) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.
  - 3: There are minimum bit rates of approximately FCY/512. As a result, high processor speeds may not support 100 Kbit/second operation. See timing specifications, IM10 and IM11, and the "Baud Rate Generator" in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X family of devices contains two Inter-Integrated Circuit (I<sup>2</sup>C) modules: I2C1 and I2C2.

The  $l^2C$  module provides complete hardware support for both Slave and Multi-Master modes of the  $l^2C$  serial communication standard, with a 16-bit interface.

The  $I^2C$  module has a 2-pin interface:

- · The SCLx pin is clock
- The SDAx pin is data

The I<sup>2</sup>C module offers the following key features:

- I<sup>2</sup>C interface supporting both Master and Slave modes of operation
- I<sup>2</sup>C Slave mode supports 7 and 10-bit addressing
- I<sup>2</sup>C Master mode supports 7 and 10-bit addressing
- I<sup>2</sup>C port allows bidirectional transfers between master and slaves
- Serial clock synchronization for I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control)
- I<sup>2</sup>C supports multi-master operation, detects bus collision and arbitrates accordingly
- Intelligent Platform Management Interface (IPMI)
   support
- System Management Bus (SMBus) support



FIGURE 19-1: I2Cx BLOCK DIAGRAM (X = 1 OR 2)

| U-0          | U-0                      | R-0              | R-0            | R-0              | R-0              | R-0            | R-0   |
|--------------|--------------------------|------------------|----------------|------------------|------------------|----------------|-------|
| _            | _                        | FBP5             | FBP4           | FBP3             | FBP2             | FBP1           | FBP0  |
| bit 15       |                          |                  |                |                  |                  |                | bit 8 |
|              |                          |                  |                |                  |                  |                |       |
| U-0          | U-0                      | R-0              | R-0            | R-0              | R-0              | R-0            | R-0   |
| _            | _                        | FNRB5            | FNRB4          | FNRB3            | FNRB2            | FNRB1          | FNRB0 |
| bit 7        |                          |                  |                |                  |                  |                | bit 0 |
|              |                          |                  |                |                  |                  |                |       |
| Legend:      |                          |                  |                |                  |                  |                |       |
| R = Readab   | le bit                   | W = Writable     | bit            | U = Unimpler     | mented bit, read | d as '0'       |       |
| -n = Value a | t POR                    | '1' = Bit is set |                | '0' = Bit is cle | ared             | x = Bit is unk | nown  |
|              |                          |                  |                |                  |                  |                |       |
| bit 15-14    | Unimplemen               | ted: Read as '   | 0'             |                  |                  |                |       |
| bit 13-8     | <b>FBP&lt;5:0&gt;:</b> F | IFO Buffer Poir  | nter bits      |                  |                  |                |       |
|              | 011111 = RE              | 331 buffer       |                |                  |                  |                |       |
|              | •                        | 50 builer        |                |                  |                  |                |       |
|              | •                        |                  |                |                  |                  |                |       |
|              | •                        |                  |                |                  |                  |                |       |
|              | 000001 <b>= TR</b>       | B1 buffer        |                |                  |                  |                |       |
|              | 000000 = TR              | RB0 buffer       |                |                  |                  |                |       |
| bit 7-6      | Unimplemen               | ted: Read as '   | 0'             |                  |                  |                |       |
| bit 5-0      | FNRB<5:0>:               | FIFO Next Rea    | ad Buffer Poin | ter bits         |                  |                |       |
|              | 011111 <b>= RE</b>       | 331 buffer       |                |                  |                  |                |       |
|              | 011110 <b>= RE</b>       | 330 buffer       |                |                  |                  |                |       |
|              | •                        |                  |                |                  |                  |                |       |
|              | •                        |                  |                |                  |                  |                |       |
|              | •                        |                  |                |                  |                  |                |       |
|              | 000001 = TR              | (B1 buffer       |                |                  |                  |                |       |
|              | $000000 = \mathbf{IR}$   |                  |                |                  |                  |                |       |
|              |                          |                  |                |                  |                  |                |       |

#### REGISTER 21-5: CxFIFO: ECANx FIFO STATUS REGISTER

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0          | U-0   | R-0            | R-0               | R-0                                | R-0                | R-0   | R-0   |  |  |  |
|--------------|-------|----------------|-------------------|------------------------------------|--------------------|-------|-------|--|--|--|
|              | —     | ТХВО           | TXBP              | RXBP                               | TXWAR              | RXWAR | EWARN |  |  |  |
| bit 15       |       |                |                   |                                    |                    |       | bit 8 |  |  |  |
|              |       |                |                   |                                    |                    |       |       |  |  |  |
| R/C-0        | R/C-0 | R/C-0          | U-0               | R/C-0                              | R/C-0              | R/C-0 | R/C-0 |  |  |  |
| IVRIF        | WAKIF | ERRIF          | —                 | FIFOIF                             | RBOVIF             | RBIF  | TBIF  |  |  |  |
| bit 7        |       |                |                   |                                    |                    |       | bit 0 |  |  |  |
|              |       |                |                   |                                    |                    |       |       |  |  |  |
| Legend:      |       | C = Writable b | oit, but only '0' | can be writter                     | n to clear the bit |       |       |  |  |  |
| R = Readable | bit   | W = Writable   | bit               | U = Unimplemented bit, read as '0' |                    |       |       |  |  |  |
|              |       |                |                   |                                    |                    |       |       |  |  |  |

'0' = Bit is cleared

x = Bit is unknown

## REGISTER 21-6: CxINTF: ECANx INTERRUPT FLAG REGISTER

'1' = Bit is set

| bit 15-14 | Unimplemented: Read as '0'                                         |
|-----------|--------------------------------------------------------------------|
| bit 13    | <b>TXBO:</b> Transmitter in Error State Bus Off bit                |
|           | 1 = Transmitter is in Bus Off state                                |
|           | 0 = Transmitter is not in Bus Off state                            |
| bit 12    | <b>TXBP:</b> Transmitter in Error State Bus Passive bit            |
|           | 1 = Transmitter is in Bus Passive state                            |
|           | 0 = Transmitter is not in Bus Passive state                        |
| bit 11    | <b>RXBP:</b> Receiver in Error State Bus Passive bit               |
|           | 1 = Receiver is in Bus Passive state                               |
|           | 0 = Receiver is not in Bus Passive state                           |
| bit 10    | TXWAR: Transmitter in Error State Warning bit                      |
|           | 1 = Transmitter is in Error Warning state                          |
|           | 0 = Transmitter is not in Error Warning state                      |
| bit 9     | RXWAR: Receiver in Error State Warning bit                         |
|           | 1 = Receiver is in Error Warning state                             |
|           | 0 = Receiver is not in Error Warning state                         |
| bit 8     | EWARN: Transmitter or Receiver in Error State Warning bit          |
|           | 1 = Transmitter or receiver is in Error Warning state              |
|           | 0 = Transmitter or receiver is not in Error Warning state          |
| bit 7     | IVRIF: Invalid Message Interrupt Flag bit                          |
|           | 1 = Interrupt request has occurred                                 |
|           | 0 = Interrupt request has not occurred                             |
| bit 6     | WAKIF: Bus Wake-up Activity Interrupt Flag bit                     |
|           | 1 = Interrupt request has occurred                                 |
|           | 0 = Interrupt request has not occurred                             |
| bit 5     | ERRIF: Error Interrupt Flag bit (multiple sources in CxINTF<13:8>) |
|           | 1 = Interrupt request has occurred                                 |
|           | 0 = Interrupt request has not occurred                             |
| bit 4     | Unimplemented: Read as '0'                                         |
| bit 3     | FIFOIF: FIFO Almost Full Interrupt Flag bit                        |
|           | 1 = Interrupt request has occurred                                 |
|           | 0 = Interrupt request has not occurred                             |
| bit 2     | RBOVIF: RX Buffer Overflow Interrupt Flag bit                      |
|           | 1 = Interrupt request has occurred                                 |
|           | 0 = Interrupt request has not occurred                             |

-n = Value at POR

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| R/W-0        | R/W-0                                                                                           | R/W-0                 | R/W-0           | R/W-0                              | R/W-0           | R/W-0              | R/W-0 |  |  |
|--------------|-------------------------------------------------------------------------------------------------|-----------------------|-----------------|------------------------------------|-----------------|--------------------|-------|--|--|
| F15BP<3:0>   |                                                                                                 |                       | F14BP<3:0>      |                                    |                 |                    |       |  |  |
| bit 15       |                                                                                                 |                       |                 |                                    |                 | bit 8              |       |  |  |
|              |                                                                                                 |                       |                 |                                    |                 |                    |       |  |  |
| R/W-0        | R/W-0                                                                                           | R/W-0                 | R/W-0           | R/W-0                              | R/W-0           | R/W-0              | R/W-0 |  |  |
| F13BP<3:0>   |                                                                                                 |                       |                 | F12BP<3:0>                         |                 |                    |       |  |  |
| bit 7        |                                                                                                 |                       |                 |                                    |                 |                    | bit 0 |  |  |
|              |                                                                                                 |                       |                 |                                    |                 |                    |       |  |  |
| Legend:      |                                                                                                 |                       |                 |                                    |                 |                    |       |  |  |
| R = Readab   | le bit                                                                                          | W = Writable          | bit             | U = Unimplemented bit, read as '0' |                 |                    |       |  |  |
| -n = Value a | t POR                                                                                           | '1' = Bit is set      |                 | '0' = Bit is cleared               |                 | x = Bit is unknown |       |  |  |
| L            |                                                                                                 |                       |                 |                                    |                 |                    |       |  |  |
| bit 15-12    | F15BP<3:0                                                                                       | >: RX Buffer Ma       | sk for Filter 1 | 5 bits                             |                 |                    |       |  |  |
|              | 1111 = Filte                                                                                    | er hits received in   | n RX FIFO bu    | uffer                              |                 |                    |       |  |  |
|              | 1110 = Filte                                                                                    | r hits received in    | n RX Buffer 1   | 4                                  |                 |                    |       |  |  |
|              | •                                                                                               |                       |                 |                                    |                 |                    |       |  |  |
|              | •                                                                                               |                       |                 |                                    |                 |                    |       |  |  |
|              | •                                                                                               | n hito no ocivio d iv |                 |                                    |                 |                    |       |  |  |
|              | 0001 = Filte                                                                                    | r hits received ii    |                 |                                    |                 |                    |       |  |  |
| h:+ 44 0     |                                                                                                 |                       |                 | 4 h:ta (a a ma a ma)               |                 |                    |       |  |  |
| DIT 11-8     | F14BP<3:0                                                                                       | >: RX Buffer Ma       | SK for Fliter 1 | 4 bits (same va                    | iues as bits<15 | ):12>)             |       |  |  |
| bit 7-4      | F13BP<3:0                                                                                       | >: RX Buffer Ma       | sk for Filter 1 | 3 bits (same va                    | lues as bits<15 | 5:12>)             |       |  |  |
| bit 3-0      | bit 3-0 <b>F12BP&lt;3:0&gt;:</b> RX Buffer Mask for Filter 12 bits (same values as bits<15:12>) |                       |                 |                                    |                 |                    |       |  |  |

## REGISTER 21-15: CxBUFPNT4: ECANx FILTER 12-15 BUFFER POINTER REGISTER 4

NOTES:

| REGISTER 24-6: | PTGSDLIM: PTG STEP DELAY LIMIT REGISTER <sup>(1,2)</sup> |
|----------------|----------------------------------------------------------|
|                |                                                          |

|                             |       |                  |       |                                    | · · · · · · · · · · · · · · · · · · · |                    | · · · · · · · · · · · · · · · · · · · |  |
|-----------------------------|-------|------------------|-------|------------------------------------|---------------------------------------|--------------------|---------------------------------------|--|
| R/W-0                       | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0                                 | R/W-0              | R/W-0                                 |  |
|                             |       |                  | PTGSD | LIM<15:8>                          |                                       |                    |                                       |  |
| bit 15                      |       |                  |       |                                    |                                       |                    | bit 8                                 |  |
|                             |       |                  |       |                                    |                                       |                    |                                       |  |
| R/W-0                       | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0                                 | R/W-0              | R/W-0                                 |  |
|                             |       |                  | PTGSD | )LIM<7:0>                          |                                       |                    |                                       |  |
| bit 7 bi                    |       |                  |       |                                    |                                       | bit 0              |                                       |  |
|                             |       |                  |       |                                    |                                       |                    |                                       |  |
| Legend:                     |       |                  |       |                                    |                                       |                    |                                       |  |
| R = Readable bit W = Writal |       | W = Writable bi  | it    | U = Unimplemented bit, read as '0' |                                       |                    |                                       |  |
| -n = Value at POR           |       | '1' = Bit is set |       | '0' = Bit is cle                   | ared                                  | x = Bit is unknown |                                       |  |

bit 15-0 **PTGSDLIM<15:0>:** PTG Step Delay Limit Register bits Holds a PTG Step delay value representing the number of additional PTG clocks between the start of a Step command and the completion of a Step command.

**Note 1:** A base Step delay of one PTG clock is added to any value written to the PTGSDLIM register (Step Delay = (PTGSDLIM) + 1).

2: This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

# REGISTER 24-7: PTGC0LIM: PTG COUNTER 0 LIMIT REGISTER<sup>(1)</sup>

| R/W-0            | R/W-0 | R/W-0            | R/W-0 | R/W-0                     | R/W-0 | R/W-0           | R/W-0 |
|------------------|-------|------------------|-------|---------------------------|-------|-----------------|-------|
|                  |       |                  | PTGC0 | LIM<15:8>                 |       |                 |       |
| bit 15           |       |                  |       |                           |       |                 | bit 8 |
|                  |       |                  |       |                           |       |                 |       |
| R/W-0            | R/W-0 | R/W-0            | R/W-0 | R/W-0                     | R/W-0 | R/W-0           | R/W-0 |
|                  |       |                  | PTGC  | )LIM<7:0>                 |       |                 |       |
| bit 7            |       |                  |       |                           | bit 0 |                 |       |
|                  |       |                  |       |                           |       |                 |       |
| Legend:          |       |                  |       |                           |       |                 |       |
| R = Readable bit |       | W = Writable bit |       | U = Unimplemented bit, re |       | ad as '0'       |       |
| -n = Value at F  | POR   | '1' = Bit is set |       | '0' = Bit is cle          | ared  | x = Bit is unkı | nown  |

bit 15-0 **PTGC0LIM<15:0>:** PTG Counter 0 Limit Register bits May be used to specify the loop count for the PTGJMPC0 Step command or as a limit register for the General Purpose Counter 0.

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

NOTES:

## 25.1.2 OP AMP CONFIGURATION B

Figure 25-7 shows a typical inverting amplifier circuit with the output of the op amp (OAxOUT) externally routed to a separate analog input pin (ANy) on the device. This op amp configuration is slightly different in terms of the op amp output and the ADC input connection, therefore, RINT1 is not included in the transfer function. However, this configuration requires the designer to externally route the op amp output (OAxOUT) to another analog input pin (ANy). See Table 30-53 in **Section 30.0 "Electrical Characteristics"** for the typical value of RINT1. Table 30-60 and Table 30-61 in **Section 30.0 "Electrical Characteristics"** describe the minimum sample time (TSAMP) requirements for the ADC module in this configuration.

Figure 25-7 also defines the equation to be used to calculate the expected voltage at point VOAxOUT. This is the typical inverting amplifier equation.

# 25.2 Op Amp/Comparator Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the<br>product page using the link above, enter<br>this URL in your browser: |
|-------|----------------------------------------------------------------------------------------------------------------------|
|       | http://www.microchip.com/wwwproducts/<br>Devices.aspx?dDocName=en555464                                              |

#### 25.2.1 KEY RESOURCES

- "Op Amp/Comparator" (DS70357) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- · Application Notes
- Software Libraries
- · Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools



#### FIGURE 25-7: OP AMP CONFIGURATION B

| AC CHARACTERISTICS |                                          |                                                                | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                     |      |       |                                                                                                             |  |
|--------------------|------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.       | Symbol                                   | Characteristic <sup>(1)</sup>                                  | Min.                                                                                                                                                                                                | Typ. <sup>(2)</sup> | Max. | Units | Conditions                                                                                                  |  |
| SY00               | Τρυ                                      | Power-up Period                                                | —                                                                                                                                                                                                   | 400                 | 600  | μS    |                                                                                                             |  |
| SY10               | Tost                                     | Oscillator Start-up Time                                       | _                                                                                                                                                                                                   | 1024 Tosc           | _    |       | Tosc = OSC1 period                                                                                          |  |
| SY12               | 2 TWDT Watchdog Timer<br>Time-out Period |                                                                | 0.81                                                                                                                                                                                                | 0.98                | 1.22 | ms    | WDTPRE = 0,<br>WDTPOST<3:0> = 0000, using<br>LPRC tolerances indicated in F21<br>(see Table 30-20) at +85°C |  |
|                    |                                          |                                                                | 3.26                                                                                                                                                                                                | 3.91                | 4.88 | ms    | WDTPRE = 1,<br>WDTPOST<3:0> = 0000, using<br>LPRC tolerances indicated in F21<br>(see Table 30-20) at +85°C |  |
| SY13               | Tioz                                     | I/O High-Impedance<br>from MCLR Low or<br>Watchdog Timer Reset | 0.68                                                                                                                                                                                                | 0.72                | 1.2  | μS    |                                                                                                             |  |
| SY20               | TMCLR                                    | MCLR Pulse Width (low)                                         | 2                                                                                                                                                                                                   | _                   |      | μS    |                                                                                                             |  |
| SY30               | TBOR                                     | BOR Pulse Width (low)                                          | 1                                                                                                                                                                                                   | —                   | —    | μS    |                                                                                                             |  |
| SY35               | TFSCM                                    | Fail-Safe Clock Monitor<br>Delay                               | —                                                                                                                                                                                                   | 500                 | 900  | μS    | -40°C to +85°C                                                                                              |  |
| SY36               | TVREG                                    | Voltage Regulator<br>Standby-to-Active mode<br>Transition Time | _                                                                                                                                                                                                   | _                   | 30   | μS    |                                                                                                             |  |
| SY37               | Toscdfrc                                 | FRC Oscillator Start-up<br>Delay                               | 46                                                                                                                                                                                                  | 48                  | 54   | μS    |                                                                                                             |  |
| SY38               | TOSCDLPRC                                | LPRC Oscillator Start-up<br>Delay                              | —                                                                                                                                                                                                   | —                   | 70   | μS    |                                                                                                             |  |

# TABLE 30-22:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMERTIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-187C Sheet 1 of 2