

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 60 MIPs                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                  |
| Number of I/O              | 53                                                                             |
| Program Memory Size        | 512KB (170K x 24)                                                              |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 24K x 16                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 16x10b/12b                                                                 |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-VFQFN Exposed Pad                                                           |
| Supplier Device Package    | 64-QFN (9x9)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep512mc206-e-mr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Pin Diagrams (Continued)



### 2.5 ICSP Pins

The PGECx and PGEDx pins are used for ICSP and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes, and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin Voltage Input High (VIH) and Voltage Input Low (VIL) requirements.

Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB<sup>®</sup> PICkit<sup>™</sup> 3, MPLAB ICD 3, or MPLAB REAL ICE<sup>™</sup>.

For more information on MPLAB ICD 2, ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site.

- "Using MPLAB<sup>®</sup> ICD 3" (poster) DS51765
- "MPLAB<sup>®</sup> ICD 3 Design Advisory" DS51764
- "MPLAB<sup>®</sup> REAL ICE<sup>™</sup> In-Circuit Emulator User's Guide" DS51616
- "Using MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator" (poster) DS51749

### 2.6 External Oscillator Pins

Many DSCs have options for at least two oscillators: a high-frequency Primary Oscillator and a low-frequency Secondary Oscillator. For details, see **Section 9.0 "Oscillator Configuration"** for details.

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is shown in Figure 2-3.



#### SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT







|              | - 0.  |        |        |            |        |        |        |            |        |       |        |             |        | ••     |          |             |               |               |
|--------------|-------|--------|--------|------------|--------|--------|--------|------------|--------|-------|--------|-------------|--------|--------|----------|-------------|---------------|---------------|
| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8  | Bit 7 | Bit 6  | Bit 5       | Bit 4  | Bit 3  | Bit 2    | Bit 1       | Bit 0         | All<br>Resets |
| IFS0         | 0800  | _      | DMA1IF | AD1IF      | U1TXIF | U1RXIF | SPI1IF | SPI1EIF    | T3IF   | T2IF  | OC2IF  | IC2IF       | DMA0IF | T1IF   | OC1IF    | IC1IF       | <b>INT0IF</b> | 0000          |
| IFS1         | 0802  | U2TXIF | U2RXIF | INT2IF     | T5IF   | T4IF   | OC4IF  | OC3IF      | DMA2IF | _     | _      | _           | INT1IF | CNIF   | CMIF     | MI2C1IF     | SI2C1IF       | 0000          |
| IFS2         | 0804  | _      | _      | _          | _      | _      | _      | _          | _      | _     | IC4IF  | IC3IF       | DMA3IF | C1IF   | C1RXIF   | SPI2IF      | SPI2EIF       | 0000          |
| IFS3         | 0806  | _      | —      | _          | _      | _      | _      | —          | _      | _     | _      | _           | —      | _      | MI2C2IF  | SI2C2IF     | _             | 0000          |
| IFS4         | 0808  | _      | _      | CTMUIF     | _      | _      | _      | _          | _      | _     | C1TXIF | _           | _      | CRCIF  | U2EIF    | U1EIF       | _             | 0000          |
| IFS6         | 080C  | _      | —      | —          | —      | _      | _      | —          | _      | —     | _      | —           |        | _      | _        |             | PWM3IF        | 0000          |
| IFS8         | 0810  | JTAGIF | ICDIF  | —          | —      | _      | _      | —          | _      | —     | _      | —           |        | _      | _        |             | _             | 0000          |
| IFS9         | 0812  |        | —      | —          | —      |        | —      | —          | —      | —     | PTG3IF | PTG2IF      | PTG1IF | PTG0IF | PTGWDTIF | PTGSTEPIF   |               | 0000          |
| IEC0         | 0820  |        | DMA1IE | AD1IE      | U1TXIE | U1RXIE | SPI1IE | SPI1EIE    | T3IE   | T2IE  | OC2IE  | IC2IE       | DMA0IE | T1IE   | OC1IE    | IC1IE       | INT0IE        | 0000          |
| IEC1         | 0822  | U2TXIE | U2RXIE | INT2IE     | T5IE   | T4IE   | OC4IE  | OC3IE      | DMA2IE | —     | _      | —           | INT1IE | CNIE   | CMIE     | MI2C1IE     | SI2C1IE       | 0000          |
| IEC2         | 0824  | _      | —      | —          | —      | -      | —      | —          | —      | —     | IC4IE  | IC3IE       | DMA3IE | C1IE   | C1RXIE   | SPI2IE      | SPI2EIE       | 0000          |
| IEC3         | 0826  | _      | —      | —          | —      | -      | —      | —          | —      | —     | —      | —           | —      | —      | MI2C2IE  | SI2C2IE     | -             | 0000          |
| IEC4         | 0828  | _      | _      | CTMUIE     | —      | _      | —      | —          | —      | _     | C1TXIE | _           | _      | CRCIE  | U2EIE    | U1EIE       | _             | 0000          |
| IEC8         | 0830  | JTAGIE | ICDIE  | —          | —      | _      | —      | —          | —      | _     | —      | _           | _      | —      | —        | _           | _             | 0000          |
| IEC9         | 0832  | _      | _      | —          | —      | _      | —      | —          | —      | _     | PTG3IE | PTG2IE      | PTG1IE | PTG0IE | PTGWDTIE | PTGSTEPIE   | _             | 0000          |
| IPC0         | 0840  | _      |        | T1IP<2:0>  | >      |        | (      | OC1IP<2:0  | )>     | _     |        | IC1IP<2:0>  |        |        | 1        | NT0IP<2:0>  |               | 4444          |
| IPC1         | 0842  | _      |        | T2IP<2:0>  | >      |        | (      | OC2IP<2:0  | )>     | _     |        | IC2IP<2:0>  |        |        | D        | MA0IP<2:0>  |               | 4444          |
| IPC2         | 0844  | _      | ι      | J1RXIP<2:  | 0>     | _      |        | SPI1IP<2:( | )>     | _     |        | SPI1EIP<2:0 | >      | —      |          | T3IP<2:0>   |               | 4444          |
| IPC3         | 0846  | _      |        |            | —      |        | C      | MA1IP<2:   | 0>     | _     |        | AD1IP<2:0>  |        |        | ι        | 1TXIP<2:0>  |               | 0444          |
| IPC4         | 0848  | _      |        | CNIP<2:0   | >      |        |        | CMIP<2:0   | >      | _     |        | MI2C1IP<2:0 | >      |        | S        | I2C1IP<2:0> |               | 4444          |
| IPC5         | 084A  | _      |        |            | —      |        |        | —          | —      | _     | —      | _           | _      | _      | 1        | NT1IP<2:0>  |               | 0004          |
| IPC6         | 084C  | _      |        | T4IP<2:0>  | >      |        | (      | OC4IP<2:0  | )>     | _     |        | OC3IP<2:0>  |        |        | D        | MA2IP<2:0>  |               | 4444          |
| IPC7         | 084E  | _      | I      | U2TXIP<2:0 | 0>     |        | ι      | J2RXIP<2:  | 0>     | _     |        | INT2IP<2:0> | •      |        |          | T5IP<2:0>   |               | 4444          |
| IPC8         | 0850  | _      |        | C1IP<2:0>  | >      |        | C      | 1RXIP<2:   | 0>     | _     |        | SPI2IP<2:0> | •      |        | S        | PI2EIP<2:0> |               | 4444          |
| IPC9         | 0852  | _      | —      | —          | —      | _      |        | IC4IP<2:0  | >      | _     |        | IC3IP<2:0>  |        | —      | D        | MA3IP<2:0>  |               | 0444          |
| IPC11        | 0856  | _      | —      | —          | —      | _      | —      | —          | —      | _     | —      | —           | —      | —      | —        | _           | _             | 0000          |
| IPC12        | 0858  | _      | —      | —          | —      | _      | N      | 112C2IP<2  | :0>    | _     |        | SI2C2IP<2:0 | >      | —      | —        | _           | _             | 0440          |
| IPC16        | 0860  | _      |        | CRCIP<2:0  | )>     | _      |        | U2EIP<2:0  | )>     | _     |        | U1EIP<2:0>  |        | —      | —        | _           | _             | 4440          |
| IPC17        | 0862  | _      | _      | —          | —      | _      | 0      | 1TXIP<2:   | 0>     | _     | —      | —           | —      | —      | _        | _           | _             | 0400          |
| IPC19        | 0866  | _      | _      | —          | _      | _      | _      | _          | _      | _     |        | CTMUIP<2:0  | >      | —      | —        | _           | _             | 0040          |
| IPC35        | 0886  | _      |        | JTAGIP<2:( | )>     | _      |        | ICDIP<2:0  | >      | _     | —      | —           | —      | —      | _        | _           | _             | 4400          |
| IPC36        | 0888  | _      | F      | PTG0IP<2:  | 0>     | _      | PT     | GWDTIP<    | 2:0>   | _     | P1     | GSTEPIP<2   | :0>    | —      | _        | —           | _             | 4440          |
| IPC37        | 088A  | _      | —      | _          | _      | _      | F      | TG3IP<2:   | 0>     | _     |        | PTG2IP<2:0  | >      | _      | P        | TG1IP<2:0>  |               | 0444          |

### TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXGP50X DEVICES ONLY

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-52: PORTG REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|---------------|
| TRISG        | 0E60  |        |        | —      | —      | —      | —      | TRISG9 | TRISG8 | TRISG7 | TRISG6 |       |       |       | —     | —     |       | 03C0          |
| PORTG        | 0E62  | _      | _      | _      | _      | _      | _      | RG9    | RG8    | RG7    | RG6    | _     | _     | _     | _     | _     | _     | xxxx          |
| LATG         | 0E64  | _      | _      | _      | _      | _      | _      | LATG9  | LATG8  | LATG7  | LATG6  | _     | _     | _     | _     | _     | _     | xxxx          |
| ODCG         | 0E66  |        |        | —      | —      | —      | —      | ODCG9  | ODCG8  | ODCG7  | ODCG6  |       |       |       | —     | —     |       | 0000          |
| CNENG        | 0E68  | _      | _      | _      | _      | _      | _      | CNIEG9 | CNIEG8 | CNIEG7 | CNIEG6 | _     | _     | _     | _     | _     | _     | 0000          |
| CNPUG        | 0E6A  | _      | _      | _      | _      | _      | _      | CNPUG9 | CNPUG8 | CNPUG7 | CNPUG6 | _     | _     | _     | _     | _     | _     | 0000          |
| CNPDG        | 0E6C  | _      | _      | _      | _      | _      | _      | CNPDG9 | CNPDG8 | CNPDG7 | CNPDG6 | _     | _     |       | —     | —     | _     | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Allocating different Page registers for read and write access allows the architecture to support data movement between different pages in data memory. This is accomplished by setting the DSRPAG register value to the page from which you want to read, and configuring the DSWPAG register to the page to which it needs to be written. Data can also be moved from different PSV to EDS pages, by configuring the DSRPAG and DSWPAG registers to address PSV and EDS space, respectively. The data can be moved between pages by a single instruction.

When an EDS or PSV page overflow or underflow occurs, EA<15> is cleared as a result of the register indirect EA calculation. An overflow or underflow of the EA in the EDS or PSV pages can occur at the page boundaries when:

- The initial address prior to modification addresses an EDS or PSV page
- The EA calculation uses Pre-Modified or Post-Modified Register Indirect Addressing; however, this does not include Register Offset Addressing

In general, when an overflow is detected, the DSxPAG register is incremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. When an underflow is detected, the DSxPAG register is decremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. This creates a linear EDS and PSV address space, but only when using Register Indirect Addressing modes.

Exceptions to the operation described above arise when entering and exiting the boundaries of Page 0, EDS and PSV spaces. Table 4-61 lists the effects of overflow and underflow scenarios at different boundaries.

In the following cases, when overflow or underflow occurs, the EA<15> bit is set and the DSxPAG is not modified; therefore, the EA will wrap to the beginning of the current page:

- · Register Indirect with Register Offset Addressing
- Modulo Addressing
- · Bit-Reversed Addressing

|             |            |                | Before       |                        |                | After        |                        |  |
|-------------|------------|----------------|--------------|------------------------|----------------|--------------|------------------------|--|
| 0/U,<br>R/W | Operation  | DSxPAG         | DS<br>EA<15> | Page<br>Description    | DSxPAG         | DS<br>EA<15> | Page<br>Description    |  |
| O,<br>Read  |            | DSRPAG = 0x1FF | 1            | EDS: Last page         | DSRPAG = 0x1FF | 0            | See Note 1             |  |
| O,<br>Read  | [++\Wn]    | DSRPAG = 0x2FF | 1            | PSV: Last lsw<br>page  | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page |  |
| O,<br>Read  | [Wn++]     | DSRPAG = 0x3FF | 1            | PSV: Last MSB<br>page  | DSRPAG = 0x3FF | 0            | See Note 1             |  |
| O,<br>Write |            | DSWPAG = 0x1FF | 1            | EDS: Last page         | DSWPAG = 0x1FF | 0            | See Note 1             |  |
| U,<br>Read  |            | DSRPAG = 0x001 | 1            | PSV page               | DSRPAG = 0x001 | 0            | See Note 1             |  |
| U,<br>Read  | [Wn]<br>Or | DSRPAG = 0x200 | 1            | PSV: First Isw<br>page | DSRPAG = 0x200 | 0            | See Note 1             |  |
| U,<br>Read  | [ WII — ]  | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page | DSRPAG = 0x2FF | 1            | PSV: Last Isw<br>page  |  |

# TABLE 4-61: OVERFLOW AND UNDERFLOW SCENARIOS AT PAGE 0, EDS and PSV SPACE BOUNDARIES<sup>(2,3,4)</sup>

Legend: O = Overflow, U = Underflow, R = Read, W = Write

Note 1: The Register Indirect Addressing now addresses a location in the base Data Space (0x0000-0x8000).

2: An EDS access with DSxPAG = 0x000 will generate an address error trap.

- **3:** Only reads from PS are supported using DSRPAG. An attempt to write to PS using DSWPAG will generate an address error trap.
- 4: Pseudo-Linear Addressing is not supported for large offsets.

### 4.5.3 MOVE AND ACCUMULATOR INSTRUCTIONS

Move instructions. which apply to dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices, and the DSP accumulator class of instructions, which apply to the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, provide a greater degree of addressing flexibility than other instructions. In addition to the addressing modes supported by most MCU instructions, move and accumulator instructions also support Register Indirect with Register Offset Addressing mode, also referred to as Register Indexed mode.

Note: For the MOV instructions, the addressing mode specified in the instruction can differ for the source and destination EA. However, the 4-bit Wb (Register Offset) field is shared by both source and destination (but typically only used by one).

In summary, the following addressing modes are supported by move and accumulator instructions:

- Register Direct
- Register Indirect
- Register Indirect Post-modified
- Register Indirect Pre-modified
- Register Indirect with Register Offset (Indexed)
- Register Indirect with Literal Offset
- 8-Bit Literal
- 16-Bit Literal

Note: Not all instructions support all the addressing modes given above. Individual instructions may support different subsets of these addressing modes.

### 4.5.4 MAC INSTRUCTIONS (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X DEVICES ONLY)

The dual source operand DSP instructions (CLR, ED, EDAC, MAC, MPY, MPY. N, MOVSAC and MSC), also referred to as MAC instructions, use a simplified set of addressing modes to allow the user application to effectively manipulate the Data Pointers through register indirect tables.

The Two-Source Operand Prefetch registers must be members of the set: {W8, W9, W10, W11}. For data reads, W8 and W9 are always directed to the X RAGU, and W10 and W11 are always directed to the Y AGU. The Effective Addresses generated (before and after modification) must therefore, be valid addresses within X Data Space for W8 and W9, and Y Data Space for W10 and W11.

Note: Register Indirect with Register Offset Addressing mode is available only for W9 (in X space) and W11 (in Y space).

In summary, the following addressing modes are supported by the  ${\tt MAC}$  class of instructions:

- · Register Indirect
- Register Indirect Post-Modified by 2
- · Register Indirect Post-Modified by 4
- Register Indirect Post-Modified by 6
- Register Indirect with Register Offset (Indexed)

### 4.5.5 OTHER INSTRUCTIONS

Besides the addressing modes outlined previously, some instructions use literal constants of various sizes. For example, BRA (branch) instructions use 16-bit signed literals to specify the branch destination directly, whereas the DISI instruction uses a 14-bit unsigned literal field. In some instructions, such as ULNK, the source of an operand or result is implied by the opcode itself. Certain operations, such as a NOP, do not have any operands.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

### REGISTER 8-9: DSADRH: DMA MOST RECENT RAM HIGH ADDRESS REGISTER

| U-0            | U-0 | U-0             | U-0   | U-0          | U-0              | U-0    | U-0   |
|----------------|-----|-----------------|-------|--------------|------------------|--------|-------|
| —              | _   | —               | —     | _            | —                | —      | —     |
| bit 15         |     |                 |       |              |                  |        | bit 8 |
|                |     |                 |       |              |                  |        |       |
| R-0            | R-0 | R-0             | R-0   | R-0          | R-0              | R-0    | R-0   |
|                |     |                 | DSADR | <23:16>      |                  |        |       |
| bit 7          |     |                 |       |              |                  |        | bit 0 |
|                |     |                 |       |              |                  |        |       |
| Legend:        |     |                 |       |              |                  |        |       |
| R = Readable I | bit | W = Writable bi | t     | U = Unimpler | mented bit, read | as '0' |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

### bit 15-8 Unimplemented: Read as '0'

bit 7-0 DSADR<23:16>: Most Recent DMA Address Accessed by DMA bits

### REGISTER 8-10: DSADRL: DMA MOST RECENT RAM LOW ADDRESS REGISTER

| R-0                                                                        | R-0 | R-0              | R-0 | R-0            | R-0          | R-0       | R-0   |  |  |  |  |  |
|----------------------------------------------------------------------------|-----|------------------|-----|----------------|--------------|-----------|-------|--|--|--|--|--|
| DSADR<15:8>                                                                |     |                  |     |                |              |           |       |  |  |  |  |  |
| bit 15                                                                     |     |                  |     |                |              |           | bit 8 |  |  |  |  |  |
|                                                                            |     |                  |     |                |              |           |       |  |  |  |  |  |
| R-0                                                                        | R-0 | R-0              | R-0 | R-0            | R-0          | R-0       | R-0   |  |  |  |  |  |
|                                                                            |     |                  | DSA | DR<7:0>        |              |           |       |  |  |  |  |  |
| bit 7                                                                      |     |                  |     |                |              |           | bit 0 |  |  |  |  |  |
|                                                                            |     |                  |     |                |              |           |       |  |  |  |  |  |
| Legend:                                                                    |     |                  |     |                |              |           |       |  |  |  |  |  |
| R = Readable                                                               | bit | W = Writable bit |     | U = Unimplemer | nted bit, re | ad as '0' |       |  |  |  |  |  |
| -n = Value at POR (1' = Bit is set (0' = Bit is cleared x = Bit is unknown |     |                  |     |                |              |           |       |  |  |  |  |  |

bit 15-0 DSADR<15:0>: Most Recent DMA Address Accessed by DMA bits

## 11.4 Peripheral Pin Select (PPS)

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code, or a complete redesign, may be the only option.

Peripheral Pin Select configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device.

The Peripheral Pin Select configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to any one of these I/O pins. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

### 11.4.1 AVAILABLE PINS

The number of available pins is dependent on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the label, "RPn" or "RPIn", in their full pin designation, where "n" is the remappable pin number. "RP" is used to designate pins that support both remappable input and output functions, while "RPI" indicates pins that support remappable input functions only.

### 11.4.2 AVAILABLE PERIPHERALS

The peripherals managed by the Peripheral Pin Select are all digital-only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs. In comparison, some digital-only peripheral modules are never included in the Peripheral Pin Select feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include  $I^2C^{TM}$  and the PWM. A similar requirement excludes all modules with analog inputs, such as the ADC Converter.

A key difference between remappable and nonremappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin.

### 11.4.3 CONTROLLING PERIPHERAL PIN SELECT

Peripheral Pin Select features are controlled through two sets of SFRs: one to map peripheral inputs and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheralselectable pin is handled in two different ways, depending on whether an input or output is being mapped.

## 20.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "UART" (DS70582) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X family of devices contains two UART modules.

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X device family. The UART is a full-duplex, asynchronous system that can communicate with peripheral devices, such as personal computers, LIN/J2602, RS-232 and RS-485 interfaces. The module also supports a hardware flow control option with the UxCTS and UxRTS pins, and also includes an IrDA<sup>®</sup> encoder and decoder.

Note: <u>Hardware</u> flow control using UxRTS and UxCTS is not available on all pin count devices. See the "**Pin Diagrams**" section for availability.

The primary features of the UARTx module are:

- Full-Duplex, 8 or 9-Bit Data Transmission through the UxTX and UxRX Pins
- Even, Odd or No Parity Options (for 8-bit data)
- · One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS Pins
- Fully Integrated Baud Rate Generator with 16-Bit Prescaler
- Baud Rates Ranging from 4.375 Mbps to 67 bps at 16x mode at 70 MIPS
- Baud Rates Ranging from 17.5 Mbps to 267 bps at 4x mode at 70 MIPS
- 4-Deep First-In First-Out (FIFO) Transmit Data Buffer
- 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-bit mode with Address Detect (9th bit = 1)
- · Transmit and Receive Interrupts
- A Separate Interrupt for all UARTx Error Conditions
- · Loopback mode for Diagnostic Support
- · Support for Sync and Break Characters
- Support for Automatic Baud Rate Detection
- IrDA<sup>®</sup> Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support

A simplified block diagram of the UARTx module is shown in Figure 20-1. The UARTx module consists of these key hardware elements:

- · Baud Rate Generator
- Asynchronous Transmitter
- Asynchronous Receiver

### FIGURE 20-1: UARTx SIMPLIFIED BLOCK DIAGRAM



© 2011-2013 Microchip Technology Inc.

### BUFFER 21-7: ECAN™ MESSAGE BUFFER WORD 6

| R/W-x            | R/W-x | R/W-x            | R/W-x | R/W-x             | R/W-x            | R/W-x           | R/W-x |  |  |  |  |
|------------------|-------|------------------|-------|-------------------|------------------|-----------------|-------|--|--|--|--|
|                  |       |                  | By    | te 7              |                  |                 |       |  |  |  |  |
| bit 8            |       |                  |       |                   |                  |                 |       |  |  |  |  |
|                  |       |                  |       |                   |                  |                 |       |  |  |  |  |
| R/W-x            | R/W-x | R/W-x            | R/W-x | R/W-x             | R/W-x            | R/W-x           | R/W-x |  |  |  |  |
|                  |       |                  | By    | te 6              |                  |                 |       |  |  |  |  |
| bit 7            |       |                  |       |                   |                  |                 | bit 0 |  |  |  |  |
|                  |       |                  |       |                   |                  |                 |       |  |  |  |  |
| Legend:          |       |                  |       |                   |                  |                 |       |  |  |  |  |
| R = Readable b   | bit   | W = Writable b   | oit   | U = Unimplen      | nented bit, read | l as '0'        |       |  |  |  |  |
| -n = Value at Po | OR    | '1' = Bit is set |       | '0' = Bit is clea | ared             | x = Bit is unkr | nown  |  |  |  |  |

bit 15-8 Byte 7<15:8>: ECAN Message Byte 7 bits

bit 7-0 Byte 6<7:0>: ECAN Message Byte 6 bits

### BUFFER 21-8: ECAN<sup>™</sup> MESSAGE BUFFER WORD 7

| U-0     | U-0                                               | U-0 | R/W-x                  | R/W-x                  | R/W-x                  | R/W-x                  | R/W-x |
|---------|---------------------------------------------------|-----|------------------------|------------------------|------------------------|------------------------|-------|
|         | — — FILHIT4 <sup>(1)</sup> FILHIT3 <sup>(1)</sup> |     | FILHIT3 <sup>(1)</sup> | FILHIT2 <sup>(1)</sup> | FILHIT1 <sup>(1)</sup> | FILHITO <sup>(1)</sup> |       |
| bit 15  |                                                   |     |                        |                        |                        |                        | bit 8 |
|         |                                                   |     |                        |                        |                        |                        |       |
| U-0     | U-0                                               | U-0 | U-0                    | U-0                    | U-0                    | U-0                    | U-0   |
| _       | —                                                 | _   | —                      | _                      | _                      | —                      | —     |
| bit 7   |                                                   |     |                        |                        |                        |                        | bit 0 |
|         |                                                   |     |                        |                        |                        |                        |       |
| Leaend: |                                                   |     |                        |                        |                        |                        |       |

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                     |
|-----------|----------------------------------------------------------------|
| bit 12-8  | FILHIT<4:0>: Filter Hit Code bits <sup>(1)</sup>               |
|           | Encodes number of filter that resulted in writing this buffer. |
| bit 7-0   | Unimplemented: Read as '0'                                     |

Note 1: Only written by module for receive buffers, unused for transmit buffers.

# 25.0 OP AMP/COMPARATOR MODULE

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Op Amp/Comparator" (DS70357) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices contain up to four comparators, which can be configured in various ways. Comparators, CMP1, CMP2 and CMP3, also have the option to be configured as op amps, with the output being brought to an external pin for gain/filtering connections. As shown in Figure 25-1, individual comparator options are specified by the comparator module's Special Function Register (SFR) control bits.

Note: Op Amp/Comparator 3 is not available on the dsPIC33EPXXXGP502/MC502/MC202 and PIC24EP256GP/MC202 (28-pin) devices.

These options allow users to:

- · Select the edge for trigger and interrupt generation
- · Configure the comparator voltage reference
- · Configure output blanking and masking
- Configure as a comparator or op amp (CMP1, CMP2 and CMP3 only)

Note: Not all op amp/comparator input/output connections are available on all devices. See the "Pin Diagrams" section for available connections.

### FIGURE 25-1: OP AMP/COMPARATOR x MODULE BLOCK DIAGRAM (MODULES 1, 2 AND 3)





### FIGURE 30-27: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

| АС СНА        | RACTERI | STICS             |                           | Standard Op<br>(unless other<br>Operating ten | erating (<br>rwise sta<br>nperature | Conditio<br>ated)<br>e -40°C<br>-40°C | <b>bns: 3.0V to 3.6V</b><br>$C \le TA \le +85^{\circ}C$ for Industrial<br>$C \le TA \le +125^{\circ}C$ for Extended |
|---------------|---------|-------------------|---------------------------|-----------------------------------------------|-------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Param.<br>No. | Symbol  | Characte          | eristic <sup>(3)</sup>    | Min.                                          | Max.                                | Units                                 | Conditions                                                                                                          |
| IS10          | TLO:SCL | Clock Low Time    | 100 kHz mode              | 4.7                                           |                                     | μS                                    |                                                                                                                     |
|               |         |                   | 400 kHz mode              | 1.3                                           | _                                   | μS                                    |                                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.5                                           | —                                   | μS                                    |                                                                                                                     |
| IS11          | THI:SCL | Clock High Time   | 100 kHz mode              | 4.0                                           | -                                   | μS                                    | Device must operate at a minimum of 1.5 MHz                                                                         |
|               |         |                   | 400 kHz mode              | 0.6                                           | —                                   | μS                                    | Device must operate at a minimum of 10 MHz                                                                          |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.5                                           |                                     | μS                                    |                                                                                                                     |
| IS20          | TF:SCL  | SDAx and SCLx     | 100 kHz mode              | —                                             | 300                                 | ns                                    | CB is specified to be from                                                                                          |
|               |         | Fall Time         | 400 kHz mode              | 20 + 0.1 CB                                   | 300                                 | ns                                    | 10 to 400 pF                                                                                                        |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | —                                             | 100                                 | ns                                    |                                                                                                                     |
| IS21          | TR:SCL  | SDAx and SCLx     | 100 kHz mode              | —                                             | 1000                                | ns                                    | CB is specified to be from                                                                                          |
|               |         | Rise Time         | 400 kHz mode              | 20 + 0.1 Св                                   | 300                                 | ns                                    | 10 to 400 pF                                                                                                        |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | —                                             | 300                                 | ns                                    |                                                                                                                     |
| IS25          | TSU:DAT | Data Input        | 100 kHz mode              | 250                                           |                                     | ns                                    |                                                                                                                     |
|               |         | Setup Time        | 400 kHz mode              | 100                                           |                                     | ns                                    |                                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 100                                           |                                     | ns                                    |                                                                                                                     |
| IS26          | THD:DAT | Data Input        | 100 kHz mode              | 0                                             |                                     | μS                                    |                                                                                                                     |
|               |         | Hold Time         | 400 kHz mode              | 0                                             | 0.9                                 | μS                                    |                                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0                                             | 0.3                                 | μS                                    |                                                                                                                     |
| IS30          | TSU:STA | Start Condition   | 100 kHz mode              | 4.7                                           |                                     | μS                                    | Only relevant for Repeated                                                                                          |
|               |         | Setup Time        | 400 kHz mode              | 0.6                                           |                                     | μS                                    | Start condition                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.25                                          | —                                   | μS                                    |                                                                                                                     |
| IS31          | THD:STA | Start Condition   | 100 kHz mode              | 4.0                                           | —                                   | μS                                    | After this period, the first                                                                                        |
|               |         | Hold Time         | 400 kHz mode              | 0.6                                           | —                                   | μS                                    | clock pulse is generated                                                                                            |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.25                                          | —                                   | μS                                    |                                                                                                                     |
| IS33          | Tsu:sto | Stop Condition    | 100 kHz mode              | 4.7                                           | —                                   | μS                                    |                                                                                                                     |
|               |         | Setup Time        | 400 kHz mode              | 0.6                                           | —                                   | μS                                    |                                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.6                                           | —                                   | μS                                    |                                                                                                                     |
| IS34          | THD:STO | Stop Condition    | 100 kHz mode              | 4                                             | —                                   | μS                                    |                                                                                                                     |
|               |         | Hold Time         | 400 kHz mode              | 0.6                                           | —                                   | μS                                    |                                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.25                                          |                                     | μS                                    |                                                                                                                     |
| IS40          | TAA:SCL | Output Valid      | 100 kHz mode              | 0                                             | 3500                                | ns                                    |                                                                                                                     |
|               |         | From Clock        | 400 kHz mode              | 0                                             | 1000                                | ns                                    |                                                                                                                     |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0                                             | 350                                 | ns                                    |                                                                                                                     |
| IS45          | TBF:SDA | Bus Free Time     | 100 kHz mode              | 4.7                                           | —                                   | μS                                    | Time the bus must be free                                                                                           |
|               |         |                   | 400 kHz mode              | 1.3                                           | —                                   | μS                                    | perore a new transmission                                                                                           |
|               |         |                   | 1 MHz mode <sup>(1)</sup> | 0.5                                           | —                                   | μS                                    | Call Stall                                                                                                          |
| IS50          | Св      | Bus Capacitive Lo | bading                    | —                                             | 400                                 | pF                                    |                                                                                                                     |
| IS51          | TPGD    | Pulse Gobbler De  | lay                       | 65                                            | 390                                 | ns                                    | (Note 2)                                                                                                            |

### TABLE 30-50: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE)

Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).

**2:** Typical value for this parameter is 130 ns.

**3:** These parameters are characterized, but not tested in manufacturing.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| DC CHARACTERISTICS |                      |                                                                        | $ \begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)}^{(1)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array} $ |                     |                                              |             |                                                 |
|--------------------|----------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------|-------------|-------------------------------------------------|
| Param<br>No.       | Symbol               | Characteristic                                                         | Min.                                                                                                                                                                                                                                                                                          | Тур. <sup>(2)</sup> | Max.                                         | Units       | Conditions                                      |
| Op Am              | p DC Chara           | cteristics                                                             |                                                                                                                                                                                                                                                                                               |                     |                                              |             |                                                 |
| CM40               | VCMR                 | Common-Mode Input<br>Voltage Range                                     | AVss                                                                                                                                                                                                                                                                                          | _                   | AVDD                                         | V           |                                                 |
| CM41               | CMRR                 | Common-Mode<br>Rejection Ratio <sup>(3)</sup>                          | —                                                                                                                                                                                                                                                                                             | 40                  | —                                            | db          | Vсм = AVdd/2                                    |
| CM42               | VOFFSET              | Op Amp Offset<br>Voltage <sup>(3)</sup>                                | —                                                                                                                                                                                                                                                                                             | ±5                  | —                                            | mV          |                                                 |
| CM43               | Vgain                | Open-Loop Voltage<br>Gain <sup>(3)</sup>                               | —                                                                                                                                                                                                                                                                                             | 90                  |                                              | db          |                                                 |
| CM44               | los                  | Input Offset Current                                                   | —                                                                                                                                                                                                                                                                                             | _                   | _                                            |             | See pad leakage<br>currents in Table 30-11      |
| CM45               | Ів                   | Input Bias Current                                                     | —                                                                                                                                                                                                                                                                                             | —                   | _                                            | _           | See pad leakage<br>currents in Table 30-11      |
| CM46               | Ιουτ                 | Output Current                                                         | —                                                                                                                                                                                                                                                                                             | _                   | 420                                          | μA          | With minimum value of RFEEDBACK (CM48)          |
| CM48               | RFEEDBACK            | Feedback Resistance<br>Value                                           | 8                                                                                                                                                                                                                                                                                             | -                   | _                                            | kΩ          |                                                 |
| CM49a              | VOADC                | Output Voltage<br>Measured at OAx Using<br>ADC <sup>(3,4)</sup>        | AVss + 0.077<br>AVss + 0.037<br>AVss + 0.018                                                                                                                                                                                                                                                  |                     | AVDD – 0.077<br>AVDD – 0.037<br>AVDD – 0.018 | V<br>V<br>V | Ιουτ = 420 μΑ<br>Ιουτ = 200 μΑ<br>Ιουτ = 100 μΑ |
| CM49b              | Vout                 | Output Voltage<br>Measured at OAxOUT<br>Pin <sup>(3,4,5)</sup>         | AVss + 0.210<br>AVss + 0.100<br>AVss + 0.050                                                                                                                                                                                                                                                  |                     | AVDD - 0.210<br>AVDD - 0.100<br>AVDD - 0.050 | V<br>V<br>V | Ιουτ = 420 μΑ<br>Ιουτ = 200 μΑ<br>Ιουτ = 100 μΑ |
| CM51               | RINT1 <sup>(6)</sup> | Internal Resistance 1<br>(Configuration A<br>and B) <sup>(3,4,5)</sup> | 198                                                                                                                                                                                                                                                                                           | 264                 | 317                                          | Ω           | Min = -40°C<br>Typ = +25°C<br>Max = +125°C      |

### TABLE 30-53: OP AMP/COMPARATOR SPECIFICATIONS (CONTINUED)

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

- 2: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.
- **3:** Parameter is characterized but not tested in manufacturing.
- 4: See Figure 25-6 for configuration information.
- 5: See Figure 25-7 for configuration information.
- 6: Resistances can vary by ±10% between op amps.

NOTES:

### 33.2 Package Details

### 28-Lead Skinny Plastic Dual In-Line (SP) – 300 mil Body [SPDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |          | INCHES |       |
|----------------------------|----------|----------|--------|-------|
| Dimensio                   | n Limits | MIN      | NOM    | MAX   |
| Number of Pins             | Ν        | 28       |        |       |
| Pitch                      | е        | .100 BSC |        |       |
| Top to Seating Plane       | А        | -        | -      | .200  |
| Molded Package Thickness   | A2       | .120     | .135   | .150  |
| Base to Seating Plane      | A1       | .015     | -      | -     |
| Shoulder to Shoulder Width | Е        | .290     | .310   | .335  |
| Molded Package Width       | E1       | .240     | .285   | .295  |
| Overall Length             | D        | 1.345    | 1.365  | 1.400 |
| Tip to Seating Plane       | L        | .110     | .130   | .150  |
| Lead Thickness             | С        | .008     | .010   | .015  |
| Upper Lead Width           | b1       | .040     | .050   | .070  |
| Lower Lead Width           | b        | .014     | .018   | .022  |
| Overall Row Spacing §      | eВ       | -        | -      | .430  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. § Significant Characteristic.

3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.

4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-070B

### 28-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |          |       |       |  |
|--------------------------|-------------|----------|-------|-------|--|
| Dimension                | n Limits    | MIN      | NOM   | MAX   |  |
| Number of Pins           | Ν           | 28       |       |       |  |
| Pitch                    | е           | 0.65 BSC |       |       |  |
| Overall Height           | Α           | -        | -     | 2.00  |  |
| Molded Package Thickness | A2          | 1.65     | 1.75  | 1.85  |  |
| Standoff                 | A1          | 0.05     | -     | -     |  |
| Overall Width            | E           | 7.40     | 7.80  | 8.20  |  |
| Molded Package Width     | E1          | 5.00     | 5.30  | 5.60  |  |
| Overall Length           | D           | 9.90     | 10.20 | 10.50 |  |
| Foot Length              | L           | 0.55     | 0.75  | 0.95  |  |
| Footprint                | L1          | 1.25 REF |       |       |  |
| Lead Thickness           | с           | 0.09     | -     | 0.25  |  |
| Foot Angle               | ¢           | 0°       | 4°    | 8°    |  |
| Lead Width               |             | 0.22     | _     | 0.38  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-073B

# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | MILLIMETERS |          |      |      |  |
|------------------------|-------------|----------|------|------|--|
| Dimension Limits       |             | MIN      | NOM  | MAX  |  |
| Number of Pins         | N           | 64       |      |      |  |
| Pitch                  | е           | 0.50 BSC |      |      |  |
| Overall Height         | A           | 0.80     | 0.90 | 1.00 |  |
| Standoff               | A1          | 0.00     | 0.02 | 0.05 |  |
| Contact Thickness      | A3          | 0.20 REF |      |      |  |
| Overall Width          | E           | 9.00 BSC |      |      |  |
| Exposed Pad Width      | E2          | 5.30     | 5.40 | 5.50 |  |
| Overall Length         | D           | 9.00 BSC |      |      |  |
| Exposed Pad Length     | D2          | 5.30     | 5.40 | 5.50 |  |
| Contact Width          | b           | 0.20     | 0.25 | 0.30 |  |
| Contact Length         | L           | 0.30     | 0.40 | 0.50 |  |
| Contact-to-Exposed Pad | K           | 0.20     | -    | -    |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-154A Sheet 2 of 2

| Section Name                                 | Update Description                                                                                                                                                             |  |  |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Section 30.0 "Electrical<br>Characteristics" | Throughout: qualifies all footnotes relating to the operation of analog modules below     VDDMIN (replaces "will have" with "may have")                                        |  |  |  |  |
|                                              | <ul> <li>Throughout: changes all references of SPI timing parameter symbol "TscP" to "FscP"</li> <li>Table 30-1: changes VDD range to 3.0V to 3.6V</li> </ul>                  |  |  |  |  |
|                                              | Table 30-4: removes Parameter DC12 (RAM Retention Voltage)                                                                                                                     |  |  |  |  |
|                                              | <ul> <li>Table 30-7: updates Maximum values at 10 and 20 MIPS</li> </ul>                                                                                                       |  |  |  |  |
|                                              | <ul> <li>Table 30-8: adds Maximum IPD values, and removes all ∆IWDT entries</li> </ul>                                                                                         |  |  |  |  |
|                                              | <ul> <li>Adds new Table 30-9 (Watchdog Timer Delta Current) with consolidated values<br/>removed from Table 30-8. All subsequent tables are renumbered accordingly.</li> </ul> |  |  |  |  |
|                                              | Table 30-10: adds footnote for all parameters for 1:2 Doze ratio     Table 30-11:                                                                                              |  |  |  |  |
|                                              | - changes Minimum and Maximum values for D120 and D130                                                                                                                         |  |  |  |  |
|                                              | <ul> <li>adds Minimum and Maximum values for D131</li> </ul>                                                                                                                   |  |  |  |  |
|                                              | <ul> <li>adds Minimum and Maximum values for D150 through D156, and removes<br/>Typical values</li> </ul>                                                                      |  |  |  |  |
|                                              | • Table 30-12:                                                                                                                                                                 |  |  |  |  |
|                                              | - reformats table for readability                                                                                                                                              |  |  |  |  |
|                                              | - changes IoL conditions for DO10                                                                                                                                              |  |  |  |  |
|                                              | Table 30-14: adds foothote to D135     Table 30-17: changes Minimum and Maximum values for OS20                                                                                |  |  |  |  |
|                                              | Table 30-19:     Table 30-19:                                                                                                                                                  |  |  |  |  |
|                                              | - splits temperature range and adds new values for F20a                                                                                                                        |  |  |  |  |
|                                              | <ul> <li>reduces temperature range for F20b to extended temperatures only</li> </ul>                                                                                           |  |  |  |  |
|                                              | • Table 30-20:                                                                                                                                                                 |  |  |  |  |
|                                              | <ul> <li>splits temperature range and adds new values for F21a</li> </ul>                                                                                                      |  |  |  |  |
|                                              | <ul> <li>reduces temperature range for F20b to extended temperatures only</li> </ul>                                                                                           |  |  |  |  |
|                                              | Iable 30-53:                                                                                                                                                                   |  |  |  |  |
|                                              | - adds footnote ("Parameter characterized") to multiple parameters                                                                                                             |  |  |  |  |
|                                              | <ul> <li>Table 30-55: adds Minimum and Maximum values for all CTMUI specifications, and<br/>removes Typical values</li> </ul>                                                  |  |  |  |  |
|                                              | <ul> <li>Table 30-57: adds new footnote to AD09</li> <li>Table 30-58:</li> </ul>                                                                                               |  |  |  |  |
|                                              | <ul> <li>removes all specifications for accuracy with external voltage references</li> <li>removes Typical values for AD23a and AD24a</li> </ul>                               |  |  |  |  |
|                                              | <ul> <li>replaces Minimum and Maximum values for AD21a, AD22a, AD23a and AD24a<br/>with new values, split by Industrial and Extended temperatures</li> </ul>                   |  |  |  |  |
|                                              | - removes Maximum value of AD30                                                                                                                                                |  |  |  |  |
|                                              | - removes Minimum values from AD31a and AD32a                                                                                                                                  |  |  |  |  |
|                                              | - adds of changes Typical values for AD30, AD31a, AD32a and AD33a<br>• Table 30-50                                                                                             |  |  |  |  |
|                                              | <ul> <li>removes all specifications for accuracy with external voltage references</li> </ul>                                                                                   |  |  |  |  |
|                                              | <ul> <li>removes Maximum value of AD30</li> </ul>                                                                                                                              |  |  |  |  |
|                                              | <ul> <li>removes Typical values for AD23b and AD24b</li> </ul>                                                                                                                 |  |  |  |  |
|                                              | - replaces Minimum and Maximum values for AD21b, AD22b, AD23b and AD24b                                                                                                        |  |  |  |  |
|                                              | with new values, split by Industrial and Extended temperatures                                                                                                                 |  |  |  |  |
|                                              | <ul> <li>removes withintum and waximum values from AD310, AD320, AD330 and AD340</li> <li>adds or changes Typical values for AD30, AD31a, AD32a and AD33a</li> </ul>           |  |  |  |  |
|                                              | Table 30-61: Adds footnote to AD51                                                                                                                                             |  |  |  |  |
| Section 32.0 "DC and AC                      | Updates Figure 32-6 (Typical IDD @ 3.3V) with individual current vs. processor speed                                                                                           |  |  |  |  |
| Device Characteristics                       | curves for the different program memory sizes                                                                                                                                  |  |  |  |  |
| Graphs"                                      |                                                                                                                                                                                |  |  |  |  |
| Section 33.0 "Packaging                      | • Replaces drawing C04-149C (64-pin QFN, 7.15 x 7.15 exposed pad) with C04-154A                                                                                                |  |  |  |  |
| Information"                                 | (64-pin QFN, 5.4 x 5.4 exposed pad)                                                                                                                                            |  |  |  |  |

### TABLE A-5: MAJOR SECTION UPDATES (CONTINUED)