

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                        |
|----------------------------|-------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                           |
| Core Size                  | 16-Bit                                                                        |
| Speed                      | 70 MIPs                                                                       |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                 |
| Number of I/O              | 35                                                                            |
| Program Memory Size        | 64KB (22K x 24)                                                               |
| Program Memory Type        | FLASH                                                                         |
| EEPROM Size                | -                                                                             |
| RAM Size                   | 4K x 16                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                     |
| Data Converters            | A/D 9x10b/12b                                                                 |
| Oscillator Type            | Internal                                                                      |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                 |
| Package / Case             | 44-TQFP                                                                       |
| Supplier Device Package    | 44-TQFP (10x10)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep64mc204-i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.7 CPU Control Registers

| R/W-0               | ) R/W-0                                | R/W-0                  | R/W-0                       | R/C-0                    | R/C-0              | R-0               | R/W-0           |
|---------------------|----------------------------------------|------------------------|-----------------------------|--------------------------|--------------------|-------------------|-----------------|
| 0A <sup>(1)</sup>   | OB <sup>(1)</sup>                      | SA <sup>(1,4)</sup>    | SB <sup>(1,4)</sup>         | OAB <sup>(1)</sup>       | SAB <sup>(1)</sup> | DA <sup>(1)</sup> | DC              |
| bit 15              |                                        |                        |                             |                          |                    |                   | bit 8           |
|                     |                                        |                        |                             |                          |                    |                   |                 |
| R/W-0 <sup>(2</sup> | R/W-0 <sup>(2,3)</sup>                 | R/W-0 <sup>(2,3)</sup> | R-0                         | R/W-0                    | R/W-0              | R/W-0             | R/W-0           |
| IPL2                | IPL1                                   | IPL0                   | RA                          | N                        | OV                 | Z                 | С               |
| bit 7               |                                        |                        |                             |                          |                    |                   | bit 0           |
|                     |                                        |                        |                             |                          |                    |                   |                 |
| Legend:             |                                        | C = Clearable          | bit                         |                          |                    |                   |                 |
| R = Reada           | able bit                               | W = Writable           | bit                         | U = Unimpler             | mented bit, read   | l as '0'          |                 |
| -n = Value          | e at POR                               | '1'= Bit is set        |                             | '0' = Bit is cle         | ared               | x = Bit is unkr   | nown            |
|                     |                                        |                        |                             |                          |                    |                   |                 |
| bit 15              | OA: Accumu                             | lator A Overflow       | v Status bit <sup>(1)</sup> |                          |                    |                   |                 |
|                     | 1 = Accumula                           | ator A has over        | flowed                      |                          |                    |                   |                 |
|                     | 0 = Accumula                           | ator A has not c       | verflowed                   |                          |                    |                   |                 |
| bit 14              | OB: Accumu                             | lator B Overflov       | v Status bit <sup>(1)</sup> |                          |                    |                   |                 |
|                     | 1 = Accumula                           | ator B has over        | flowed                      |                          |                    |                   |                 |
| hit 13              |                                        | lator A Saturatio      | n 'Sticky' Sta              | tue hit(1,4)             |                    |                   |                 |
| DIL 15              | $1 = \Delta c cumula$                  | ator A is saturat      | ed or has her               | n saturated at           | some time          |                   |                 |
|                     | 0 = Accumula                           | ator A is not sat      | urated                      |                          | Some time          |                   |                 |
| bit 12              | SB: Accumu                             | lator B Saturatio      | on 'Sticky' Sta             | tus bit <sup>(1,4)</sup> |                    |                   |                 |
|                     | 1 = Accumula                           | ator B is satura       | ed or has bee               | en saturated at          | some time          |                   |                 |
|                     | 0 = Accumula                           | ator B is not sat      | urated                      |                          |                    |                   |                 |
| bit 11              | <b>OAB:</b> OA    (                    | OB Combined A          | ccumulator O                | verflow Status           | bit <sup>(1)</sup> |                   |                 |
|                     | 1 = Accumula                           | ators A or B have      | ve overflowed               |                          |                    |                   |                 |
|                     | 0 = Neither A                          | Accumulators A         | or B have ove               | erflowed                 | (1)                |                   |                 |
| bit 10              | SAB: SA    S                           | B Combined A           | cumulator 'Si               | icky Status bit          |                    | <b>1</b>          |                 |
|                     | 1 = Accumula  0 = Neither A            | ators A or B are       | or B are satur              | nave been sat            | urated at some     | time              |                 |
| hit 9               |                                        | Active hit(1)          |                             | alou                     |                    |                   |                 |
| bit 0               | 1 = DO loop is                         | s in progress          |                             |                          |                    |                   |                 |
|                     | 0 = DO loop is                         | s not in progres       | S                           |                          |                    |                   |                 |
| bit 8               | DC: MCU AL                             | U Half Carry/Bo        | orrow bit                   |                          |                    |                   |                 |
|                     | 1 = A carry-o                          | out from the 4th       | low-order bit (             | for byte-sized o         | data) or 8th low-  | order bit (for wo | ord-sized data) |
|                     | of the re                              | sult occurred          |                             |                          |                    |                   |                 |
|                     | 0 = No carry                           | -out from the 4        | th low-order t              | bit (for byte-siz        | ed data) or 8th    | low-order bit (1  | for word-sized  |
|                     | uala) U                                |                        |                             |                          |                    |                   |                 |
| Note 1:             | This bit is availabl                   | e on dsPIC33E          | PXXXMC20X                   | /50X and dsPl            | C33EPXXXGP         | 50X devices on    | ly.             |
| 2:                  | The IPL<2:0> bits                      | are concatenat         | ed with the IF              | PL<3> bit (COR           | RCON<3>) to fo     | rm the CPU Inte   | errupt Priority |
|                     | Level. The value I<br>IPL< $3 > = 1$ . | n parentheses i        | naicates the I              | PL, IT IPL<3> =          | = ⊥. User interru  | ipts are disable  | a wnen          |

#### REGISTER 3-1: SR: CPU STATUS REGISTER

- 3: The IPL<2:0> Status bits are read-only when the NSTDIS bit (INTCON1<15>) = 1.
- **4:** A data write to the SR register can modify the SA and SB bits by either a data write to SA and SB or by clearing the SAB bit. To avoid a possible SA or SB bit write race condition, the SA and SB bits should not be modified using bit operations.

| SFR<br>Name | Addr. | Bit 15                                                     | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9        | Bit 8       | Bit 7         | Bit 6        | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------|------------------------------------------------------------|--------|--------|--------|--------|--------|--------------|-------------|---------------|--------------|-------|--------|-------|-------|-------|-------|---------------|
| TMR1        | 0100  |                                                            |        |        |        |        |        |              | Timer1      | Register      |              |       |        |       |       |       |       | xxxx          |
| PR1         | 0102  |                                                            |        |        |        |        |        |              | Period F    | Register 1    |              |       |        |       |       |       |       | FFFF          |
| T1CON       | 0104  | TON                                                        | _      | TSIDL  | _      | _      | _      | _            | _           | _             | TGATE        | TCKP  | S<1:0> | _     | TSYNC | TCS   | —     | 0000          |
| TMR2        | 0106  |                                                            |        |        |        |        |        |              | Timer2      | Register      |              |       |        |       |       |       |       | xxxx          |
| TMR3HLD     | 0108  | Timer3 Holding Register (for 32-bit timer operations only) |        |        |        |        |        |              |             | xxxx          |              |       |        |       |       |       |       |               |
| TMR3        | 010A  |                                                            |        |        |        |        |        |              | Timer3      | Register      |              |       |        |       |       |       |       | xxxx          |
| PR2         | 010C  | Period Register 2                                          |        |        |        |        |        |              |             |               | FFFF         |       |        |       |       |       |       |               |
| PR3         | 010E  |                                                            |        |        |        |        |        |              | Period F    | Register 3    |              |       |        |       |       |       |       | FFFF          |
| T2CON       | 0110  | TON                                                        | _      | TSIDL  | _      | _      | _      | _            | _           | _             | TGATE        | TCKP  | S<1:0> | T32   | _     | TCS   | —     | 0000          |
| T3CON       | 0112  | TON                                                        | _      | TSIDL  | _      | _      | _      | _            | _           | _             | TGATE        | TCKP  | S<1:0> | _     | _     | TCS   | —     | 0000          |
| TMR4        | 0114  |                                                            |        |        |        |        |        |              | Timer4      | Register      |              |       |        |       |       |       |       | xxxx          |
| TMR5HLD     | 0116  |                                                            |        |        |        |        | Т      | imer5 Holdii | ng Register | (for 32-bit o | perations on | ly)   |        |       |       |       |       | xxxx          |
| TMR5        | 0118  |                                                            |        |        |        |        |        |              | Timer5      | Register      |              |       |        |       |       |       |       | xxxx          |
| PR4         | 011A  | Period Register 4 FF                                       |        |        |        |        |        |              |             | FFFF          |              |       |        |       |       |       |       |               |
| PR5         | 011C  |                                                            |        |        |        |        |        |              | Period F    | Register 5    |              |       |        |       |       |       |       | FFFF          |
| T4CON       | 011E  | TON                                                        | _      | TSIDL  | _      | —      | —      | _            | _           | _             | TGATE        | TCKP  | S<1:0> | T32   | —     | TCS   | —     | 0000          |
| T5CON       | 0120  | TON                                                        |        | TSIDL  | —      | —      | —      | _            | _           | _             | TGATE        | TCKP  | S<1:0> | —     | _     | TCS   | —     | 0000          |

## TABLE 4-8: TIMER1 THROUGH TIMER5 REGISTER MAP

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| File Name  | Addr          | Bit 15 | Bit 14    | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8      | Bit 7        | Bit 6    | Bit 5          | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All    |
|------------|---------------|--------|-----------|---------|--------|--------|--------|--------|------------|--------------|----------|----------------|-------|-------|-------|--------|--------|--------|
|            | 0.400         |        |           |         |        |        |        |        | Cas dafini | tion         |          |                |       |       |       |        |        | Resets |
|            | 0400-<br>041E |        |           |         |        |        |        |        | See defini | tion when wi | IN = x   |                |       |       |       |        |        |        |
| C1BUFPNT1  | 0420          |        | F3B       | P<3:0>  |        |        | F2BI   | ><3:0> |            |              | F1BP     | o<3:0>         |       |       | F0BP  | <3:0>  |        | 0000   |
| C1BUFPNT2  | 0422          |        | F7B       | P<3:0>  |        |        | F6BI   | ><3:0> |            |              | F5BP     | <b>2</b> <3:0> |       |       | F4BP  | <3:0>  |        | 0000   |
| C1BUFPNT3  | 0424          |        | F11B      | 3P<3:0> |        |        | F10B   | P<3:0> |            |              | F9BP     | <b>2</b> <3:0> |       |       | F8BP  | <3:0>  |        | 0000   |
| C1BUFPNT4  | 0426          |        | F15E      | 3P<3:0> |        |        | F14B   | P<3:0> |            |              | F13B     | P<3:0>         |       |       | F12B  | ><3:0> |        | 0000   |
| C1RXM0SID  | 0430          |        |           |         | SID    | :10:3> |        |        |            |              | SID<2:0> |                | _     | MIDE  | _     | EID<   | 17:16> | xxxx   |
| C1RXM0EID  | 0432          |        |           |         | EID≪   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> |       |        |        | xxxx   |
| C1RXM1SID  | 0434          |        |           |         | SID    | :10:3> |        |        |            |              | SID<2:0> |                | —     | MIDE  | —     | EID<   | 17:16> | xxxx   |
| C1RXM1EID  | 0436          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> |       |        |        | xxxx   |
| C1RXM2SID  | 0438          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                | —     | MIDE  | —     | EID<   | 17:16> | xxxx   |
| C1RXM2EID  | 043A          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | 7:0>  |       | -      |        | xxxx   |
| C1RXF0SID  | 0440          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                | —     | EXIDE | —     | EID<   | 17:16> | xxxx   |
| C1RXF0EID  | 0442          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | 7:0>  |       | -      |        | xxxx   |
| C1RXF1SID  | 0444          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                | —     | EXIDE | —     | EID<   | 17:16> | xxxx   |
| C1RXF1EID  | 0446          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> |       | -      |        | xxxx   |
| C1RXF2SID  | 0448          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                | —     | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF2EID  | 044A          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> | _     | _      |        | xxxx   |
| C1RXF3SID  | 044C          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                |       | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF3EID  | 044E          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> | _     | _      |        | xxxx   |
| C1RXF4SID  | 0450          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                |       | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF4EID  | 0452          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> | _     | _      |        | xxxx   |
| C1RXF5SID  | 0454          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                |       | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF5EID  | 0456          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> | _     | _      |        | xxxx   |
| C1RXF6SID  | 0458          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                |       | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF6EID  | 045A          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> |       | -      |        | xxxx   |
| C1RXF7SID  | 045C          |        |           |         | SID<   | :10:3> |        |        |            | _            | SID<2:0> |                |       | EXIDE | —     | EID<   | 17:16> | xxxx   |
| C1RXF7EID  | 045E          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> | _     | _      |        | xxxx   |
| C1RXF8SID  | 0460          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                |       | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF8EID  | 0462          |        |           |         | EID<   | :15:8> |        |        |            |              |          |                | EID<  | :7:0> | _     | _      |        | xxxx   |
| C1RXF9SID  | 0464          |        |           |         | SID<   | :10:3> |        |        |            |              | SID<2:0> |                |       | EXIDE | _     | EID<   | 17:16> | xxxx   |
| C1RXF9EID  | 0466          |        | EID<15:8> |         |        |        |        |        |            |              |          | EID<           | :7:0> |       | -     |        | xxxx   |        |
| C1RXF10SID | 0468          |        | SID<10:3> |         |        |        |        |        |            | SID<2:0>     |          | —              | EXIDE | —     | EID<  | 17:16> | xxxx   |        |
| C1RXF10EID | 046A          |        | EID<15:8> |         |        |        |        |        |            |              |          |                | EID<  | 7:0>  |       | _      |        | xxxx   |
| C1RXF11SID | 046C          |        |           |         | SID    | :10:3> |        |        |            |              | SID<2:0> |                | —     | EXIDE | _     | EID<   | 17:16> | xxxx   |

## TABLE 4-23: ECAN1 REGISTER MAP WHEN WIN (C1CTRL1<0>) = 1 FOR dsPIC33EPXXXMC/GP50X DEVICES ONLY

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-24: CRC REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14                   | Bit 13 | Bit 12 | Bit 11                | Bit 10   | Bit 9 | Bit 8    | Bit 7        | Bit 6  | Bit 5   | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------------------------|--------|--------|-----------------------|----------|-------|----------|--------------|--------|---------|-------|---------|-------|-------|-------|---------------|
| CRCCON1   | 0640  | CRCEN  | —                        | CSIDL  |        | V                     | WORD<4:( | )>    |          | CRCFUL       | CRCMPT | CRCISEL | CRCGO | LENDIAN | —     | -     | —     | 0000          |
| CRCCON2   | 0642  | _      | _                        | _      |        | DWIDTH<4:0> PLEN<4:0> |          |       |          |              |        |         |       | 0000    |       |       |       |               |
| CRCXORL   | 0644  |        | X<15:1>000               |        |        |                       |          |       |          |              |        | 0000    |       |         |       |       |       |               |
| CRCXORH   | 0646  |        | X<31:16> 000             |        |        |                       |          |       |          |              |        | 0000    |       |         |       |       |       |               |
| CRCDATL   | 0648  |        |                          |        |        |                       |          |       | CRC Data | Input Low V  | Vord   |         |       |         |       |       |       | 0000          |
| CRCDATH   | 064A  |        |                          |        |        |                       |          |       | CRC Data | Input High \ | Nord   |         |       |         |       |       |       | 0000          |
| CRCWDATL  | 064C  |        | CRC Result Low Word 0000 |        |        |                       |          |       |          |              |        |         | 0000  |         |       |       |       |               |
| CRCWDATH  | 064E  |        | CRC Result High Word 000 |        |        |                       |          |       |          |              |        |         |       | 0000    |       |       |       |               |

Legend: — = unimplemented, read as '0'. Shaded bits are not used in the operation of the programmable CRC module.

# TABLE 4-25: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP FOR dsPIC33EPXXXGP/MC202/502 AND PIC24EPXXXGP/MC202 DEVICES ONLY DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12     | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|------------|--------|--------|-------|-------|-------|--------------|-------|-------|-------|--------|-------|-------|---------------|
| RPOR0        | 0680  | _      | —      |        |            | RP35F  | R<5:0> |       |       | —     | — RP20R<5:0> |       |       |       |        |       |       | 0000          |
| RPOR1        | 0682  | _      | _      |        | RP37R<5:0> |        |        |       |       |       | _            |       |       | RP36F | २<5:0> |       |       | 0000          |
| RPOR2        | 0684  | _      | _      |        |            | RP39F  | २<5:0> |       |       | —     | _            |       |       | RP38F | २<5:0> |       |       | 0000          |
| RPOR3        | 0686  | _      | _      |        | RP41R<5:0> |        |        |       |       | —     | _            |       |       | RP40F | २<5:0> |       |       | 0000          |
| RPOR4        | 0688  | _      | —      |        |            | RP43F  | R<5:0> |       |       | _     | - RP42R<5:0> |       |       |       |        |       | 0000  |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# TABLE 4-26: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP FOR dsPIC33EPXXXGP/MC203/503 AND PIC24EPXXXGP/MC203 DEVICES ONLY DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5        | Bit 4 | Bit 3 | Bit 2  | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|--------------|-------|-------|--------|-------|-------|---------------|
| RPOR0        | 0680  | —      | _      |        |        | RP35   | R<5:0> |       |       | _     | _     |              |       | RP20  | R<5:0> |       |       | 0000          |
| RPOR1        | 0682  | _      | _      |        |        | RP37   | २<5:0> |       |       | _     | _     |              |       | RP36  | २<5:0> |       |       | 0000          |
| RPOR2        | 0684  | _      | _      |        |        | RP39   | २<5:0> |       |       | _     | _     | RP38R<5:0>   |       |       |        |       |       | 0000          |
| RPOR3        | 0686  | _      | _      |        |        | RP41   | २<5:0> |       |       | _     | _     |              |       | RP40  | २<5:0> |       |       | 0000          |
| RPOR4        | 0688  | _      | _      |        |        | RP43   | २<5:0> |       |       | _     | _     |              |       | RP42  | २<5:0> |       |       | 0000          |
| RPOR5        | 068A  | _      | _      | _      | _      | _      | _      | _     | _     | _     | _     | _            | _     | _     | _      | _     | _     | 0000          |
| RPOR6        | 068C  |        |        | -      | —      | _      |        | —     |       |       | _     | - RP56R<5:0> |       |       |        |       | 0000  |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| TABLE 4-33: | : PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMC20X DEVIC | ES ONLY |
|-------------|------------------------------------------------------------------------|---------|
|-------------|------------------------------------------------------------------------|---------|

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|------------|--------|-------|-------|-------|--------------|-------|-------|------------|-------|-------|-------|---------------|
| RPINR0       | 06A0  | —      |        |        |        | INT1R<6:0> | •      |       |       | —     | _            | —     | —     | —          | —     | —     | _     | 0000          |
| RPINR1       | 06A2  | _      | _      | _      | _      | _          | _      | _     | —     | _     | - INT2R<6:0> |       |       |            |       |       |       | 0000          |
| RPINR3       | 06A6  | _      |        | _      | _      | _          | _      | _     | —     | _     | - T2CKR<6:0> |       |       |            |       |       | 0000  |               |
| RPINR7       | 06AE  | _      |        |        |        | IC2R<6:0>  |        |       |       | _     | - IC1R<6:0>  |       |       |            |       |       | 0000  |               |
| RPINR8       | 06B0  | _      |        |        |        | IC4R<6:0>  |        |       |       | _     | – IC3R<6:0>  |       |       |            |       |       | 0000  |               |
| RPINR11      | 06B6  | _      | _      | —      | —      | —          | —      | _     | —     | _     |              |       | (     | DCFAR<6:0  | >     |       |       | 0000          |
| RPINR12      | 06B8  | _      |        |        |        | FLT2R<6:0> | >      |       |       | _     |              |       |       | FLT1R<6:0> | >     |       |       | 0000          |
| RPINR14      | 06BC  | _      |        |        | (      | QEB1R<6:0  | >      |       |       | _     |              |       | (     | QEA1R<6:0  | >     |       |       | 0000          |
| RPINR15      | 06BE  | _      |        |        | Н      | OME1R<6:0  | )>     |       |       | _     |              |       | I     | NDX1R<6:0  | >     |       |       | 0000          |
| RPINR18      | 06C4  | _      | _      | _      | _      | _          | _      | _     | _     | _     |              |       | ι     | J1RXR<6:0  | >     |       |       | 0000          |
| RPINR19      | 06C6  | _      | _      | _      | _      | _          | _      | _     | —     | _     |              |       | ι     | J2RXR<6:0  | >     |       |       | 0000          |
| RPINR22      | 06CC  | _      |        | •      | S      | CK2INR<6:0 | )>     | •     | •     | _     |              |       |       | SDI2R<6:0> | >     |       |       | 0000          |
| RPINR23      | 06CE  | _      | _      | —      | —      | —          | —      | _     | —     | _     | — SS2R<6:0>  |       |       |            |       |       | 0000  |               |
| RPINR37      | 06EA  | _      |        | •      | S      | YNCI1R<6:0 | )>     | •     | •     |       |              |       |       |            |       |       | 0000  |               |
| RPINR38      | 06EC  | _      |        |        | D      | CMP1R<6:   | 0>     |       |       | _     |              |       |       |            |       |       | 0000  |               |
| RPINR39      | 06EE  | _      |        |        | D      | CMP3R<6:   | 0>     |       |       |       |              |       | D     | CMP2R<6:   | 0>    |       |       | 0000          |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### 4.8.1 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the Program Space without going through Data Space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a Program Space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to Data Space addresses. Program memory can thus be regarded as two 16-bit-wide word address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space that contains the least significant data word. TBLRDH and TBLWTH access the space that contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from Program Space. Both function as either byte or word operations.

- TBLRDL (Table Read Low):
  - In Word mode, this instruction maps the lower word of the Program Space location (P<15:0>) to a data address (D<15:0>)

- In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when Byte Select is '1'; the lower byte is selected when it is '0'.
- TBLRDH (Table Read High):
  - In Word mode, this instruction maps the entire upper word of a program address (P<23:16>) to a data address. The 'phantom' byte (D<15:8>) is always '0'.
  - In Byte mode, this instruction maps the upper or lower byte of the program word to D<7:0> of the data address in the TBLRDL instruction. The data is always '0' when the upper 'phantom' byte is selected (Byte Select = 1).

In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a Program Space address. The details of their operation are explained in **Section 5.0 "Flash Program Memory"**.

For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user application and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space.



## FIGURE 4-23: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0                                                                        | U-0   | U-0          | U-0   | U-0          | U-0              | U-0      | U-0   |  |  |
|----------------------------------------------------------------------------|-------|--------------|-------|--------------|------------------|----------|-------|--|--|
| —                                                                          | —     | —            | —     | —            | —                | —        | —     |  |  |
| bit 15                                                                     |       |              |       |              |                  |          | bit 8 |  |  |
|                                                                            |       |              |       |              |                  |          |       |  |  |
| R/W-0                                                                      | R/W-0 | R/W-0        | R/W-0 | R/W-0        | R/W-0            | R/W-0    | R/W-0 |  |  |
|                                                                            |       |              | STB<  | 23:16>       |                  |          |       |  |  |
| bit 7                                                                      |       |              |       |              |                  |          | bit 0 |  |  |
|                                                                            |       |              |       |              |                  |          |       |  |  |
| Legend:                                                                    |       |              |       |              |                  |          |       |  |  |
| R = Readable                                                               | bit   | W = Writable | bit   | U = Unimpler | mented bit, read | d as '0' |       |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |              |       |              |                  |          |       |  |  |

## REGISTER 8-5: DMAXSTBH: DMA CHANNEL X START ADDRESS REGISTER B (HIGH)

bit 15-8 Unimplemented: Read as '0'

bit 7-0 STB<23:16>: Secondary Start Address bits (source or destination)

## REGISTER 8-6: DMAXSTBL: DMA CHANNEL X START ADDRESS REGISTER B (LOW)

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | STE   | <15:8>           |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | ST    | 3<7:0>           |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable    | bit   | W = Writable b   | oit   | U = Unimpler     | mented bit, rea | id as '0'       |       |
| -n = Value at F | POR   | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-0 **STB<15:0>:** Secondary Start Address bits (source or destination)

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0         | U-0 | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   |
|-------------|-----|-------|-------|-------|-------|-------|-------|
| —           | —   | —     | —     | —     | —     | —     | —     |
| bit 15      |     |       |       |       |       |       | bit 8 |
|             |     |       |       |       |       |       |       |
| U-0         | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| —           | —   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7       |     |       |       |       |       |       | bit 0 |
|             |     |       |       |       |       |       |       |
| I a manuali |     |       |       |       |       |       |       |

## REGISTER 9-4: OSCTUN: FRC OSCILLATOR TUNING REGISTER

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-6 Unimplemented: Read as '0'

bit 5-0 **TUN<5:0>:** FRC Oscillator Tuning bits 011111 = Maximum frequency deviation of 1.453% (7.477 MHz) 011110 = Center frequency + 1.406% (7.474 MHz) •••• 000001 = Center frequency + 0.047% (7.373 MHz) 000000 = Center frequency (7.37 MHz nominal) 111111 = Center frequency - 0.047% (7.367 MHz) ••• 100001 = Center frequency - 1.453% (7.263 MHz) 100000 = Minimum frequency deviation of -1.5% (7.259 MHz)

## REGISTER 11-17: RPINR39: PERIPHERAL PIN SELECT INPUT REGISTER 39 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

|              | R/W-0                                 | R/W-0                                                    | R/W-0                               | R/W-0                   | R/W-0           | R/W-0            | R/W-0          |
|--------------|---------------------------------------|----------------------------------------------------------|-------------------------------------|-------------------------|-----------------|------------------|----------------|
| —            |                                       |                                                          |                                     | DTCMP3R<6:0             | )>              |                  |                |
| bit 15       |                                       |                                                          |                                     |                         |                 |                  | bit 8          |
|              |                                       |                                                          |                                     |                         |                 |                  |                |
| U-0          | R/W-0                                 | R/W-0                                                    | R/W-0                               | R/W-0                   | R/W-0           | R/W-0            | R/W-0          |
|              |                                       |                                                          |                                     | DTCMP2R<6:0             | )>              |                  |                |
| bit 7        |                                       |                                                          |                                     |                         |                 |                  | bit 0          |
|              |                                       |                                                          |                                     |                         |                 |                  |                |
| Legend:      |                                       |                                                          |                                     |                         |                 |                  |                |
| R = Readab   | le bit                                | W = Writable I                                           | oit                                 | U = Unimplen            | nented bit, rea | ad as '0'        |                |
| -n = Value a | t POR                                 | '1' = Bit is set                                         |                                     | '0' = Bit is clea       | ared            | x = Bit is unkr  | nown           |
| bit 14-8     | DTCMP3R<<br>(see Table 1<br>1111001 = | 6:0>: Assign PW<br>1-2 for input pin<br>nput tied to RPI | /M Dead-Tim<br>selection nun<br>121 | e Compensatio<br>nbers) | n Input 3 to th | ne Corresponding | g RPn Pin bits |
|              | 0000001 =<br>0000000 =                | nput tied to CMI<br>nput tied to Vss                     | P1                                  |                         |                 |                  |                |
| bit 7        | 0000001 =<br>0000000 =<br>Unimpleme   | nput tied to CMI<br>nput tied to Vss<br>nted: Read as '0 | 21<br>)'                            |                         |                 |                  |                |

## 13.0 TIMER2/3 AND TIMER4/5

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Timers" (DS70362) of the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The Timer2/3 and Timer4/5 modules are 32-bit timers, which can also be configured as four independent 16-bit timers with selectable operating modes.

As 32-bit timers, Timer2/3 and Timer4/5 operate in three modes:

- Two Independent 16-Bit Timers (e.g., Timer2 and Timer3) with all 16-Bit Operating modes (except Asynchronous Counter mode)
- Single 32-Bit Timer
- Single 32-Bit Synchronous Counter
- They also support these features:
- Timer Gate Operation
- Selectable Prescaler Settings
- Timer Operation during Idle and Sleep modes
- Interrupt on a 32-Bit Period Register Match
- Time Base for Input Capture and Output Compare Modules (Timer2 and Timer3 only)
- ADC1 Event Trigger (32-bit timer pairs, and Timer3 and Timer5 only)

Individually, all four of the 16-bit timers can function as synchronous timers or counters. They also offer the features listed previously, except for the event trigger; this is implemented only with Timer2/3. The operating modes and enabled features are determined by setting the appropriate bit(s) in the T2CON, T3CON, and T4CON, T5CON registers. T2CON and T4CON are shown in generic form in Register 13-1. T3CON and T5CON are shown in Register 13-2.

For 32-bit timer/counter operation, Timer2 and Timer4 are the least significant word (lsw); Timer3 and Timer5 are the most significant word (msw) of the 32-bit timers.

Note: For 32-bit operation, T3CON and T5CON control bits are ignored. Only T2CON and T4CON control bits are used for setup and control. Timer2 and Timer4 clock and gate inputs are utilized for the 32-bit timer modules, but an interrupt is generated with the Timer3 and Timer5 interrupt flags.

A block diagram for an example 32-bit timer pair (Timer2/3 and Timer4/5) is shown in Figure 13-3.

Note: Only Timer2, 3, 4 and 5 can trigger a DMA data transfer.

## 14.1 Input Capture Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 14.1.1 KEY RESOURCES

- "Input Capture" (DS70352) in the "dsPIC33/ PIC24 Family Reference Manual"
- · Code Samples
- · Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0                                                                   | U-0   | R/W-0          | R/W-0 | R/W-0        | R/W-0           | R/W-0           | R/W-0 |
|-----------------------------------------------------------------------|-------|----------------|-------|--------------|-----------------|-----------------|-------|
| —                                                                     | _     |                |       | DTR)         | <13:8>          |                 |       |
| bit 15                                                                |       |                |       |              |                 |                 | bit 8 |
|                                                                       |       |                |       |              |                 |                 |       |
| R/W-0                                                                 | R/W-0 | R/W-0          | R/W-0 | R/W-0        | R/W-0           | R/W-0           | R/W-0 |
|                                                                       |       |                | DTR   | 2x<7:0>      |                 |                 |       |
| bit 7                                                                 |       |                |       |              |                 |                 | bit 0 |
|                                                                       |       |                |       |              |                 |                 |       |
| Legend:                                                               |       |                |       |              |                 |                 |       |
| R = Readable                                                          | bit   | W = Writable b | oit   | U = Unimpler | nented bit, rea | d as '0'        |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is un |       |                |       |              |                 | x = Bit is unkr | nown  |

## REGISTER 16-10: DTRx: PWMx DEAD-TIME REGISTER

bit 15-14 Unimplemented: Read as '0'

bit 13-0 DTRx<13:0>: Unsigned 14-Bit Dead-Time Value for PWMx Dead-Time Unit bits

#### REGISTER 16-11: ALTDTRx: PWMx ALTERNATE DEAD-TIME REGISTER

| U-0             | U-0   | R/W-0            | R/W-0         | R/W-0            | R/W-0            | R/W-0           | R/W-0 |  |  |
|-----------------|-------|------------------|---------------|------------------|------------------|-----------------|-------|--|--|
| —               | —     |                  | ALTDTRx<13:8> |                  |                  |                 |       |  |  |
| bit 15          |       |                  |               |                  |                  |                 | bit 8 |  |  |
|                 |       |                  |               |                  |                  |                 |       |  |  |
| R/W-0           | R/W-0 | R/W-0            | R/W-0         | R/W-0            | R/W-0            | R/W-0           | R/W-0 |  |  |
|                 |       |                  | ALTDT         | Rx<7:0>          |                  |                 |       |  |  |
| bit 7           |       |                  |               |                  |                  |                 | bit 0 |  |  |
|                 |       |                  |               |                  |                  |                 |       |  |  |
| Legend:         |       |                  |               |                  |                  |                 |       |  |  |
| R = Readable    | bit   | W = Writable I   | bit           | U = Unimplen     | nented bit, read | d as '0'        |       |  |  |
| -n = Value at F | POR   | '1' = Bit is set |               | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |  |  |

bit 15-14 Unimplemented: Read as '0'

bit 13-0 ALTDTRx<13:0>: Unsigned 14-Bit Dead-Time Value for PWMx Dead-Time Unit bits

| R/W-0         | R/W-0               | R/W-0                      | R/W-0           | U-0               | U-0                 | U-0              | U-0           |
|---------------|---------------------|----------------------------|-----------------|-------------------|---------------------|------------------|---------------|
|               | TRGDI               | V<3:0>                     |                 | —                 | —                   | —                | —             |
| bit 15        |                     |                            |                 |                   |                     |                  | bit 8         |
|               |                     |                            |                 |                   |                     |                  |               |
| U-0           | U-0                 | R/W-0                      | R/W-0           | R/W-0             | R/W-0               | R/W-0            | R/W-0         |
| —             | — — TRGSTRT<5:0>(1) |                            |                 |                   |                     |                  |               |
| bit 7         |                     |                            |                 |                   |                     |                  | bit 0         |
|               |                     |                            |                 |                   |                     |                  |               |
| Legend:       |                     |                            |                 |                   |                     |                  |               |
| R = Readable  | e bit               | W = Writable               | bit             | U = Unimplen      | nented bit, read    | as '0'           |               |
| -n = Value at | POR                 | '1' = Bit is set           |                 | '0' = Bit is clea | ared                | x = Bit is unkn  | own           |
|               |                     |                            |                 |                   |                     |                  |               |
| bit 15-12     | TRGDIV<3:0          | <b>)&gt;:</b> Trigger # Ou | tput Divider b  | vits              |                     |                  |               |
|               | 1111 <b>= Trigg</b> | er output for ev           | ery 16th trigg  | er event          |                     |                  |               |
|               | 1110 <b>= Trigg</b> | er output for ev           | ery 15th trigg  | er event          |                     |                  |               |
|               | 1101 <b>= Trigg</b> | er output for ev           | ery 14th trigg  | er event          |                     |                  |               |
|               | 1100 = Trigg        | er output for ev           | ery 13th trigg  | er event          |                     |                  |               |
|               | 1011 = Irigg        | er output for ev           | ery 12th trigg  | er event          |                     |                  |               |
|               | 1010 = Trigg        | per output for ev          | ery 11th trigge | er event          |                     |                  |               |
|               | 1001 - Trigg        | er output for ev           | ery 9th triage  | r event           |                     |                  |               |
|               | 0111 = Trigg        | er output for ev           | erv 8th triage  | r event           |                     |                  |               |
|               | 0110 = Trigg        | er output for ev           | erv 7th triage  | r event           |                     |                  |               |
|               | 0101 = Trigg        | er output for ev           | ery 6th trigge  | r event           |                     |                  |               |
|               | 0100 = Trigg        | jer output for ev          | ery 5th trigge  | r event           |                     |                  |               |
|               | 0011 = Trigg        | er output for ev           | ery 4th trigge  | r event           |                     |                  |               |
|               | 0010 <b>= Trigg</b> | er output for ev           | ery 3rd trigge  | r event           |                     |                  |               |
|               | 0001 = Trigg        | er output for ev           | ery 2nd trigge  | erevent           |                     |                  |               |
|               | 0000 = Trigg        | ger output for ev          | ery trigger ev  | ent               |                     |                  |               |
| bit 11-6      | Unimplemer          | nted: Read as '            | 0'              |                   |                     |                  |               |
| bit 5-0       | TRGSTRT<5           | 5:0>: Trigger Po           | stscaler Start  | Enable Select     | bits <sup>(1)</sup> |                  |               |
|               | 111111 <b>=</b> W   | aits 63 PWM cy             | cles before g   | enerating the fir | rst trigger event   | after the modu   | le is enabled |
|               | •                   |                            |                 |                   |                     |                  |               |
|               | •                   |                            |                 |                   |                     |                  |               |
|               | •                   |                            |                 |                   |                     |                  |               |
|               | 000010 = W          | aits 2 PWM cyc             | les before ge   | nerating the firs | t trigger event a   | after the module | e is enabled  |
|               | 000001 = W          | aits 1 PWM cyc             | le before gen   | erating the first | trigger event a     | fter the module  | is enabled    |
|               | 000000 = W          | aits 0 PWM cyc             | les before ge   | nerating the firs | t trigger event     | after the module | e is enabled  |

## REGISTER 16-12: TRGCONx: PWMx TRIGGER CONTROL REGISTER



| R-0, HSC      | R-0, HSC  | U-0             | U-0        | U-0               | R/C-0, HS        | R-0, HSC           | R-0, HSC              |
|---------------|-----------|-----------------|------------|-------------------|------------------|--------------------|-----------------------|
| ACKSTAT       | TRSTAT    | —               | —          | —                 | BCL              | GCSTAT             | ADD10                 |
| bit 15        |           |                 |            |                   |                  |                    | bit 8                 |
|               |           |                 |            |                   |                  |                    |                       |
| R/C-0, HS     | R/C-0, HS | R-0, HSC        | R/C-0, HSC | R/C-0, HSC        | R-0, HSC         | R-0, HSC           | R-0, HSC              |
| IWCOL         | I2COV     | D_A             | Р          | S                 | R_W              | RBF                | TBF                   |
| bit 7         |           |                 |            |                   |                  |                    | bit 0                 |
|               |           |                 |            |                   |                  |                    |                       |
| Legend:       |           | C = Clearab     | le bit     | HS = Hardwa       | re Settable bit  | HSC = Hardware S   | ettable/Clearable bit |
| R = Readab    | le bit    | W = Writable    | e bit      | U = Unimplen      | nented bit, read | as '0'             |                       |
| -n = Value at | t POR     | '1' = Bit is se | et         | '0' = Bit is clea | ared             | x = Bit is unknown |                       |

## REGISTER 19-2: I2CxSTAT: I2Cx STATUS REGISTER

| bit 15    | <b>ACKSTAT:</b> Acknowledge Status bit (when operating as $I^2C^{TM}$ master, applicable to master transmit operation)                                                             |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 1 = NACK received from slave<br>0 = ACK received from slave                                                                                                                        |
|           | Hardware is set or clear at the end of slave Acknowledge.                                                                                                                          |
| bit 14    | <b>TRSTAT:</b> Transmit Status bit (when operating as $I^2C$ master, applicable to master transmit operation)<br>1 = Master transmit is in progress (8 bits + ACK)                 |
|           | 0 = Master transmit is not in progress<br>Hardware is set at the beginning of master transmission. Hardware is clear at the end of slave Acknowledge.                              |
| bit 13-11 | Unimplemented: Read as '0'                                                                                                                                                         |
| bit 10    | BCL: Master Bus Collision Detect bit                                                                                                                                               |
|           | <ul><li>1 = A bus collision has been detected during a master operation</li><li>0 = No bus collision detected</li></ul>                                                            |
|           | Hardware is set at detection of a bus collision.                                                                                                                                   |
| bit 9     | GCSTAT: General Call Status bit                                                                                                                                                    |
|           | 1 = General call address was received                                                                                                                                              |
|           | 0 = General call address was not received                                                                                                                                          |
| 1.11.0    | Hardware is set when address matches general call address. Hardware is clear at Stop detection.                                                                                    |
| DIT 8     | ADD10: 10-Bit Address Status bit                                                                                                                                                   |
|           | I = 10-bit address was matched<br>0 = 10-bit address was not matched                                                                                                               |
|           | Hardware is set at the match of the 2nd byte of the matched 10-bit address. Hardware is clear at Stop detection.                                                                   |
| bit 7     | IWCOL: I2Cx Write Collision Detect bit                                                                                                                                             |
|           | 1 = An attempt to write to the I2CxTRN register failed because the $I^2$ C module is busy<br>0 = No collision                                                                      |
|           | Hardware is set at the occurrence of a write to I2CxTRN while busy (cleared by software).                                                                                          |
| bit 6     | I2COV: I2Cx Receive Overflow Flag bit                                                                                                                                              |
|           | <ul> <li>1 = A byte was received while the I2CxRCV register was still holding the previous byte</li> <li>0 = No overflow</li> </ul>                                                |
|           | Hardware is set at an attempt to transfer I2CxRSR to I2CxRCV (cleared by software).                                                                                                |
| bit 5     | <b>D_A:</b> Data/Address bit (when operating as I <sup>2</sup> C slave)                                                                                                            |
|           | 1 = Indicates that the last byte received was data                                                                                                                                 |
|           | <ul> <li>Indicates that the last byte received was a device address</li> <li>Hardware is clear at a device address match. Hardware is set by reception of a slave byte.</li> </ul> |
| bit 4     | P: Stop bit                                                                                                                                                                        |
|           | 1 = Indicates that a Stop bit has been detected last                                                                                                                               |
|           | 0 = Stop bit was not detected last                                                                                                                                                 |
|           | Hardware is set or clear when a Start, Repeated Start or Stop is detected.                                                                                                         |
|           |                                                                                                                                                                                    |

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

### REGISTER 21-22: CxRXFUL1: ECANx RECEIVE BUFFER FULL REGISTER 1

| R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0  | R/C-0  |
|---------|---------|---------|---------|---------|---------|--------|--------|
| RXFUL15 | RXFUL14 | RXFUL13 | RXFUL12 | RXFUL11 | RXFUL10 | RXFUL9 | RXFUL8 |
| bit 15  |         |         |         |         |         |        | bit 8  |

| R/C-0  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| RXFUL7 | RXFUL6 | RXFUL5 | RXFUL4 | RXFUL3 | RXFUL2 | RXFUL1 | RXFUL0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           | C = Writable bit, but only '0' can be written to clear the bit |                             |                    |  |  |
|-------------------|----------------------------------------------------------------|-----------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                               | U = Unimplemented bit, read | d as '0'           |  |  |
| -n = Value at POR | '1' = Bit is set                                               | '0' = Bit is cleared        | x = Bit is unknown |  |  |

bit 15-0 **RXFUL<15:0>:** Receive Buffer n Full bits

1 = Buffer is full (set by module)

0 = Buffer is empty (cleared by user software)

#### REGISTER 21-23: CxRXFUL2: ECANx RECEIVE BUFFER FULL REGISTER 2

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXFUL31 | RXFUL30 | RXFUL29 | RXFUL28 | RXFUL27 | RXFUL26 | RXFUL25 | RXFUL24 |
| bit 15  |         |         |         |         |         |         | bit 8   |

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXFUL23 | RXFUL22 | RXFUL21 | RXFUL20 | RXFUL19 | RXFUL18 | RXFUL17 | RXFUL16 |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:           | C = Writable bit, but only '0' | can be written to clear the bit | t                  |
|-------------------|--------------------------------|---------------------------------|--------------------|
| R = Readable bit  | W = Writable bit               | U = Unimplemented bit, read     | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set               | '0' = Bit is cleared            | x = Bit is unknown |

bit 15-0 **RXFUL<31:16>:** Receive Buffer n Full bits

1 = Buffer is full (set by module)

0 = Buffer is empty (cleared by user software)







## DIGITAL FILTER INTERCONNECT BLOCK DIAGRAM



NOTES:

## 27.0 SPECIAL FEATURES

Note: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a То comprehensive reference source. complement the information in this data sheet, refer to the related section of the "dsPIC33/PIC24 Familv Reference Manual', which is available from the Microchip web site (www.microchip.com).

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices include several features intended to maximize application flexibility and reliability, and minimize cost through elimination of external components. These are:

- Flexible Configuration
- Watchdog Timer (WDT)
- Code Protection and CodeGuard<sup>™</sup> Security
- JTAG Boundary Scan Interface
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)
- In-Circuit Emulation

## 27.1 Configuration Bits

In dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices, the Configuration bytes are implemented as volatile memory. This means that configuration data must be programmed each time the device is powered up. Configuration data is stored in at the top of the on-chip program memory space, known as the Flash Configuration bytes. Their specific locations are shown in Table 27-1. The configuration data is automatically loaded from the Flash Configuration bytes to the proper Configuration Shadow registers during device Resets.

| Note: | Configuration data is reloaded on all types |
|-------|---------------------------------------------|
|       | of device Resets.                           |

When creating applications for these devices, users should always specifically allocate the location of the Flash Configuration bytes for configuration data in their code for the compiler. This is to make certain that program code is not stored in this address when the code is compiled.

The upper 2 bytes of all Flash Configuration Words in program memory should always be '1111 1111 1111 1111 1111'. This makes them appear to be NOP instructions in the remote event that their locations are ever executed by accident. Since Configuration bits are not implemented in the corresponding locations, writing '1's to these locations has no effect on device operation.

**Note:** Performing a page erase operation on the last page of program memory clears the Flash Configuration bytes, enabling code protection as a result. Therefore, users should avoid performing page erase operations on the last page of program memory.

The Configuration Flash bytes map is shown in Table 27-1.

| DC CHARACTERISTICS |        |                                                             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |   |            |   |                                                                                                                                                                        |  |
|--------------------|--------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Param.             | Symbol | Characteristic                                              | Min. Typ. Max. Units                                                                                                                                                                                                                                                                    |   | Conditions |   |                                                                                                                                                                        |  |
| DO10               | Vol    | Output Low Voltage<br>4x Sink Driver Pins <sup>(2)</sup>    |                                                                                                                                                                                                                                                                                         | — | 0.4        | V | VDD = 3.3V,<br>$IOL \le 6 \text{ mA}, -40^{\circ}\text{C} \le Ta \le +85^{\circ}\text{C}$<br>$IOL \le 5 \text{ mA}, +85^{\circ}\text{C} < Ta \le +125^{\circ}\text{C}$ |  |
|                    |        | Output Low Voltage<br>8x Sink Driver Pins <sup>(3)</sup>    |                                                                                                                                                                                                                                                                                         | — | 0.4        | V |                                                                                                                                                                        |  |
| DO20               | Vон    | Output High Voltage<br>4x Source Driver Pins <sup>(2)</sup> | 2.4                                                                                                                                                                                                                                                                                     | _ | _          | V | $IOH \ge -10 \text{ mA}, \text{ VDD} = 3.3 \text{ V}$                                                                                                                  |  |
|                    |        | Output High Voltage<br>8x Source Driver Pins <sup>(3)</sup> | 2.4                                                                                                                                                                                                                                                                                     | _ | —          | V | $IOH \ge -15 \text{ mA}, \text{ VDD} = 3.3 \text{ V}$                                                                                                                  |  |
| DO20A              | Voh1   | Output High Voltage<br>4x Source Driver Pins <sup>(2)</sup> | 1.5 <sup>(1)</sup>                                                                                                                                                                                                                                                                      | _ |            | V | $IOH \ge -14 \text{ mA}, \text{ VDD} = 3.3 \text{V}$                                                                                                                   |  |
|                    |        |                                                             | 2.0 <sup>(1)</sup>                                                                                                                                                                                                                                                                      | _ |            |   | $IOH \ge -12 \text{ mA}, \text{ VDD} = 3.3 \text{V}$                                                                                                                   |  |
|                    |        |                                                             | 3.0(1)                                                                                                                                                                                                                                                                                  | — | —          |   | $IOH \ge -7 \text{ mA}, \text{ VDD} = 3.3 \text{V}$                                                                                                                    |  |
|                    |        | Output High Voltage<br>8x Source Driver Pins <sup>(3)</sup> | 1.5 <sup>(1)</sup>                                                                                                                                                                                                                                                                      | _ |            | V | $IOH \ge -22 \text{ mA}, \text{ VDD} = 3.3 \text{V}$                                                                                                                   |  |
|                    |        |                                                             | 2.0 <sup>(1)</sup>                                                                                                                                                                                                                                                                      | — | _          |   | $IOH \ge -18 \text{ mA}, \text{ VDD} = 3.3 \text{ V}$                                                                                                                  |  |
|                    |        |                                                             | 3.0(1)                                                                                                                                                                                                                                                                                  | — | —          |   | $IOH \ge -10 \text{ mA}, \text{ VDD} = 3.3 \text{V}$                                                                                                                   |  |

## TABLE 30-12: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

Note 1: Parameters are characterized but not tested.

2: Includes all I/O pins that are not 8x Sink Driver pins (see below).

Includes the following pins:
 For devices with less than 64 pins: RA3, RA4, RA9, RB<7:15> and RC3
 For 64-pin devices: RA4, RA9, RB<7:15>, RC3 and RC15

## TABLE 30-13: ELECTRICAL CHARACTERISTICS: BOR

| DC CHARACTERISTICS |        |                                            | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)}^{(1)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |      |      |       |                        |
|--------------------|--------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|------------------------|
| Param<br>No.       | Symbol | Characteristic                             | Min. <sup>(2)</sup>                                                                                                                                                                                                                                                                         | Тур. | Max. | Units | Conditions             |
| BO10               | VBOR   | BOR Event on VDD Transition<br>High-to-Low | 2.65                                                                                                                                                                                                                                                                                        | _    | 2.95 | V     | VDD<br>(Notes 2 and 3) |

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance.

**2:** Parameters are for design guidance only and are not tested in manufacturing.

3: The VBOR specification is relative to VDD.

## TABLE A-1:MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                 | Update Description                                                                                                                                                       |  |  |  |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Section 30.0 "Electrical<br>Characteristics" | Removed Voltage on VCAP with respect to Vss and added Note 5 in Absolute Maximum Ratings <sup>(1)</sup> .                                                                |  |  |  |  |  |
|                                              | Removed Parameter DC18 (VCORE) and Note 3 from the DC Temperature and Voltage Specifications (see Table 30-4).                                                           |  |  |  |  |  |
|                                              | Updated Note 1 in the DC Characteristics: Operating Current (IDD) (see Table 30-                                                                                         |  |  |  |  |  |
|                                              | Updated Note 1 in the DC Characteristics: Idle Current (IIDLE) (see Table 30-7).                                                                                         |  |  |  |  |  |
|                                              | Changed the Typical values for Parameters DC60a-DC60d and updated Note 1 in the DC Characteristics: Power-down Current (IPD) (see Table 30-8).                           |  |  |  |  |  |
|                                              | Updated Note 1 in the DC Characteristics: Doze Current (IDOZE) (see Table 30-9).                                                                                         |  |  |  |  |  |
|                                              | Updated Note 2 in the Electrical Characteristics: BOR (see Table 30-12).                                                                                                 |  |  |  |  |  |
|                                              | Updated Parameters CM20 and CM31, and added Parameters CM44 and CM45 in the AC/DC Characteristics: Op amp/Comparator (see Table 30-14).                                  |  |  |  |  |  |
|                                              | Added the Op amp/Comparator Reference Voltage Settling Time Specifications (see Table 30-15).                                                                            |  |  |  |  |  |
|                                              | Added Op amp/Comparator Voltage Reference DC Specifications (see Table 30-16).                                                                                           |  |  |  |  |  |
|                                              | Updated Internal FRC Accuracy Parameter F20a (see Table 30-21).                                                                                                          |  |  |  |  |  |
|                                              | Updated the Typical value and Units for Parameter CTMUI1, and added Parameters CTMUI4, CTMUFV1, and CTMUFV2 to the CTMU Current Source Specifications (see Table 30-55). |  |  |  |  |  |
| Section 31.0 "Packaging<br>Information"      | Updated packages by replacing references of VLAP with TLA.                                                                                                               |  |  |  |  |  |
| "Product Identification<br>System"           | Changed VLAP to TLA.                                                                                                                                                     |  |  |  |  |  |