

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XEI

| 2 0 0 0 0 0                |                                                                                  |
|----------------------------|----------------------------------------------------------------------------------|
| Product Status             | Active                                                                           |
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, Motor Control PWM, POR, PWM, WDT  |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 256KB (85.5K x 24)                                                               |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                |                                                                                  |
| RAM Size                   | 32K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 18x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-TQFP                                                                          |
| Supplier Device Package    | 44-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256gm304-i-pt |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 GUIDELINES FOR GETTING STARTED WITH 16-BIT DIGITAL SIGNAL CONTROLLERS

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGM3XX/6XX/7XX family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section of the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com)
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

## 2.1 Basic Connection Requirements

Getting started with the dsPIC33EPXXXGM3XX/6XX/7XX family requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins (see Section 2.2 "Decoupling Capacitors")
- All AVDD and AVss pins (regardless if ADC module is not used)
- (see Section 2.2 "Decoupling Capacitors")
   VCAP
- (see Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)")
- MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes (see **Section 2.5 "ICSP Pins**")
- OSC1 and OSC2 pins when external oscillator source is used

(see Section 2.6 "External Oscillator Pins")

Additionally, the following pins may be required:

• VREF+/VREF- pins are used when external voltage reference for ADC module is implemented

| Note: | The   | AVdd    | and   | AVss    | pins | mu  | st be |
|-------|-------|---------|-------|---------|------|-----|-------|
|       | conn  | ected   | indep | endent  | of   | the | ADC   |
|       | volta | ge refe | rence | source. |      |     |       |

# 2.2 Decoupling Capacitors

The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSS is required.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 0.1  $\mu$ F (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended to use ceramic capacitors.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high-frequency noise: If the board is experiencing high-frequency noise, above tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu$ F in parallel with 0.001  $\mu$ F.
- **Maximizing performance:** On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB track inductance.

| SFR<br>Name | Addr. | Bit 15           | Bit 14                                                                                                               | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8       | Bit 7 | Bit 6   | Bit 5   | Bit 4   | Bit 3  | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------|------------------|----------------------------------------------------------------------------------------------------------------------|---------|--------|--------|--------|-------|-------------|-------|---------|---------|---------|--------|-------|-------|-------|---------------|
| QEI2CON     | 05C0  | QEIEN            | _                                                                                                                    | QEISIDL | PIMOD2 | PIMOD1 | PIMOD0 | IMV1  | IMV0        | —     | INTDIV2 | INTDIV1 | INTDIV0 | CNTPOL | GATEN | CCM1  | CCM0  | 0000          |
| QEI2IOC     | 05C2  | QCAPEN           | CAPEN FLTREN QFDIV2 QFDIV1 QFDIV0 OUTFNC1 OUTFNC0 SWPAB HOMPOL IDXPOL QEBPOL QEAPOL HOME INDEX QEB QEA 0             |         |        |        |        |       |             |       |         |         |         |        | 000x  |       |       |               |
| QEI2STAT    | 05C4  | —                | PCHEQIRQ PCHEQIEN PCLEQIRQ PCLEQIEN POSOVIRQ POSOVIEN PCIIRQ PCIIEN VELOVIRQ VELOVIEN HOMIRQ HOMIEN IDXIRQ IDXIEN 00 |         |        |        |        |       |             |       |         |         |         |        | 0000  |       |       |               |
| POS2CNTL    | 05C6  |                  |                                                                                                                      |         |        |        |        | F     | POSCNT<15:  | )>    |         |         |         |        |       |       |       | 0000          |
| POS2CNTH    | 05C8  |                  |                                                                                                                      |         |        |        |        | P     | OSCNT<31:1  | 6>    |         |         |         |        |       |       |       | 0000          |
| POS2HLD     | 05CA  |                  |                                                                                                                      |         |        |        |        | ł     | POSHLD<15:( | )>    |         |         |         |        |       |       |       | 0000          |
| VEL2CNT     | 05CC  |                  |                                                                                                                      |         |        |        |        | ,     | VELCNT<15:0 | )>    |         |         |         |        |       |       |       | 0000          |
| INT2TMRL    | 05CE  |                  |                                                                                                                      |         |        |        |        |       | INTTMR<15:0 | )>    |         |         |         |        |       |       |       | 0000          |
| INT2TMRH    | 05D0  |                  |                                                                                                                      |         |        |        |        | I     | NTTMR<31:1  | 6>    |         |         |         |        |       |       |       | 0000          |
| INT2HLDL    | 05D2  |                  |                                                                                                                      |         |        |        |        |       | INTHLD<15:0 | >     |         |         |         |        |       |       |       | 0000          |
| INT2HLDH    | 05D4  |                  |                                                                                                                      |         |        |        |        | I     | NTHLD<31:10 | 6>    |         |         |         |        |       |       |       | 0000          |
| INDX2CNTL   | 05D6  |                  |                                                                                                                      |         |        |        |        | I     | NDXCNT<15:  | 0>    |         |         |         |        |       |       |       | 0000          |
| INDX2CNTH   | 05D8  |                  |                                                                                                                      |         |        |        |        | II    | NDXCNT<31:1 | 6>    |         |         |         |        |       |       |       | 0000          |
| INDX2HLD    | 05DA  |                  |                                                                                                                      |         |        |        |        | I     | NDXHLD<15:  | 0>    |         |         |         |        |       |       |       | 0000          |
| QEI2GECL    | 05DC  |                  |                                                                                                                      |         |        |        |        |       | QEIGEC<15:0 | )>    |         |         |         |        |       |       |       | 0000          |
| QEI2ICL     | 05DC  |                  |                                                                                                                      |         |        |        |        |       | QEIIC<15:0> | •     |         |         |         |        |       |       |       | 0000          |
| QEI2GECH    | 05DE  |                  |                                                                                                                      |         |        |        |        | (     | QEIGEC<31:1 | 6>    |         |         |         |        |       |       |       | 0000          |
| QEI2ICH     | 05DE  |                  | QEIIC<31:16> 000                                                                                                     |         |        |        |        |       |             |       |         |         |         | 0000   |       |       |       |               |
| QEI2LECL    | 05E0  |                  | QEILEC<15:0> 000                                                                                                     |         |        |        |        |       |             |       |         |         |         | 0000   |       |       |       |               |
| QEI2LECH    | 05E2  | QEILEC<31:16> 00 |                                                                                                                      |         |        |        |        |       |             |       |         |         | 0000    |        |       |       |       |               |

Legend: x = unknown value on Reset; - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-40: PMD REGISTER MAP FOR dsPIC33EPXXXGM3XX DEVICES

| SFR<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9                 | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-------------|-------|--------|--------|--------|--------|--------|--------|-----------------------|--------|--------|-------|--------|--------|--------|--------|--------|--------|---------------|
| PMD1        | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD                 | DCIMD  | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | —      | —      | AD1MD  | 0000          |
| PMD2        | 0762  | IC8MD  | IC7MD  | IC6MD  | IC5MD  | IC4MD  | IC3MD  | IC2MD                 | IC1MD  | OC8MD  | OC7MD | OC6MD  | OC5MD  | OC4MD  | OC3MD  | OC2MD  | OC1MD  | 0000          |
| PMD3        | 0764  | T9MD   | T8MD   | T7MD   | T6MD   | _      | CMPMD  | RTCCMD <sup>(1)</sup> | PMPMD  | CRCMD  | _     | QEI2MD | _      | U3MD   | _      | I2C2MD | ADC2MD | 0000          |
| PMD4        | 0766  | _      | _      | _      | _      | _      | _      | _                     | _      | _      | _     | U4MD   | _      | REFOMD | CTMUMD | _      | _      | 0000          |
| PMD6        | 076A  | _      | _      | PWM6MD | PWM5MD | PWM4MD | PWM3MD | PWM2MD                | PWM1MD | _      | _     | _      | _      | _      | _      | _      | SPI3MD | 0000          |
|             |       |        |        |        |        |        |        |                       |        |        |       |        | DMA0MD |        |        |        |        |               |
| PMD7        | 076C  |        |        |        |        |        |        |                       |        |        |       |        | DMA1MD | PTGMD  |        |        |        |               |
| PMD7        | 0760  | _      | _      | _      | _      | _      | _      | _                     | _      | _      | _     | _      | DMA2MD | PIGMD  | _      | _      | _      | 0000          |
|             |       |        |        |        |        |        |        |                       |        |        |       |        | DMA3MD |        |        |        |        |               |

 Legend:
 — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

 Note 1:
 The RTCCMD bit is not available on 44-pin devices.

|                                | Vector  | IRQ        |                   | Inte     | errupt Bit L | ocation      |
|--------------------------------|---------|------------|-------------------|----------|--------------|--------------|
| Interrupt Source               | #       | #          | IVT Address       | Flag     | Enable       | Priority     |
| SPI3E – SPI3 Error             | 98      | 90         | 0x0000C8          | IFS5<10> | IEC5<10>     | IPC22<10:8>  |
| SPI3 – SPI3 Transfer Done      | 99      | 91         | 0x0000CA          | IFS5<11> | IEC5<11>     | IPC22<14:12> |
| Reserved                       | 100-101 | 92-93      | 0x0000CC-0x0000CE | _        | _            | —            |
| PWM1 – PWM Generator 1         | 102     | 94         | 0x0000D0          | IFS5<14> | IEC5<14>     | IPC23<10:8>  |
| PWM2 – PWM Generator 2         | 103     | 95         | 0x0000D2          | IFS5<15> | IEC5<15>     | IPC23<14:12> |
| PWM3 – PWM Generator 3         | 104     | 96         | 0x0000D4          | IFS6<0>  | IEC6<0>      | IPC24<2:0>   |
| PWM4 – PWM Generator 4         | 105     | 97         | 0x0000D6          | IFS6<1>  | IEC6<1>      | IPC24<6:4>   |
| PWM5 – PWM Generator 5         | 106     | 98         | 0x0000D8          | IFS6<2>  | IEC6<2>      | IPC24<10:8>  |
| PWM6 – PWM Generator 6         | 107     | 99         | 0x0000DA          | IFS6<3>  | IEC6<3>      | IPC24<14:12> |
| Reserved                       | 108-149 | 100-141    | 0x0000DC-0x00012E | _        | _            | —            |
| ICD – ICD Application          | 150     | 142        | 0x000142          | IFS8<14> | IEC8<14>     | IPC35<10:8>  |
| JTAG – JTAG Programming        | 151     | 143        | 0x000130          | IFS8<15> | IEC8<15>     | IPC35<14:12> |
| Reserved                       | 152     | 144        | 0x000134          | _        | _            | —            |
| PTGSTEP – PTG Step             | 153     | 145        | 0x000136          | IFS9<1>  | IEC9<1>      | IPC36<6:4>   |
| PTGWDT – PTG Watchdog Time-out | 154     | 146        | 0x000138          | IFS9<2>  | IEC9<2>      | IPC36<10:8>  |
| PTG0 – PTG Interrupt 0         | 155     | 147        | 0x00013A          | IFS9<3>  | IEC9<3>      | IPC36<14:12> |
| PTG1 – PTG Interrupt 1         | 156     | 148        | 0x00013C          | IFS9<4>  | IEC9<4>      | IPC37<2:0>   |
| PTG2 – PTG Interrupt 2         | 157     | 149        | 0x00013E          | IFS9<5>  | IEC9<5>      | IPC37<6:4>   |
| PTG3 – PTG Interrupt 3         | 158     | 150        | 0x000140          | IFS9<6>  | IEC9<6>      | IPC37<10:8>  |
| Reserved                       | 159-245 | 151-245    | 0x000142-0x0001FE | _        | _            | _            |
|                                | Lowe    | est Natura | Order Priority    |          |              |              |

#### TABLE 7-1: INTERRUPT VECTOR DETAILS (CONTINUED)

Note 1: This interrupt source is available on dsPIC33EPXXXGM6XX/7XX devices only.

**2:** This interrupt source is not available on 44-pin devices.

# 10.0 POWER-SAVING FEATURES

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGM3XX/6XX/7XX family of devices. It is not intended to be a comprehensive reference source. To \_complement the information in this data sheet, refer to the "dsPIC33/PIC24 Family Reference Manual", "Watchdog Timer and Power-Saving Modes" (DS70615), which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGM3XX/6XX/7XX devices provide the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of peripherals being clocked constitutes lower consumed power.

The dsPIC33EPXXXGM3XX/6XX/7XX devices can manage power consumption in four ways:

- Clock Frequency
- Instruction-Based Sleep and Idle modes
- · Software-Controlled Doze mode
- · Selective Peripheral Control in Software

Combinations of these methods can be used to selectively tailor an application's power consumption while still maintaining critical application features, such as timing-sensitive communications.

#### EXAMPLE 10-1: PWRSAV INSTRUCTION SYNTAX

PWRSAV #SLEEP\_MODE ; Put the device into Sleep mode
PWRSAV #IDLE\_MODE ; Put the device into Idle mode

## 10.1 Clock Frequency and Clock Switching

The dsPIC33EPXXXGM3XX/6XX/7XX devices allow a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or high-precision oscillators by simply changing the NOSCx bits (OSCCON<10:8>). The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in **Section 9.0 "Oscillator Configuration"**.

## 10.2 Instruction-Based Power-Saving Modes

The dsPIC33EPXXXGM3XX/6XX/7XX devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution. Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. The assembler syntax of the PWRSAV instruction is shown in Example 10-1.

Note: SLEEP\_MODE and IDLE\_MODE are constants defined in the Assembler Include file for the selected device.

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to "wake-up".

## 10.3 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the powersaving modes. In some circumstances, this cannot be practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate.

Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU Idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation. For example, suppose the device is operating at 20 MIPS and the CAN module has been configured for 500 kbps based on this device operating speed. If the device is placed in Doze mode with a clock frequency ratio of 1:4, the CAN module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

## **10.4** Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled, using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

Note: If a PMD bit is set, the corresponding module is disabled after a delay of one instruction cycle. Similarly, if a PMD bit is cleared, the corresponding module is enabled after a delay of one instruction cycle (assuming the module control registers are already configured to enable module operation).

#### REGISTER 11-32: RPOR2: PERIPHERAL PIN SELECT OUTPUT REGISTER 2

| U-0                                | U-0        | R/W-0                               | R/W-0          | R/W-0                   | R/W-0            | R/W-0           | R/W-0 |  |  |  |
|------------------------------------|------------|-------------------------------------|----------------|-------------------------|------------------|-----------------|-------|--|--|--|
| _                                  | —          |                                     |                | RP39                    | R<5:0>           |                 |       |  |  |  |
| bit 15                             |            |                                     |                |                         |                  |                 | bit 8 |  |  |  |
|                                    |            | DAMA                                |                | DAMO                    | DAVA             | DAMA            | DAMO  |  |  |  |
| U-0                                | U-0        | R/W-0                               | R/W-0          | R/W-0                   | R/W-0            | R/W-0           | R/W-0 |  |  |  |
| —                                  | —          |                                     |                | RP38                    | R<5:0>           |                 |       |  |  |  |
| bit 7                              |            |                                     |                |                         |                  |                 | bit 0 |  |  |  |
|                                    |            |                                     |                |                         |                  |                 |       |  |  |  |
| Legend:                            |            |                                     |                |                         |                  |                 |       |  |  |  |
| R = Readab                         | le bit     | W = Writable                        | bit            | U = Unimplen            | nented bit, read | d as '0'        |       |  |  |  |
| -n = Value a                       | t POR      | '1' = Bit is set                    |                | '0' = Bit is clea       | ared             | x = Bit is unkr | iown  |  |  |  |
| bit 15-14                          | Unimplemen | ted: Read as '                      | 0'             |                         |                  |                 |       |  |  |  |
| bit 13-8                           |            | : Peripheral Ou<br>-3 for periphera |                | i is Assigned to mbers) | RP39 Output F    | Pin bits        |       |  |  |  |
| bit 7-6 Unimplemented: Read as '0' |            |                                     |                |                         |                  |                 |       |  |  |  |
| bit 5-0                            | RP38R<5:0> | : Peripheral Ou                     | utput Functior | is Assigned to          | RP38 Output F    | Pin bits        |       |  |  |  |
|                                    |            |                                     |                | -                       |                  |                 |       |  |  |  |

(see Table 11-3 for peripheral function numbers)

#### REGISTER 11-33: RPOR3: PERIPHERAL PIN SELECT OUTPUT REGISTER 3

| U-0           | U-0        | R/W-0            | R/W-0         | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|---------------|------------|------------------|---------------|-------------------|-----------------|-----------------|-------|
| _             | _          |                  |               | RP41              | R<5:0>          |                 |       |
| bit 15        |            |                  |               |                   |                 |                 | bit 8 |
|               |            |                  |               |                   |                 |                 |       |
| U-0           | U-0        | R/W-0            | R/W-0         | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
| _             | _          |                  |               | RP40              | R<5:0>          |                 |       |
| bit 7         | ÷          |                  |               |                   |                 |                 | bit 0 |
|               |            |                  |               |                   |                 |                 |       |
| Legend:       |            |                  |               |                   |                 |                 |       |
| R = Readable  | e bit      | W = Writable     | bit           | U = Unimplem      | nented bit, rea | d as '0'        |       |
| -n = Value at | POR        | '1' = Bit is set |               | '0' = Bit is clea | ared            | x = Bit is unkr | nown  |
|               |            |                  |               |                   |                 |                 |       |
| bit 15-14     | Unimpleme  | nted: Read as '  | 0'            |                   |                 |                 |       |
| bit 13-8      | RP41R<5:0> | . Peripheral Ou  | tput Function | n is Assigned to  | RP41 Output     | Pin bits        |       |

(see Table 11-3 for peripheral function numbers)

- bit 7-6 Unimplemented: Read as '0'
- bit 5-0 **RP40R<5:0>:** Peripheral Output Function is Assigned to RP40 Output Pin bits (see Table 11-3 for peripheral function numbers)

# 13.1 Timer Control Registers

## REGISTER 13-1: TxCON (T2CON, T4CON, T6CON AND T8CON) CONTROL REGISTER

| R/W-0            | U-0                            | R/W-0                               | U-0            | U-0              | U-0             | U-0                | U-0   |
|------------------|--------------------------------|-------------------------------------|----------------|------------------|-----------------|--------------------|-------|
| TON              |                                | TSIDL                               | —              | —                | _               | —                  |       |
| bit 15           |                                |                                     |                |                  |                 |                    | bit 8 |
|                  |                                |                                     |                |                  |                 |                    |       |
| U-0              | R/W-0                          | R/W-0                               | R/W-0          | R/W-0            | U-0             | R/W-0              | U-0   |
|                  | TGATE                          | TCKPS1                              | TCKPS0         | T32              | _               | TCS <sup>(1)</sup> | _     |
| bit 7            |                                |                                     |                |                  |                 |                    | bit 0 |
|                  |                                |                                     |                |                  |                 |                    |       |
| Legend:          |                                |                                     |                |                  |                 |                    |       |
| R = Readable b   |                                | W = Writable                        |                | •                | nented bit, rea |                    |       |
| -n = Value at P0 | DR                             | '1' = Bit is set                    |                | '0' = Bit is cle | ared            | x = Bit is unkn    | iown  |
|                  |                                | 0.1.1                               |                |                  |                 |                    |       |
|                  | TON: Timerx                    |                                     |                |                  |                 |                    |       |
|                  | When T32 = 1<br>1 = Starts 32- |                                     |                |                  |                 |                    |       |
|                  | 0 = Stops 32-                  |                                     |                |                  |                 |                    |       |
|                  | When T32 =                     |                                     |                |                  |                 |                    |       |
|                  | 1 = Starts 16-                 |                                     |                |                  |                 |                    |       |
| bit 14           | 0 = Stops 16-                  | ted: Read as '                      | o'             |                  |                 |                    |       |
|                  | -                              | x Stop in Idle M                    |                |                  |                 |                    |       |
| bit 15           |                                | ues module op                       |                | device enters l  | dle mode        |                    |       |
|                  |                                | s module opera                      |                |                  |                 |                    |       |
| bit 12-7         | Unimplemen                     | ted: Read as '                      | 0'             |                  |                 |                    |       |
| bit 6            | TGATE: Time                    | erx Gated Time                      | Accumulation   | Enable bit       |                 |                    |       |
|                  | When TCS =                     |                                     |                |                  |                 |                    |       |
|                  | This bit is igno               |                                     |                |                  |                 |                    |       |
|                  | When TCS =<br>1 = Gated tim    | <u><i>u.</i></u><br>le accumulatior | n is enabled   |                  |                 |                    |       |
|                  |                                | e accumulation                      |                |                  |                 |                    |       |
| bit 5-4          | TCKPS<1:0>                     | : Timerx Input                      | Clock Prescal  | e Select bits    |                 |                    |       |
|                  | 11 = 1:256                     |                                     |                |                  |                 |                    |       |
|                  | 10 = 1:64<br>01 = 1:8          |                                     |                |                  |                 |                    |       |
|                  | 00 = 1:1                       |                                     |                |                  |                 |                    |       |
| bit 3            | T32: 32-Bit Ti                 | mer Mode Sele                       | ect bit        |                  |                 |                    |       |
|                  | 1 = Timerx an                  | nd Timery form                      | a single 32-bi | t timer          |                 |                    |       |
|                  |                                | nd Timery act a                     |                | ners             |                 |                    |       |
|                  |                                | ted: Read as '                      |                |                  |                 |                    |       |
|                  |                                | Clock Source S                      |                |                  |                 |                    |       |
|                  |                                | clock is from pir                   | n, TxCK (on th | e rising edge)   |                 |                    |       |
|                  | 0 = Internal cl                |                                     |                |                  |                 |                    |       |
| bit 0            |                                | ted: Read as '                      | n'             |                  |                 |                    |       |







## FIGURE 18-1: SPIX MODULE BLOCK DIAGRAM

| REGISTER 19-2: | I2CxSTAT: I2Cx STATUS REGISTER |
|----------------|--------------------------------|
|----------------|--------------------------------|

| R-0, HSC | R-0, HSC | U-0 | U-0 | U-0 | R/C-0, HS | R-0, HSC | R-0, HSC |
|----------|----------|-----|-----|-----|-----------|----------|----------|
| ACKSTAT  | TRSTAT   | _   | —   | —   | BCL       | GCSTAT   | ADD10    |
| bit 15   |          |     |     |     |           |          | bit 8    |

| R/C-0, HS | R/C-0, HS | R-0, HSC | R/C-0, HSC | R/C-0, HSC | R-0, HSC | R-0, HSC | R-0, HSC |
|-----------|-----------|----------|------------|------------|----------|----------|----------|
| IWCOL     | I2COV     | D_A      | Р          | S          | R_W      | RBF      | TBF      |
| bit 7     | <u>.</u>  | •        |            |            |          |          | bit 0    |

| Legend:           | C = Clearable bit | U = Unimplemented bit, read as '0' |                                       |  |  |  |
|-------------------|-------------------|------------------------------------|---------------------------------------|--|--|--|
| R = Readable bit  | W = Writable bit  | HS = Hardware Settable bit         | HSC = Hardware Settable/Clearable bit |  |  |  |
| -n = Value at POR | '1' = Bit is set  | '0' = Bit is cleared               | x = Bit is unknown                    |  |  |  |

| bit 15    | ACKSTAT: Acknowledge Status bit (when operating as I <sup>2</sup> C <sup>™</sup> master, applicable to master transmit operation)              |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|
|           | 1 = NACK received from slave                                                                                                                   |
|           | 0 = ACK received from slave                                                                                                                    |
|           | Hardware sets or clears at the end of a slave Acknowledge.                                                                                     |
| bit 14    | <b>TRSTAT:</b> Transmit Status bit (when operating as I <sup>2</sup> C master, applicable to master transmit operation)                        |
|           | 1 = Master transmit is in progress (8 bits + ACK)                                                                                              |
|           | 0 = Master transmit is not in progress                                                                                                         |
|           | Hardware sets at the beginning of a master transmission. Hardware clears at the end of a slave Acknowledge.                                    |
| bit 13-11 | Unimplemented: Read as '0'                                                                                                                     |
| bit 10    | BCL: Master Bus Collision Detect bit                                                                                                           |
|           | <ul><li>1 = A bus collision has been detected during a master operation</li><li>0 = No collision</li></ul>                                     |
|           | Hardware sets at detection of a bus collision.                                                                                                 |
| bit 9     | GCSTAT: General Call Status bit                                                                                                                |
|           | 1 = General call address was received                                                                                                          |
|           | 0 = General call address was not received                                                                                                      |
|           | Hardware sets when address matches the general call address. Hardware clears at Stop detection.                                                |
| bit 8     | ADD10: 10-Bit Address Status bit                                                                                                               |
|           | 1 = 10-bit address was matched<br>0 = 10-bit address was not matched                                                                           |
|           | Hardware sets at a match of the 2nd byte of a matched 10-bit address. Hardware clears at Stop detection.                                       |
| bit 7     | IWCOL: I2Cx Write Collision Detect bit                                                                                                         |
|           | <ul> <li>1 = An attempt to write to the I2CxTRN register failed because the I<sup>2</sup>C module is busy</li> <li>0 = No collision</li> </ul> |
|           | Hardware sets at an occurrence of a write to I2CxTRN while busy (cleared by software).                                                         |
| bit 6     | I2COV: I2Cx Receive Overflow Flag bit                                                                                                          |
|           | 1 = A byte was received while the I2CxRCV register was still holding the previous byte                                                         |
|           | <ul> <li>0 = No overflow</li> <li>Hardware sets at an attempt to transfer I2CxRSR to I2CxRCV (cleared by software).</li> </ul>                 |
| bit 5     | <b>D_A:</b> Data/Address bit (when operating as $I^2C$ slave)                                                                                  |
|           | 1 = Indicates that the last byte received was data                                                                                             |
|           | 0 = Indicates that the last byte received was a device address                                                                                 |
|           | Hardware clears at a device address match. Hardware sets by reception of a slave byte.                                                         |
| bit 4     | P: Stop bit                                                                                                                                    |
|           | 1 = Indicates that a Stop bit has been detected last                                                                                           |
|           | 0 = Stop bit was not detected last                                                                                                             |
|           | Hardware sets or clears when Start, Repeated Start or Stop is detected.                                                                        |

| U-0                 | U-0                                                                | R-0                                    | R-0   | R-0               | R-0             | R-0             | R-0   |
|---------------------|--------------------------------------------------------------------|----------------------------------------|-------|-------------------|-----------------|-----------------|-------|
| _                   | _                                                                  | FBP5                                   | FBP4  | FBP3              | FBP2            | FBP1            | FBP0  |
| oit 15              |                                                                    |                                        |       |                   |                 |                 | bit 8 |
|                     |                                                                    |                                        |       |                   |                 |                 |       |
| U-0                 | U-0                                                                | R-0                                    | R-0   | R-0               | R-0             | R-0             | R-0   |
|                     | —                                                                  | FNRB5                                  | FNRB4 | FNRB3             | FNRB2           | FNRB1           | FNRB0 |
| bit 7               |                                                                    |                                        |       |                   |                 |                 | bit ( |
| Legend:             |                                                                    |                                        |       |                   |                 |                 |       |
| R = Readab          | le bit                                                             | W = Writable                           | bit   | U = Unimplen      | nented bit, rea | d as '0'        |       |
| -n = Value a        | t POR                                                              | '1' = Bit is set                       |       | '0' = Bit is clea | ared            | x = Bit is unkr | nown  |
| bit 13-8<br>bit 7-6 | 011111 = RE<br>011110 = RE<br>•<br>•<br>000001 = TR<br>000000 = TR | 330 buffer<br>RB1 buffer               |       |                   |                 |                 |       |
| bit 5-0             | -                                                                  | FIFO Next Rea                          |       | ter hite          |                 |                 |       |
|                     | 011111 = RE<br>011110 = RE<br>•<br>•<br>•<br>•<br>0000001 = TF     | 331 buffer<br>330 buffer<br>RB1 buffer |       |                   |                 |                 |       |

## REGISTER 21-5: CxFIFO: CANx FIFO STATUS REGISTER

## REGISTER 24-5: RSCON: DCI RECEIVE SLOT CONTROL REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |
|-----------------|-------|------------------|-------|-----------------------------------------|-------|-------|-------|
|                 |       |                  | RSE   | <15:8>                                  |       |       |       |
| bit 15          |       |                  |       |                                         |       |       | bit 8 |
|                 |       |                  |       |                                         |       |       |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |
|                 |       |                  | RSE   | <7:0>                                   |       |       |       |
| bit 7           |       |                  |       |                                         |       |       | bit 0 |
|                 |       |                  |       |                                         |       |       |       |
| Legend:         |       |                  |       |                                         |       |       |       |
| R = Readable    | bit   | W = Writable I   | bit   | U = Unimplemented bit, read as '0'      |       |       |       |
| -n = Value at P | POR   | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |       | nown  |       |

bit 15-0 RSE<15:0>: DCI Receive Slot Enable bits

1 = CSDI data is received during Individual Time Slot n

0 = CSDI data is ignored during Individual Time Slot n

#### REGISTER 24-6: TSCON: DCI TRANSMIT SLOT CONTROL REGISTER

| R/W-0                             | R/W-0                                                       | R/W-0 | R/W-0                              | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|-----------------------------------|-------------------------------------------------------------|-------|------------------------------------|-------|-------|-------|-------|--|--|--|
| TSE<15:8>                         |                                                             |       |                                    |       |       |       |       |  |  |  |
| bit 15                            |                                                             |       |                                    |       |       |       | bit 8 |  |  |  |
|                                   |                                                             |       |                                    |       |       |       |       |  |  |  |
| R/W-0                             | R/W-0                                                       | R/W-0 | R/W-0                              | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|                                   |                                                             |       | TSE                                | <7:0> |       |       |       |  |  |  |
| bit 7                             |                                                             |       |                                    |       |       |       | bit 0 |  |  |  |
|                                   |                                                             |       |                                    |       |       |       |       |  |  |  |
| Legend:                           |                                                             |       |                                    |       |       |       |       |  |  |  |
| R = Readable bit W = Writable bit |                                                             |       | U = Unimplemented bit, read as '0' |       |       |       |       |  |  |  |
| -n = Value at P                   | OR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       | nown                               |       |       |       |       |  |  |  |
|                                   |                                                             |       |                                    |       |       |       |       |  |  |  |

bit 15-0 TSE<15:0>: DCI Transmit Slot Enable Control bits

1 = Transmit buffer contents are sent during Individual Time Slot n

0 = CSDO pin is tri-stated or driven to logic '0' during the individual time slot, depending on the state of the CSDOM bit





## 27.1 Writing to the RTCC Timer

| Note: | To allow the RTCC module to be          |
|-------|-----------------------------------------|
|       | clocked by the secondary crystal oscil- |
|       | lator, the Secondary Oscillator Enable  |
|       | (LPOSCEN) bit in the Oscillator Control |
|       | (OSCCON<1>) register must be set. For   |
|       | further details, refer to the "dsPIC33/ |
|       | PIC24 Family Reference Manual",         |
|       | "Oscillator" (DS70580).                 |

The user application can configure the time and calendar by writing the desired seconds, minutes, hours, weekday, date, month and year to the RTCC registers. Under normal operation, writes to the RTCC Timer registers are not allowed. Attempted writes will appear to execute normally, but the contents of the registers will remain unchanged. To write to the RTCC register, the RTCWREN bit (RCFGCAL<13>) must be set. Setting the RTCWREN bit allows writes to the RTCC registers. Conversely, clearing the RTCWREN bit prevents writes.

To set the RTCWREN bit, the following procedure must be executed. The RTCWREN bit can be cleared at any time:

- 1. Write 0x55 to NVMKEY.
- 2. Write 0xAA to NVMKEY.
- 3. Set the RTCWREN bit using a single-cycle instruction.

The RTCC module is enabled by setting the RTCEN bit (RCFGCAL<15>). To set or clear the RTCEN bit, the RTCWREN bit (RCFGCAL<13>) must be set.

If the entire clock (hours, minutes and seconds) needs to be corrected, it is recommended that the RTCC module should be disabled to avoid coincidental write operation when the timer increments. Therefore, it stops the clock from counting while writing to the RTCC Timer register.

## 27.2 RTCC Resources

Many useful resources related to RTCC are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter |
|-------|--------------------------------------------------------------------------------------|
|       | this URL in your browser:                                                            |
|       | http://www.microchip.com/wwwproducts/                                                |
|       | Devices.aspx?dDocName=en554310                                                       |

#### 27.2.1 KEY RESOURCES

- "Real-Time Clock and Calendar (RTCC)" (DS70584) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## 30.5 Watchdog Timer (WDT)

For dsPIC33EPXXXGM3XX/6XX/7XX devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

#### 30.5.1 PRESCALER/POSTSCALER

The nominal WDT clock source from LPRC is 32 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the WDTPRE Configuration bit. With a 32 kHz input, the prescaler yields a WDT time-out period (TwDT), as shown in Parameter SY12 in Table 33-21.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPOST<3:0> Configuration bits (FWDT<3:0>), which allow the selection of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved.

The WDT, prescaler and postscaler are reset:

- · On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSCx bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed.

### FIGURE 30-2: WDT BLOCK DIAGRAM

#### 30.5.2 SLEEP AND IDLE MODES

If the WDT is enabled, it continues to run during Sleep or Idle modes. When the WDT time-out occurs, the device wakes the device and code execution continues from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bit (RCON<3,2>) needs to be cleared in software after the device wakes up.

#### 30.5.3 ENABLING WDT

The WDT is enabled or disabled by the FWDTEN Configuration bit in the FWDT Configuration register. When the FWDTEN Configuration bit is set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTEN Configuration bit has been programmed to '0'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user application to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings.

The WDT flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.

#### 30.5.4 WDT WINDOW

The Watchdog Timer has an optional Windowed mode enabled by programming the WINDIS bit in the WDT Configuration register (FWDT<6>). In the Windowed mode (WINDIS = 0), the WDT should be cleared based on the settings in the programmable Watchdog Timer Window select bits (WDTWIN<1:0>).



© 2013-2014 Microchip Technology Inc.

| DC CHARACTERISTICS |                     |      | $\begin{array}{ll} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |        |      |            |  |  |
|--------------------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------------|--|--|
| Parameter<br>No.   | Typ. <sup>(2)</sup> | Max. | Units                                                                                                                                                                                                                                                                                    |        |      |            |  |  |
| Idle Current (III  | dle) <sup>(1)</sup> |      |                                                                                                                                                                                                                                                                                          | ·      |      |            |  |  |
| DC40d              | 1.5                 | 8.0  | mA                                                                                                                                                                                                                                                                                       | -40°C  |      |            |  |  |
| DC40a              | 1.5                 | 8.0  | mA                                                                                                                                                                                                                                                                                       | +25°C  | 3.3V | 10 MIPS    |  |  |
| DC40b              | 1.5                 | 8.0  | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3V |            |  |  |
| DC40c              | 1.5                 | 8.0  | mA                                                                                                                                                                                                                                                                                       | +125°C |      |            |  |  |
| DC41d              | 2.0                 | 12.0 | mA                                                                                                                                                                                                                                                                                       | -40°C  |      |            |  |  |
| DC41a              | 2.0                 | 12.0 | mA                                                                                                                                                                                                                                                                                       | +25°C  | 3.3V | 20 MIPS    |  |  |
| DC41b              | 2.0                 | 12.0 | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3V | 20 10117-3 |  |  |
| DC41c              | 2.0                 | 12.0 | mA                                                                                                                                                                                                                                                                                       | +125°C |      |            |  |  |
| DC42d              | 5.5                 | 15.0 | mA                                                                                                                                                                                                                                                                                       | -40°C  |      |            |  |  |
| DC42a              | 5.5                 | 15.0 | mA                                                                                                                                                                                                                                                                                       | +25°C  | 3.3V | 40 MIPS    |  |  |
| DC42b              | 5.5                 | 15.0 | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3V | 40 10117-3 |  |  |
| DC42c              | 5.5                 | 15.0 | mA                                                                                                                                                                                                                                                                                       | +125°C |      |            |  |  |
| DC43d              | 9.0                 | 20.0 | mA                                                                                                                                                                                                                                                                                       | -40°C  |      |            |  |  |
| DC43a              | 9.0                 | 20.0 | mA                                                                                                                                                                                                                                                                                       | +25°C  | 3.3V | 60 MIPS    |  |  |
| DC43b              | 9.0                 | 20.0 | mA                                                                                                                                                                                                                                                                                       | +85°C  | 3.3V |            |  |  |
| DC43c              | 9.0                 | 20.0 | mA                                                                                                                                                                                                                                                                                       | +125°C |      |            |  |  |
| DC44d              | 10.0                | 25.0 | mA                                                                                                                                                                                                                                                                                       | -40°C  |      |            |  |  |
| DC44a              | 10.0                | 25.0 | mA                                                                                                                                                                                                                                                                                       | +25°C  | 3.3V | 70 MIPS    |  |  |
| DC44b              | 10.0                | 25.0 | mA                                                                                                                                                                                                                                                                                       | +85°C  | ]    |            |  |  |

| TABLE 33-7: | DC CHARACTERISTICS: IDLE CURRENT (IIDLE) |
|-------------|------------------------------------------|
|-------------|------------------------------------------|

**Note 1:** Base Idle current (IIDLE) is measured as follows:

 CPU core is off, oscillator is configured in EC mode and external clock is active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>

- CLKO is configured as an I/O input pin in the Configuration Word
- · All I/O pins are configured as outputs and driving low
- $\overline{\text{MCLR}}$  = VDD, WDT and FSCM are disabled
- No peripheral modules are operating or being clocked (defined PMDx bits are all ones)
- The NVMSIDL bit (NVMCON<12>) = 1 (i.e., Flash regulator is set to standby while the device is in Idle mode)
- The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode)
- JTAG is disabled
- 2: Data in the "Typical" column is at 3.3V, +25°C unless otherwise specified.

## TABLE 34-11: PLL CLOCK TIMING SPECIFICATIONS

| AC CHARACTERISTICS                 |      |                                        | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |     |       |            |                             |  |
|------------------------------------|------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-------|------------|-----------------------------|--|
| Param<br>No. Symbol Characteristic |      | Min                                    | Тур                                                                                                                                   | Max | Units | Conditions |                             |  |
| HOS53                              | DCLK | CLKO Stability (Jitter) <sup>(1)</sup> | -5                                                                                                                                    | 0.5 | 5     | %          | Measured over 100 ms period |  |

**Note 1:** These parameters are characterized by similarity, but are not tested in manufacturing. This specification is based on clock cycle by clock cycle measurements. To calculate the effective jitter for individual time bases or communication clocks use this formula:

Peripheral Clock Jitter = 
$$\frac{DCLK}{\sqrt{\frac{FOSC}{Peripheral Bit Rate Clock}}}$$

For example: FOSC = 32 MHz, DCLK = 5%, SPIx bit rate clock (i.e., SCKx) is 2 MHz.

SPI SCK Jitter = 
$$\begin{bmatrix} D_{CLK} \\ \sqrt{\left(\frac{32 \ MHz}{2 \ MHz}\right)} \end{bmatrix} = \begin{bmatrix} \frac{5\%}{\sqrt{16}} \end{bmatrix} = \begin{bmatrix} \frac{5\%}{4} \end{bmatrix} = 1.25\%$$

#### TABLE 34-12: INTERNAL FRC ACCURACY

| AC CH        | ARACTERISTICS                                      | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |     |     |                  |                                                                         |  |  |  |
|--------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------------|-------------------------------------------------------------------------|--|--|--|
| Param<br>No. | Characteristic                                     |                                                                                                                                        | Тур | Max | Units Conditions |                                                                         |  |  |  |
|              | Internal FRC Accuracy @ FRC Frequency = 7.3728 MHz |                                                                                                                                        |     |     |                  |                                                                         |  |  |  |
| HF20         | FRC                                                | -3                                                                                                                                     | _   | +3  | %                | $-40^{\circ}C \leq TA \leq +150^{\circ}C  \text{Vdd} = 3.0\text{-}3.6V$ |  |  |  |

#### TABLE 34-13: INTERNAL RC ACCURACY

| AC CH        | ARACTERISTICS                      | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise states of the condition of th |     |     |       | herwise stated)                        |                |
|--------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|----------------------------------------|----------------|
| Param<br>No. | Characteristic                     | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Тур | Max | Units | Conditions                             |                |
|              | LPRC @ 32.768 kHz <sup>(1,2)</sup> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |     |       |                                        |                |
| HF21         | LPRC                               | -30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _   | +30 | %     | $-40^\circ C \le T A \le +150^\circ C$ | VDD = 3.0-3.6V |

**Note 1:** Change of LPRC frequency as VDD changes.

2: LPRC accuracy impacts the Watchdog Timer Time-out Period (TWDT1). See Section 30.5 "Watchdog Timer (WDT)" for more information.

44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                      |    | MILLIMETERS |      |      |
|----------------------------|----|-------------|------|------|
| Dimension Limits           |    | MIN         | NOM  | MAX  |
| Contact Pitch              | E  | 0.65 BSC    |      |      |
| Optional Center Pad Width  | W2 |             |      | 6.60 |
| Optional Center Pad Length | T2 |             |      | 6.60 |
| Contact Pad Spacing        | C1 |             | 8.00 |      |
| Contact Pad Spacing        | C2 |             | 8.00 |      |
| Contact Pad Width (X44)    | X1 |             |      | 0.35 |
| Contact Pad Length (X44)   | Y1 |             |      | 0.85 |
| Distance Between Pads      | G  | 0.25        |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103B

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2013-2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-63276-507-9

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.