

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | e200z3                                                                  |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 80MHz                                                                   |
| Connectivity               | CANbus, EBI/EMI, LINbus, SCI, SPI, UART/USART                           |
| Peripherals                | DMA, POR, PWM, WDT                                                      |
| Number of I/O              | 80                                                                      |
| Program Memory Size        | 1.5MB (1.5M x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 94K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.14V ~ 1.32V                                                           |
| Data Converters            | A/D 32x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 144-LQFP                                                                |
| Supplier Device Package    | 144-LQFP (20x20)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/spc563m64l5coay |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Contents

| 1 | Introd | roduction |                               |
|---|--------|-----------|-------------------------------|
|   | 1.1    | Docume    | ent overview                  |
|   | 1.2    | Descrip   | tion                          |
| 2 | Block  | diagra    | m                             |
| 3 | Devic  | e overv   | iew                           |
|   | 3.1    | Device of | comparison                    |
|   | 3.2    | Feature   | list 10                       |
|   | 3.3    | Feature   | details                       |
|   |        | 3.3.1     | e200z335 core                 |
|   |        | 3.3.2     | Crossbar                      |
|   |        | 3.3.3     | eDMA                          |
|   |        | 3.3.4     | Interrupt controller          |
|   |        | 3.3.5     | FMPLL                         |
|   |        | 3.3.6     | Calibration EBI               |
|   |        | 3.3.7     | SIU                           |
|   |        | 3.3.8     | ECSM25                        |
|   |        | 3.3.9     | Flash                         |
|   |        | 3.3.10    | SRAM                          |
|   |        | 3.3.11    | BAM                           |
|   |        | 3.3.12    | eMIOS                         |
|   |        | 3.3.13    | eTPU2                         |
|   |        | 3.3.14    | eQADC                         |
|   |        | 3.3.15    | DSPI                          |
|   |        | 3.3.16    | eSCI                          |
|   |        | 3.3.17    | FlexCAN                       |
|   |        | 3.3.18    | System timers                 |
|   |        | 3.3.19    | Software Watchdog Timer (SWT) |
|   |        | 3.3.20    | Debug features                |
| 4 | Orde   | rable pa  | rts                           |
| 5 | Revis  | ion hist  | ory                           |



# List of tables

| Table 1. | Device summary                   |   |
|----------|----------------------------------|---|
| Table 2. | SPC563Mxx family device summary8 | ; |
| Table 3. | Order codes                      | 2 |
| Table 4. | Revision history                 | • |



- Memory management unit (MMU) with 16-entry fully-associative translation lookaside buffer (TLB)
- Separate instruction bus and load/store bus
- Vectored interrupt support
- Interrupt latency < 120 ns @ 80 MHz (measured from interrupt request to execution of first instruction of interrupt exception handler)
- Non-maskable interrupt (NMI) input for handling external events that must produce an immediate response, for example, power down detection. On this device, the NMI input is connected to the Critical Interrupt Input. (May not be recoverable)
- Critical Interrupt Input. For external interrupt sources that are higher priority than provided by the Interrupt Controller. (Always recoverable)
- New 'Wait for Interrupt' instruction, to be used with new low power modes
- Reservation instructions for implementing read-modify-write accesses
- Signal processing extension (SPE) APU
  - Operating on all 32 GPRs that are all extended to 64 bits wide Provides a full compliment of vector and scalar integer and floating point arithmetic operations (including integer vector MAC and MUL operations) (SIMD) Provides rich array of extended 64-bit loads and stores to/from extended GPRs Fully code compatible with e200z6 core
- Floating point (FPU)
   IEEE 754 compatible with software wrapper
   Scalar single precision in hardware, double precision with software library
   Conversion instructions between single precision floating point and fixed point
   Fully code compatible with e200z6 core
- Long cycle time instructions, except for guarded loads, do not increase interrupt latency
- Extensive system development support through Nexus debug port
- Advanced microcontroller bus architecture (AMBA) crossbar switch (XBAR)
  - Three master ports, four slave ports
     Masters: CPU Instruction bus; CPU Load/store bus (Nexus); eDMA
     Slave: Flash; SRAM; Peripheral Bridge; calibration EBI
  - 32-bit internal address bus, 64-bit internal data bus
- Enhanced direct memory access (eDMA) controller
  - 32 channels support independent 8-bit, 16-bit, or 32-bit single value or block transfers
  - Supports variable sized queues and circular queues
  - Source and destination address registers are independently configured to postincrement or remain constant
  - Each transfer is initiated by a peripheral, CPU, or eDMA channel request
  - Each eDMA channel can optionally send an interrupt request to the CPU on completion of a single value or block transfer
- Interrupt controller (INTC)
  - 191 peripheral interrupt request sources
  - 8 software setable interrupt request sources



power supply

- Boot assist module (BAM)
  - Enables and manages the transition of MCU from reset to user code execution in the following configurations:
    - Execution from internal Flash memory
    - Execution from external memory on the calibration bus
    - Download and execution of code via FlexCAN or eSCI
- Periodic interrupt timer (PIT)
  - 32-bit wide down counter with automatic reload
  - Four channels clocked by system clock
  - One channel clocked by crystal clock
  - Each channel can produce periodic software interrupt
  - Each channel can produce periodic triggers for eQADC queue triggering
  - One channel out of the five can be used as wake-up timer to wake device from low power stop mode
- System timer module (STM)
  - 32-bit up counter with 8-bit prescaler
  - Clocked from system clock
  - Four-channel timer compare hardware
  - Each channel can generate a unique interrupt request
  - Designed to address AutoSAR task monitor function
- Software watchdog timer (SWT)
  - 32-bit timer
  - Clock by system clock or crystal clock
  - Can generate either system reset or non-maskable interrupt followed by system reset
  - Enabled out of reset
- Enhanced modular I/O system (eMIOS)
  - 16 timer channels (up to 14 channels in LQFP144)
  - 24-bit timer resolution
  - 3 selectable time bases plus shared time or angle counter bus from eTPU2
  - DMA and interrupt request support
  - Motor control capability
- Second-generation enhanced time processor unit (eTPU2)
  - Object-code compatible with eTPU—no changes are required to hardware or software if only eTPU features are used
  - Intelligent co-processor designed for timing control
  - High level tools, assembler and compiler available
  - 32 channels (each channel has dedicated I/O pin in all packages except LQFP100)
  - 24-bit timer resolution
  - 14 KB code memory and 3 KB data memory
  - Double match and capture on all channels



- Angle clock hardware support
- Shared time or angle counter bus with eMIOS
- DMA and interrupt request support
- Nexus Class 1 debug support
- eTPU2 enhancements
  - Counters and channels can run at full system clock speed
  - Software watchdog
  - Real-time performance monitor
  - Instruction set enhancements for smaller more flexible code generation
  - Programmable channel mode for customization of channel operation
- Enhanced queued A/D converter (eQADC)
  - Two independent on-chip redundant signed digit (RSD) cyclic ADCs
     8-, 10-, and 12-bit resolution

    - Differential conversions

Targets up to 10-bit accuracy at 500 KSample/s (ADC\_CLK = 7.5 MHz) and 8-bit accuracy at 1 MSample/s (ADC\_CLK = 15 MHz) for differential conversions Differential channels include variable gain amplifier (VGA) for improved dynamic range ( $\times$ 1;  $\times$ 2;  $\times$ 4)

Differential channels include programmable pull-up and pull-down resistors for biasing and sensor diagnostics (200 k $\Omega$ ; 100 k $\Omega$ ; low value of 5 k $\Omega$ )

- Single-ended signal range from 0 to 5 V
- Sample times of 2 (default), 8, 64 or 128 ADC clock cycles
- Provides time stamp information when requested
- Parallel interface to eQADC command FIFOs (CFIFOs) and result FIFOs (RFIFOs)

Supports both right-justified unsigned and signed formats for conversion results Temperature sensor to enable measurement of die temperature

Ability to measure all power supply pins directly

- Automatic application of ADC calibration constants
   Provision of reference voltages (25% VREF and 75% VREF) for ADC calibration purposes
- Up to 34<sup>(c)</sup> input channels available to the two on-chip ADCs
- Four pairs of differential analog input channels
- Full duplex synchronous serial interface to an external device

Has a free-running clock for use by the external device Supports a 26-bit message length

Transmits a null message when there are no triggered CFIFOs with commands bound for external CBuffers, or when there are triggered CFIFOs with commands bound for external CBuffers but the external CBuffers are full

- Parallel Side Interface to communicate with an on-chip companion module

c. 176-pin and 208-pin packages have 34 input channels; 144-pin package has 32; 100-pin package has 23.



# 3.3 Feature details

### 3.3.1 e200z335 core

The e200z335 processor utilizes a four stage pipeline for instruction execution. The Instruction Fetch (stage 1), Instruction Decode/Register file Read/Effective Address Calculation (stage 2), Execute/Memory Access (stage 3), and Register Writeback (stage 4) stages operate in an overlapped fashion, allowing single clock instruction execution for most instructions.

The integer execution unit consists of a 32-bit Arithmetic Unit (AU), a Logic Unit (LU), a 32bit Barrel shifter (Shifter), a Mask-Insertion Unit (MIU), a Condition Register manipulation Unit (CRU), a Count-Leading-Zeros unit (CLZ), a 32×32 Hardware Multiplier array, result feed-forward hardware, and support hardware for division.

Most arithmetic and logical operations are executed in a single cycle with the exception of the divide instructions. A Count-Leading-Zeros unit operates in a single clock cycle. The Instruction Unit contains a PC incrementer and a dedicated Branch Address adder to minimize delays during change of flow operations. Sequential prefetching is performed to ensure a supply of instructions into the execution pipeline. Branch target prefetching is performed to accelerate taken branches. Prefetched instructions are placed into an instruction buffer capable of holding six instructions.

Branches can also be decoded at the instruction buffer and branch target addresses calculated prior to the branch reaching the instruction decode stage, allowing the branch target to be prefetched early. When a branch is detected at the instruction buffer, a prediction may be made on whether the branch is taken or not. If the branch is predicted to be taken, a target fetch is initiated and its target instructions are placed in the instruction buffer following the branch instruction. Many branches take zero cycle to execute by using branch folding. Branches are folded out from the instruction execution pipe whenever possible. These include unconditional branches and conditional branches with condition codes that can be resolved early.

Conditional branches which are not taken and not folded execute in a single clock. Branches with successful target prefetching which are not folded have an effective execution time of one clock. All other taken branches have an execution time of two clocks. Memory load and store operations are provided for byte, halfword, and word (32-bit) data with automatic zero or sign extension of byte and halfword load data as well as optional byte reversal of data. These instructions can be pipelined to allow effective single cycle throughput. Load and store multiple word instructions allow low overhead context save and restore operations. The load/store unit contains a dedicated effective address adder to allow effective address generation to be optimized. Also, a load-to-use dependency does not incur any pipeline bubbles for most cases.

The Condition Register unit supports the condition register (CR) and condition register operations defined by the Power Architecture. The condition register consists of eight 4-bit fields that reflect the results of certain operations, such as move, integer and floating-point compare, arithmetic, and logical instructions, and provide a mechanism for testing and branching. Vectored and autovectored interrupts are supported by the CPU. Vectored interrupt support is provided to allow multiple interrupt sources to have unique interrupt handlers invoked with no software overhead.

The hardware floating-point unit utilizes the IEEE-754 single-precision floating-point format and supports single-precision floating-point operations in a pipelined fashion. The general purpose register file is used for source and destination operands, thus there is a unified



For high priority interrupt requests, the time from the assertion of the interrupt request from the peripheral to when the processor is executing the interrupt service routine (ISR) has been minimized. The INTC provides a unique vector for each interrupt request source for quick determination of which ISR needs to be executed. It also provides an ample number of priorities so that lower priority ISRs do not delay the execution of higher priority ISRs. To allow the appropriate priorities for each source of interrupt request, the priority of each interrupt request is software configurable.

When multiple tasks share a resource, coherent accesses to that resource need to be supported. The INTC supports the priority ceiling protocol for coherent accesses. By providing a modifiable priority mask, the priority can be raised temporarily so that all tasks which share the resource can not preempt each other.

Multiple processors can assert interrupt requests to each other through software setable interrupt requests. These same software setable interrupt requests also can be used to break the work involved in servicing an interrupt request into a high priority portion and a low priority portion. The high priority portion is initiated by a peripheral interrupt request, but then the ISR asserts a software setable interrupt request to finish the servicing in a lower priority ISR. Therefore these software setable interrupt requests can be used instead of the peripheral ISR scheduling a task through the RTOS.

The INTC provides the following features:

- 356 peripheral interrupt request sources
- 8 software setable interrupt request sources
- 9-bit vector addresses
- Unique vector for each interrupt request source
- Hardware connection to processor or read from register
- Each interrupt source can be programmed to one of 16 priorities
- Preemptive prioritized interrupt requests to processor
- ISR at a higher priority preempts executing ISRs or tasks at lower priorities
- Automatic pushing or popping of preempted priority to or from a LIFO
- Ability to modify the ISR or task priority to implement the priority ceiling protocol for accessing shared resources
- Low latency—three clocks from receipt of interrupt request from peripheral to interrupt request to processor

This device also includes a non-maskable interrupt (NMI) pin that bypasses the INTC and multiplexing logic.

### 3.3.5 FMPLL

The FMPLL allows the user to generate high speed system clocks from a 4 MHz to 20 MHz crystal oscillator or external clock generator. Further, the FMPLL supports programmable frequency modulation of the system clock. The PLL multiplication factor, output clock divider ratio are all software configurable.



The PLL has the following major features:

- Input clock frequency from 4 MHz to 20 MHz
- Voltage controlled oscillator (VCO) range from 256 MHz to 512 MHz, resulting in system clock frequencies from 16 MHz to 80 MHz with granularity of 4 MHz or better
- Reduced frequency divider (RFD) for reduced frequency operation without forcing the PLL to relock
- 3 modes of operation
  - Bypass mode with PLL off
  - Bypass mode with PLL running (default mode out of reset)
  - PLL normal mode
- Each of the three modes may be run with a crystal oscillator or an external clock reference
- Programmable frequency modulation
  - Modulation enabled/disabled through software
  - Triangle wave modulation up to 100 kHz modulation frequency
  - Programmable modulation depth (0% to 2% modulation depth)
  - Programmable modulation frequency dependent on reference frequency
- Lock detect circuitry reports when the PLL has achieved frequency lock and continuously monitors lock status to report loss of lock conditions
- Clock Quality Module
  - detects the quality of the crystal clock and cause interrupt request or system reset if error is detected
  - detects the quality of the PLL output clock. If an error is detected, causes a system reset or switches the system clock to the crystal clock and causes an interrupt request
- Programmable interrupt request or system reset on loss of lock

## 3.3.6 Calibration EBI

The Calibration EBI controls data transfer across the crossbar switch to/from memories or peripherals attached to the calibration tool connector in the calibration address space. The Calibration EBI is only available in the calibration tool. The Calibration EBI includes a memory controller that generates interface signals to support a variety of external memories. The Calibration EBI memory controller supports legacy flash, SRAM, and asynchronous memories. In addition, the calibration EBI supports up to three regions via chip selects (two chip selects are multiplexed with two address bits), along with programmed region-specific attributes. The calibration EBI supports the following features:

- 22-bit address bus (two most significant signals multiplexed with two chip selects)
- 16-bit data bus
- Multiplexed mode with addresses and data signals present on the data lines



The Flash memory provides the following features:

- Supports a 64-bit data bus for instruction fetch, CPU loads and DMA access. Byte, halfword, word and doubleword reads are supported. Only aligned word and doubleword writes are supported.
- Fetch accelerator
  - Architected to optimize the performance of the flash with the CPU to provide single cycle random access to the flash up to 80 MHz system clock speed
  - Configurable read buffering and line prefetch support
  - Four line read buffers (128 bits wide) and a prefetch controller
- Hardware and software configurable read and write access protections on a per-master basis
- Interface to the Flash array controller is pipelined with a depth of one, allowing overlapped accesses to proceed in parallel for interleaved or pipelined Flash array designs
- Configurable access timing allowing use in a wide range of system frequencies
- Multiple-mapping support and mapping-based block access timing (0-31 additional cycles) allowing use for emulation of other memory types
- Software programmable block program/erase restriction control
- Erase of selected block(s)
- Read page size of 128 bits (four words)
- ECC with single-bit correction, double-bit detection
- Program page size of 64 bits (two words)
- ECC single-bit error corrections are visible to software
- Minimum program size is two consecutive 32-bit words, aligned on a 0-modulo-8 byte address, due to ECC
- Embedded hardware program and erase algorithm
- Erase suspend
- Shadow information stored in non-volatile shadow block
- Independent program/erase of the shadow block

### 3.3.10 SRAM

The SPC563Mxx SRAM module provides a general-purpose up to 94 KB memory block. The SRAM controller includes these features:

- Supports read/write accesses mapped to the SRAM memory from any master
- 32 KB or 24 KB block powered by separate supply for standby operation
- Byte, halfword, word and doubleword addressable
- ECC performs single-bit correction, double-bit detection on 32-bit data element

#### 3.3.11 BAM

The BAM (Boot Assist Module) is a block of read-only memory that is programmed once by ST and is identical for all SPC563Mxx MCUs. The BAM program is executed every time the



- Event-triggered microengine:
  - Fixed-length instruction execution in two-system-clock microcycle
  - 14 KB of code memory (SCM)
  - 3 KB of parameter (data) RAM (SPRAM)
  - Parallel execution of data memory, ALU, channel control and flow control subinstructions in selected combinations
  - 32-bit microengine registers and 24-bit wide ALU, with 1 microcycle addition and subtraction, absolute value, bitwise logical operations on 24-bit, 16-bit, or byte operands, single-bit manipulation, shift operations, sign extension and conditional execution
  - Additional 24-bit Multiply/MAC/Divide unit which supports all signed/unsigned Multiply/MAC combinations, and unsigned 24-bit divide. The MAC/Divide unit works in parallel with the regular microcode commands
- Resource sharing features support channel use of common channel registers, memory and microengine time:
  - Hardware scheduler works as a "task management" unit, dispatching event service routines by predefined, host-configured priority
  - Automatic channel context switch when a "task switch" occurs, i.e., one function thread ends and another begins to service a request from other channel: channelspecific registers, flags and parameter base address are automatically loaded for the next serviced channel
  - SPRAM shared between host CPU and eTPU2, supporting communication either between channels and host or inter-channel
  - Dual-parameter coherency hardware support allows atomic access to two parameters by host
- Test and development support features:
  - Nexus Class 1 debug, supporting single-step execution, arbitrary microinstruction execution, hardware breakpoints and watchpoints on several conditions
  - Software breakpoints
  - SCM continuous signature-check built-in self test (MISC multiple input signature calculator), runs concurrently with eTPU2 normal operation
- System enhancements
  - Software watchdog with programmable timeout
  - Real-time performance information
- Channel enhancements
  - Channels 1 and 2 can optionally drive angle clock hardware
- Programming enhancements
  - Engine relative addressing mode

## 3.3.14 eQADC

The enhanced queued analog to digital converter (eQADC) block provides accurate and fast conversions for a wide range of applications. The eQADC provides a parallel interface to two on-chip analog to digital converters (ADC), and a single master to single slave serial interface to an off-chip external device. Both on-chip ADCs have access to all the analog channels.



The eQADC prioritizes and transfers commands from six command conversion command 'queues' to the on-chip ADCs or to the external device. The block can also receive data from the on-chip ADCs or from an off-chip external device into the six result queues, in parallel, independently of the command queues. The six command queues are prioritized with Queue\_0 having the highest priority and Queue\_5 the lowest. Queue\_0 also has the added ability to bypass all buffering and queuing and abort a currently running conversion on either ADC and start a Queue\_0 conversion. This means that Queue\_0 will always have a deterministic time from trigger to start of conversion, irrespective of what tasks the ADCs were performing when the trigger occurred. The eQADC supports software and external hardware triggers from other blocks to initiate transfers of commands from the queues to the on-chip ADCs or to the external device. It also monitors the fullness of command queues and result queues, and accordingly generates DMA or interrupt requests to control data movement between the queues and the system memory, which is external to the eQADC.

The ADCs also support features designed to allow the direct connection of high impedance acoustic sensors that might be used in a system for detecting engine knock. These features include differential inputs; integrated variable gain amplifiers for increasing the dynamic range; programmable pull-up and pull-down resistors for biasing and sensor diagnostics.

The eQADC also integrates a programmable decimation filter capable of taking in ADC conversion results at a high rate, passing them through a hardware low pass filter, then down-sampling the output of the filter and feeding the lower sample rate results to the result FIFOs. This allows the ADCs to sample the sensor at a rate high enough to avoid aliasing of out-of-band noise; while providing a reduced sample rate output to minimize the amount DSP processing bandwidth required to fully process the digitized waveform.



The eQADC provides the following features:

- Dual on-chip ADCs
  - $\qquad 2 \times 12 \text{-bit ADC resolution}$
  - Programmable resolution for increased conversion speed (12 bit, 10 bit, 8 bit)
     12-bit conversion time 1 µs (1M sample/sec)
     10-bit conversion time 867 ns (1.2M sample/second)
    - 10-bit conversion time = 307 hs (1.214 sample/second)
    - 8-bit conversion time 733 ns (1.4M sample/second)
  - Up to 10-bit accuracy at 500 KSample/s and 9-bit accuracy at 1 MSample/s
  - Differential conversions
  - Single-ended signal range from 0 to 5 V
  - Variable gain amplifiers on differential inputs ( $\times$ 1,  $\times$ 2,  $\times$ 4)
  - Sample times of 2 (default), 8, 64 or 128 ADC clock cycles
  - Provides time stamp information when requested
  - Parallel interface to eQADC CFIFOs and RFIFOs
  - Supports both right-justified unsigned and signed formats for conversion results
- Up to 34<sup>(e)</sup> input channels (accessible by both ADCs)
- 23 additional internal channels for measuring control and monitoring voltages inside the device
  - Including Core voltage, I/O voltage, LVI voltages, etc.
- An internal bandgap reference to allow absolute voltage measurements
- 4 pairs of differential analog input channels
  - Programmable pull-up/pull-down resistors on each differential input for biasing and sensor diagnostic (200 k $\Omega$ , 100 k $\Omega$ , 5 k $\Omega$ )
- Silicon die temperature sensor
  - provides temperature of silicon as an analog value
  - read using an internal ADC analog channel
  - may be read with either ADC
- Decimation filter
  - Programmable decimation factor (2 to 16)
  - Selectable IIR or FIR filter
  - Up to 4th order IIR or 8th order FIR
  - Programmable coefficients
  - Saturated or non-saturated modes
  - Programmable rounding (convergent; two's complement; truncated)
  - Pre-fill mode to pre-condition the filter before the sample window opens
- Full duplex synchronous serial interface to an external device
  - Free-running clock for use by an external device
  - Supports a 26-bit message length
- Priority based Queues
  - Supports six Queues with fixed priority. When commands of distinct Queues are



e. 176-pin and 208-pin packages have 34 input channels; 144-pin package has 32; 100-pin package has 23.

bound for the same ADC, the higher priority Queue is always served first

- Queue\_0 can bypass all prioritization, buffering and abort current conversions to start a Queue\_0 conversion a deterministic time after the queue trigger
- Streaming mode operation of Queue\_0 to execute some commands several times
- Supports software and hardware trigger modes to arm a particular Queue
- Generates interrupt when command coherency is not achieved
- External hardware triggers
  - Supports rising edge, falling edge, high level and low level triggers
  - Supports configurable digital filter
- Supports four external 8-to-1 muxes which can expand the input channels to 56 channels total

### 3.3.15 DSPI

The deserial serial peripheral interface (DSPI) block provides a synchronous serial interface for communication between the SPC563Mxx MCU and external devices. The DSPI supports pin count reduction through serialization and deserialization of eTPU and eMIOS channels and memory-mapped registers. The channels and register content are transmitted using a SPI-like protocol. This SPI-like protocol is completely configurable for baud rate, polarity and phase, frame length, chip select assertion, etc. Each bit in the frame may be configured to serialize either eTPU channels, eMIOS channels or GPIO signals. The DSPI can be configured to serialize data to an external device that supports the Microsecond Channel protocol. There are two identical DSPI blocks on the SPC563Mxx MCU. The DSPI ouput pins support 5 V logic levels or Low Voltage Differential Signalling (LVDS) according to the Microsecond Channel specification.

The DSPIs have three configurations:

- Serial Peripheral Interface (SPI) configuration where the DSPI operates as an up to 16bit SPI with support for queues
- Enhanced Deserial Serial Interface (DSI) configuration where DSPI serializes up to 32 bits with three possible sources per bit
  - eTPU, eMIOS, new virtual GPIO registers as possible bit source
  - Programmable inter-frame gap in continuous mode
  - Bit source selection allows microsecond channel downstream with command or data frames up to 32 bits
  - Microsecond channel dual receiver mode
- Combined Serial Interface (CSI) configuration where the DSPI operates in both SPI and DSI configurations interleaving DSI frames with SPI frames, giving priority to SPI frames

For queued operations, the SPI queues reside in system memory external to the DSPI. Data transfers between the memory and the DSPI FIFOs are accomplished through the use of the eDMA controller or through host software.



The DSPIs also support these features unique to the DSI and CSI configurations:

- 2 sources of the serialized data:
  - eTPU\_A and eMIOS output channels
  - Memory-mapped register in the DSPI
- Destinations for the deserialized data:
  - eTPU\_A and eMIOS input channels
  - SIU External Interrupt Request inputs
  - Memory-mapped register in the DSPI
- Deserialized data is provided as Parallel Output signals and as bits in a memorymapped register
- Transfer initiation conditions:
  - Continuous
  - Edge sensitive hardware trigger
  - Change in data
- Pin serialization/deserialization with interleaved SPI frames for control and diagnostics
- Continuous serial communications clock
- Support for parallel and serial chaining of up to four DSPI blocks

## 3.3.16 eSCI

The enhanced Serial Communications Interface (eSCI) allows asynchronous serial communications with peripheral devices and other MCUs. It includes special support to



# 4 Orderable parts

Table 3. Order codes

| Order code      | Flash/SRAM<br>(Kbytes) | Package          | Speed<br>(MHz) |  |
|-----------------|------------------------|------------------|----------------|--|
| SPC563M60L5CPBR | 1024 / 64              | LOFP144 Pb-free  | 64             |  |
| SPC563M60L5CPBY | 1024 / 64              | LQFP144 PD-IIee  | 64             |  |
| SPC563M60L5CPAR | 1024 / 64              | LOFP144 Pb-free  | 80             |  |
| SPC563M60L5CPAY | 1024764                |                  | 80             |  |
| SPC563M60L7CPBR | 1024 / 64              | LOFP176 Pb-free  | 64             |  |
| SPC563M60L7CPBY | 1024764                | LQFF170FD-liee   | 64             |  |
| SPC563M60L7CPAR | 1024 / 64              | LQFP176 Pb-free  | 80             |  |
| SPC563M60L7CPAY | 1024 / 64              | LQFP176 PD-lifee | 80             |  |
| SPC563M64L5COBR | 1536 / 94              | LQFP144 Pb-free  | 64             |  |
| SPC563M64L5COBY | 15567.94               |                  | 64             |  |
| SPC563M64L5COAR | 1536 / 94              | LQFP144 Pb-free  | 80             |  |
| SPC563M64L5COAY | 15567.94               |                  | 80             |  |
| SPC563M64L7COBR | 1536 / 94              | LQFP176 Pb-free  | 64             |  |
| SPC563M64L7COBY | 1000/94                |                  | 64             |  |
| SPC563M64L7COAR | 1536 / 94              | LQFP176 Pb-free  | 80             |  |
| SPC563M64L7COAY | 1330 / 94              |                  | 80             |  |







| Date        | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 18-May-2011 | 4        | <ul> <li>Internal review.</li> <li>Block diagram updated: <ul> <li>Test Controller removed.</li> </ul> </li> <li>Device Summary (device comparison) table updated: <ul> <li>The SPC563M64 will not be offered in an LQFP100 package.</li> <li>Footnote added clarifying the number of eQADC channels.</li> </ul> </li> <li>Feature list: <ul> <li>"Single power supply" applies to all packages. (previously stated 100-and 144-pin packages)</li> <li>"Nexus pins powered by 3.3 V supply" applies to all packages. (previously stated LBGA208 and LQFP176 packages)</li> <li>Calibration pin voltages deleted</li> <li>Details added to eTPU and eQADC features</li> <li>eMIOS features updated</li> <li>eTPU renamed to ETPU2; features updated</li> </ul> </li> </ul> |  |

#### Table 4.Revision history



| Date        | Revision | Description                                                                                                                                                                                                                                                                         |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |          | Replaced in all document " Architecture Book E compliant" with "                                                                                                                                                                                                                    |
|             |          | Architecture technology compliant"                                                                                                                                                                                                                                                  |
|             |          | Updated "Introduction": Added "Document overview" and "Description" sections.                                                                                                                                                                                                       |
|             |          | Made the following changes in the "Description" section:                                                                                                                                                                                                                            |
|             |          | <ul> <li>Added "Floating Point Unit (FPU)" bullet under "Single issue, 32-bit<br/>Power Architecture technology compliant e200z335 CPU core<br/>complex".</li> </ul>                                                                                                                |
|             |          | <ul> <li>Changed "eTPU" to "eTPU2" in the "32-channel second-generation<br/>enhanced time processor unit" sentence.</li> </ul>                                                                                                                                                      |
|             |          | <ul> <li>Changed the "Available in LQFP100, LQFP144, LQFP176 and<br/>LBGA208" sentence to "Designed for LQFP100, LQFP144, LQFP176<br/>and LBGA208 packages".</li> </ul>                                                                                                             |
|             |          | Replaced all instances of "Microsecond Bus" with "Microsecond Channel".                                                                                                                                                                                                             |
|             |          | Replaced all instances of "SPC563M54" and "SPC563M60" with<br>"SPC563M54P" and "SPC563M60P", respectively.                                                                                                                                                                          |
|             |          | Changed the "Standby SRAM size" of the SPC563M60P device from "24" to "32".                                                                                                                                                                                                         |
|             |          | Replaced all instances of "downlink" with "downstream" and "uplink" wit "upstream".                                                                                                                                                                                                 |
|             |          | Made the following changes in the "Flash" section:                                                                                                                                                                                                                                  |
|             |          | Changed "Program page size of 128 bits (four words) to accelerate programming" to "Program page size of 64 bits (two words)".                                                                                                                                                       |
| 08-Jun-2011 | 5        | Changed "Erase suspend, program suspend and erase-suspended program" to "Erase suspend".                                                                                                                                                                                            |
|             |          | Made editorial changes in the "BAM" section: Updated the conditional tags in the "Supports serial bootloading" sentences.                                                                                                                                                           |
|             |          | Changed "Shared time bases with the eTPU through the counter buses<br>to "Shared time bases with the eTPU2 through the counter buses" in the<br>"eMIOS" section.                                                                                                                    |
|             |          | Removed the following sentences from the "eTPU2" section:                                                                                                                                                                                                                           |
|             |          | "For Monaco 1.5M, the eTPU2 has been further enhanced with these features:"                                                                                                                                                                                                         |
|             |          | "Timebases and channels are run at full system clock speed"                                                                                                                                                                                                                         |
|             |          | "Programmable channel mode allows customization of channel function                                                                                                                                                                                                                 |
|             |          | "More flexibility in requesting DMA and interrupt service"                                                                                                                                                                                                                          |
|             |          | "Channel flags can be tested"                                                                                                                                                                                                                                                       |
|             |          | Added the following sentence in the "eQADC" section under the "Priorit<br>based Queues" bullet: "Streaming mode operation of Queue_0 to<br>execute some commands several times".                                                                                                    |
|             |          | Changed the following sentences in the "DSPI" section:                                                                                                                                                                                                                              |
|             |          | "The DSPI can be configured that implements the Microsecond Bu<br>protocol" to "The DSPI can be configured that supports the<br>Microsecond Channel protocol".                                                                                                                      |
|             |          | "The DSPI pins support 5 V logic levels or Low Voltage Differential<br>Signalling (LVDS) to improve high speed operation." to "The DSPI oupu<br>pins support 5 V logic levels or Low Voltage Differential Signalling<br>(LVDS) according to the Microsecond Channel specification." |

Table 4.Revision history

Doc ID 13850 Rev 6



| Date        | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 08-Jun-2011 | 5        | Made the following changes in the DSPI section:<br>Changed "bus downlink" to "channel downstream", "Microsecond bus" to<br>"Microsecond channel", "SIN" to "LVDS pads are for outputs only", "1 to<br>16" to "4", "bus standard" to "channel upstream", and "17-pin Full Port<br>interface in calibration tool calibration package" to "17-pin Full Port<br>interface in calibration package used on calibration tool boards".<br>Updated the Order codes table summary table and figures.<br>Changed the "Processor core" information of the SPC563M54P device<br>to: "32-bit e200z335 with SPE and FPU support".<br>Added the following to the "Available only in the calibration package"<br>sentence in the Features section (496 CSP package). |
| 17-Sep-2013 | 6        | Updated Disclaimer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## Table 4.Revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

Doc ID 13850 Rev 6

