Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | e200z3 | | Core Size | 32-Bit Single-Core | | Speed | 64MHz | | Connectivity | CANbus, EBI/EMI, LINbus, SCI, SPI, UART/USART | | Peripherals | DMA, POR, PWM, WDT | | Number of I/O | 80 | | Program Memory Size | 1.5MB (1.5M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 94K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.14V ~ 1.32V | | Data Converters | A/D 32x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 144-LQFP | | Supplier Device Package | 144-LQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/spc563m64l5cobr | Contents SPC563Mxx # **Contents** | 1 | Intro | duction | 1 | |---|-------|-----------|-------------------------------| | | 1.1 | Docum | nent overview 5 | | | 1.2 | Descri | ption | | 2 | Bloc | k diagra | am7 | | 3 | Devi | ice over | view | | | 3.1 | Device | comparison | | | 3.2 | Featur | e list | | | 3.3 | Feature | e details | | | | 3.3.1 | e200z335 core | | | | 3.3.2 | Crossbar | | | | 3.3.3 | eDMA | | | | 3.3.4 | Interrupt controller | | | | 3.3.5 | FMPLL | | | | 3.3.6 | Calibration EBI | | | | 3.3.7 | SIU24 | | | | 3.3.8 | ECSM25 | | | | 3.3.9 | Flash | | | | 3.3.10 | SRAM26 | | | | 3.3.11 | BAM26 | | | | 3.3.12 | eMIOS27 | | | | 3.3.13 | eTPU228 | | | | 3.3.14 | eQADC30 | | | | 3.3.15 | DSPI | | | | 3.3.16 | eSCI | | | | 3.3.17 | FlexCAN | | | | 3.3.18 | System timers | | | | 3.3.19 | Software Watchdog Timer (SWT) | | | | 3.3.20 | Debug features | | 4 | Orde | erable p | arts | | 5 | Revi | ision his | story | SPC563Mxx List of tables # List of tables | Table 1. | Device summary | 1 | |----------|---------------------------------|---| | Table 2. | SPC563Mxx family device summary | 8 | | Table 3. | Order codes | 2 | | Table 4. | Revision history | 4 | SPC563Mxx Introduction ### 1 Introduction The SPC563Mxx is a family of system-on-chip devices that are built on Power Architecture<sup>®</sup> technology and: - Are 100% user-mode compatible with the classic Power Architecture instruction set - Contain enhancements that improve the architecture's fit in embedded applications - Include additional instruction support for digital signal processing (DSP) - Integrate technologies, such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular inputoutput system, that are important for today's lower-end powertrain applications This document describes the features of the SPC563Mxx and highlights important electrical and physical characteristics of the device. #### 1.1 Document overview This document provides an overview and describes the features of the device series of microcontroller units (MCUs). For functional characteristics, refer to the device reference manual. For electrical specifications and package mechanical drawings, refer to the device data sheet. Pin assignments can be found in both the reference manual and data sheet. ## 1.2 Description These 32-bit automotive microcontrollers are a family of system-on-chip (SoC) devices that contain all the features of the SPC563Mxx family and many new features coupled with high performance 90 nm CMOS technology to provide substantial reduction of cost per feature and significant performance improvement. The advanced and cost-efficient host processor core of this automotive controller family is built on Power Architecture technology. This family contains enhancements that improve the architecture's fit in embedded applications, includes additional instruction support for digital signal processing (DSP), integrates technologies — such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system — that are important for today's lower-end powertrain applications. The device has a single level of memory hierarchy consisting of up to 94 KB on-chip SRAM and up to 1.5 MB of internal flash memory. The device also has an external bus interface (EBI) for 'calibration'. This external bus interface has been designed to support most of the standard memories used with the SPC564Axx and SPC563Mxx families. SPC563Mxx is part of a family of devices that contain many new features coupled with high performance 90 nm CMOS technology to provide substantial reduction of cost per feature and significant performance improvement. The host processor core of the SPC563Mxx complies with the Power Architecture Book E. It is 100% user mode compatible (with floating point library) with the classic Power Architecture instruction set. The Book E architecture has enhancements that improve the Power Architecture's fit in embedded applications. In addition to the classic Power Architecture instruction set, this core also has additional instruction support for digital signal processing (DSP). SPC563Mxx Block diagram ## 2 Block diagram Figure 1 shows a top-level block diagram of the SPC563M64. Figure 1. SPC563Mxx block diagram - 9-bit vector - Unique vector for each interrupt request source - Provided by hardware connection to processor or read from register - Each interrupt source can be programmed to one of 16 priorities - Preemption - Preemptive prioritized interrupt requests to processor ISR at a higher priority preempts ISRs or tasks at lower priorities Automatic pushing or popping of preempted priority to or from a LIFO Ability to modify the ISR or task priority. Modifying the priority can be used to implement the Priority Ceiling Protocol for accessing shared resources. - Low latency—three clocks from receipt of interrupt request from peripheral to interrupt request to processor - Frequency Modulating Phase-locked loop (FMPLL) - Reference clock pre-divider (PREDIV) for finer frequency synthesis resolution - Reduced frequency divider (RFD) for reducing the FMPLL output clock frequency without forcing the FMPLL to re-lock - System clock divider (SYSDIV) for reducing the system clock frequency in normal or bypass mode - Input clock frequency range from 4 MHz to 20 MHz before the pre-divider, and from 4 MHz to 16 MHz at the FMPLL input - Voltage controlled oscillator (VCO) range from 256 MHz to 512 MHz - VCO free-running frequency range from 25 MHz to 125 MHz - Four bypass modes: crystal or external reference with PLL on or off - Two normal modes: crystal or external reference - Programmable frequency modulation - Triangle wave modulation - Register programmable modulation frequency and depth - Lock detect circuitry reports when the FMPLL has achieved frequency lock and continuously monitors lock status to report loss of lock conditions User-selectable ability to generate an interrupt request upon loss of lock User-selectable ability to generate a system reset upon loss of lock - Clock quality monitor (CQM) module provides loss-of-clock detection for the FMPLL reference and output clocks - User-selectable ability to generate an interrupt request upon loss of clock User-selectable ability to generate a system reset upon loss of clock Backup clock (reference clock or FMPLL free-running) can be applied to the system in case of loss of clock - Calibration bus interface (EBI) - Available only in the calibration package (496 CSP package) - 1.8 V to 3.3 V $\pm$ 10% I/O (1.6 V to 3.6 V) - Memory controller with support for various memory types - 16-bit data bus, up to 22-bit address bus - Selectable drive strength - Configurable bus speed modes - Bus monitor - Configurable wait states - System integration unit (SIU) - Centralized GPIO control of 80 I/O pins - Centralized pad control on a per-pin basis Pin function selection Configurable weak pull-up or pull-down Drive strength Slew rate Hysteresis - System reset monitoring and generation - External interrupt inputs, filtering and control - Critical Interrupt control - Non-Maskable Interrupt control - Internal multiplexer subblock (IMUX) Allows flexible selection of eQADC trigger inputs (eTPU, eMIOS and external signals) Allows selection of interrupt requests between external pins and DSPI - Error correction status module (ECSM) - Configurable error-correcting codes (ECC) reporting - Single-bit error correction reporting - On-chip Flash memory - Up to 1.5 MB flash memory, accessed via a 64-bit wide bus interface - 16 KB shadow block - Fetch Accelerator Provide single cycle flash access at 80 MHz Quadruple 128-bit wide prefetch/burst buffers Prefetch buffers can be configured to prefetch code or data or both - Censorship protection scheme to prevent flash content visibility - Flash divided into two independent arrays, allowing reading from one array while erasing/programming the other array (used for EEPROM emulation) - Memory block: For SPC563M64: 18 blocks (4 $\times$ 16 KB, 2 $\times$ 32 KB, 2 $\times$ 64 KB, 10 $\times$ 128 KB) For SPC563M60P: 14 blocks (4 $\times$ 16 KB, 2 $\times$ 32 KB, 2 $\times$ 64 KB, 6 $\times$ 128 KB) For SPC563M54P: 12 blocks (4 $\times$ 16 KB, 2 $\times$ 32 KB, 2 $\times$ 64 KB, 4 $\times$ 128 KB) Hardware programming state machine #### On-chip static RAM - For SPC563M64: 94 KB general purpose RAM of which 32 KB are on standby power supply - For SPC563M60P: 64 KB general purpose RAM of which 32 KB are on standby power supply - For SPC563M54P: 48 KB general purpose RAM of which 24 KB are on standby Zero jitter triggering for queue 0. (Queue 0 trigger causes current conversion to be aborted and the queued conversions in the CBUFFER to be bypassed. Delay from Trigger to start of conversion is 13 system clocks + 1 ADC clock.) - eQADC Result Streaming. Generation of a continuous stream of ADC conversion results from a single eQADC command word. Controlled by two different trigger signals; one to define the rate at which results are generated and the other to define the beginning and ending of the stream. Used to digitize waveforms during specific time/angle windows, e.g., engine knock sensor sampling. - Angular Decimation. The ability of the eQADC to sample an analog waveform in the time domain, perform Finite Impulse Response (FIR) or Infinite Impulse Response (IIR) filtering also in the time domain, but to down sample the results in the angle domain. Resulting in a time domain filtered result at a given engine - One with 32 message buffers: the second with 64 message buffers - Full implementation of the CAN protocol specification, Version 2.0B - Programmable acceptance filters - Short latency time for high priority transmit messages - Arbitration scheme according to message ID or message buffer number - Listen only mode capabilities - Programmable clock source: system clock or oscillator clock - Message buffers may be configured as mailboxes or as FIFO - Nexus port controller (NPC) - Per IEEE-ISTO 5001-2003 - Real time development support for Power Architecture core and eTPU engine through Nexus class 2/1 - Read and write access (Nexus class 3 feature that is supported on this device) Run-time access of entire memory map Calibration Support for data value breakpoints / watchpoints Run-time access of entire memory map Calibration Table constants calibrated using MMU and internal and external RAM Scalar constants calibrated using cache line locking - Configured via the IEEE 1149.1 (JTAG) port - IEEE 1149.1 JTAG controller (JTAGC) - IEEE 1149.1-2001 Test Access Port (TAP) interface - 5-bit instruction register that supports IEEE 1149.1-2001 defined instructions - 5-bit instruction register that supports additional public instructions - Three test data registers: a bypass register, a boundary scan register, and a device identification register - Censorship disable register. By writing the 64-bit serial boot password to this register, Censorship may be disabled until the next reset - TAP controller state machine that controls the operation of the data registers, instruction register and associated circuitry - On-chip Voltage Regulator for single 5 V supply operation - On-chip regulator 5 V to 3.3 V for internal supplies - On-chip regulator controller 5 V to 1.2 V (with external bypass transistor) for core logic - Low-power modes - SLOW Mode. Allows device to be run at very low speed (approximately 1 MHz), with modules (including the PLL) selectively disabled in software - STOP Mode. System clock stopped to all modules including the CPU. Wake-up timer used to restart the system clock after a predetermined time ### 3.3 Feature details #### 3.3.1 e200z335 core The e200z335 processor utilizes a four stage pipeline for instruction execution. The Instruction Fetch (stage 1), Instruction Decode/Register file Read/Effective Address Calculation (stage 2), Execute/Memory Access (stage 3), and Register Writeback (stage 4) stages operate in an overlapped fashion, allowing single clock instruction execution for most instructions. The integer execution unit consists of a 32-bit Arithmetic Unit (AU), a Logic Unit (LU), a 32-bit Barrel shifter (Shifter), a Mask-Insertion Unit (MIU), a Condition Register manipulation Unit (CRU), a Count-Leading-Zeros unit (CLZ), a 32×32 Hardware Multiplier array, result feed-forward hardware, and support hardware for division. Most arithmetic and logical operations are executed in a single cycle with the exception of the divide instructions. A Count-Leading-Zeros unit operates in a single clock cycle. The Instruction Unit contains a PC incrementer and a dedicated Branch Address adder to minimize delays during change of flow operations. Sequential prefetching is performed to ensure a supply of instructions into the execution pipeline. Branch target prefetching is performed to accelerate taken branches. Prefetched instructions are placed into an instruction buffer capable of holding six instructions. Branches can also be decoded at the instruction buffer and branch target addresses calculated prior to the branch reaching the instruction decode stage, allowing the branch target to be prefetched early. When a branch is detected at the instruction buffer, a prediction may be made on whether the branch is taken or not. If the branch is predicted to be taken, a target fetch is initiated and its target instructions are placed in the instruction buffer following the branch instruction. Many branches take zero cycle to execute by using branch folding. Branches are folded out from the instruction execution pipe whenever possible. These include unconditional branches and conditional branches with condition codes that can be resolved early. Conditional branches which are not taken and not folded execute in a single clock. Branches with successful target prefetching which are not folded have an effective execution time of one clock. All other taken branches have an execution time of two clocks. Memory load and store operations are provided for byte, halfword, and word (32-bit) data with automatic zero or sign extension of byte and halfword load data as well as optional byte reversal of data. These instructions can be pipelined to allow effective single cycle throughput. Load and store multiple word instructions allow low overhead context save and restore operations. The load/store unit contains a dedicated effective address adder to allow effective address generation to be optimized. Also, a load-to-use dependency does not incur any pipeline bubbles for most cases. The Condition Register unit supports the condition register (CR) and condition register operations defined by the Power Architecture. The condition register consists of eight 4-bit fields that reflect the results of certain operations, such as move, integer and floating-point compare, arithmetic, and logical instructions, and provide a mechanism for testing and branching. Vectored and autovectored interrupts are supported by the CPU. Vectored interrupt support is provided to allow multiple interrupt sources to have unique interrupt handlers invoked with no software overhead. The hardware floating-point unit utilizes the IEEE-754 single-precision floating-point format and supports single-precision floating-point operations in a pipelined fashion. The general purpose register file is used for source and destination operands, thus there is a unified The PLL has the following major features: - Input clock frequency from 4 MHz to 20 MHz - Voltage controlled oscillator (VCO) range from 256 MHz to 512 MHz, resulting in system clock frequencies from 16 MHz to 80 MHz with granularity of 4 MHz or better - Reduced frequency divider (RFD) for reduced frequency operation without forcing the PLL to relock - 3 modes of operation - Bypass mode with PLL off - Bypass mode with PLL running (default mode out of reset) - PLL normal mode - Each of the three modes may be run with a crystal oscillator or an external clock reference - Programmable frequency modulation - Modulation enabled/disabled through software - Triangle wave modulation up to 100 kHz modulation frequency - Programmable modulation depth (0% to 2% modulation depth) - Programmable modulation frequency dependent on reference frequency - Lock detect circuitry reports when the PLL has achieved frequency lock and continuously monitors lock status to report loss of lock conditions - Clock Quality Module - detects the quality of the crystal clock and cause interrupt request or system reset if error is detected - detects the quality of the PLL output clock. If an error is detected, causes a system reset or switches the system clock to the crystal clock and causes an interrupt request - Programmable interrupt request or system reset on loss of lock #### 3.3.6 Calibration EBI The Calibration EBI controls data transfer across the crossbar switch to/from memories or peripherals attached to the calibration tool connector in the calibration address space. The Calibration EBI is only available in the calibration tool. The Calibration EBI includes a memory controller that generates interface signals to support a variety of external memories. The Calibration EBI memory controller supports legacy flash, SRAM, and asynchronous memories. In addition, the calibration EBI supports up to three regions via chip selects (two chip selects are multiplexed with two address bits), along with programmed region-specific attributes. The calibration EBI supports the following features: - 22-bit address bus (two most significant signals multiplexed with two chip selects) - 16-bit data bus - Multiplexed mode with addresses and data signals present on the data lines MCU is powered-on or reset in normal mode. The BAM supports different modes of booting. They are: - Booting from internal Flash memory - Serial boot loading (A program is downloaded into RAM via eSCI or the FlexCAN and then executed) - Booting from external memory on calibration bus The BAM also reads the reset configuration half word (RCHW) from internal flash memory and configures the SPC563Mxx hardware accordingly. The BAM provides the following features: - Sets up MMU to cover all resources and mapping all physical address to logical addresses with minimum address translation - Sets up the MMU to allow user boot code to execute as either Power Architecture code (default) or as VLE code - Detection of user boot code - Automatic switch to serial boot mode if internal flash is blank or invalid - Supports user programmable 64-bit password protection for serial boot mode - Supports serial bootloading via FlexCAN bus and eSCI using fixed baudrate protocol - Supports serial bootloading via FlexCAN bus and eSCI with auto baud rate sensing - Supports serial bootloading of either Power Architecture code (default) or VLE code - Supports booting from calibration bus interface - Supports censorship protection for internal Flash memory - Provides an option to enable the core watchdog timer - Provides an option to disable the system watchdog timer ### 3.3.12 eMIOS The eMIOS (Enhanced Modular Input Output System) module provides the functionality to generate or measure time events. The channels on this module provide a range of operating modes including the capability to perform dual input capture or dual output compare as well as PWM output. The eTPU2 includes these distinctive features: • The Timer Counter (TCR1), channel logic and digital filters (both channel and the external timer clock input [TCRCLK]) now have an option to run at full system clock speed or system clock / 2. - Channels support unordered transitions: transition 2 can now be detected before transition 1. Related to this enhancement, the transition detection latches (TDL1 and TDL2) can now be independently negated by microcode. - A new User Programmable Channel Mode has been added: the blocking, enabling, service request and capture characteristics of this channel mode can be programmed via microcode. - Microinstructions now provide an option to issue Interrupt and Data Transfer requests selected by channel. They can also be requested simultaneously at the same instruction. - Channel Flags 0 and 1 can now be tested for branching, in addition to selecting the entry point. - Channel digital filters can be bypassed. - The Timer Counter (TCR1), channel logic and digital filters (both channel and the external timer clock input [TCRCLK]) now have an option to run at full system clock speed or system clock / 2. - Channels support unordered transitions: transition 2 can now be detected before transition 1. Related to this enhancement, the transition detection latches (TDL1 and TDL2) can now be independently negated by microcode. - A new User Programmable Channel Mode has been added: the blocking, enabling, service request and capture characteristics of this channel mode can be programmed via microcode. - Microinstructions now provide an option to issue Interrupt and Data Transfer requests selected by channel. They can also be requested simultaneously at the same instruction. - Channel Flags 0 and 1 can now be tested for branching, in addition to selecting the entry point. - Channel digital filters can be bypassed. - 32 channels, each channel is associated with one input and one output signal - Enhanced input digital filters on the input pins for improved noise immunity. - Identical, orthogonal channels: each channel can perform any time function. Each time function can be assigned to more than one channel at a given time, so each signal can have any functionality. - Each channel has an event mechanism which supports single and double action functionality in various combinations. It includes two 24-bit capture registers, two 24-bit match registers, 24-bit greater-equal and equal-only comparators - Input and output signal states visible from the host - 2 independent 24-bit time bases for channel synchronization: - First time base clocked by system clock with programmable prescale division from 2 to 512 (in steps of 2), or by output of second time base prescaler - Second time base counter can work as a continuous angle counter, enabling angle based applications to match angle instead of time - Both time bases can be exported to the eMIOS timer module - Both time bases visible from the host The eQADC provides the following features: - Dual on-chip ADCs - 2 × 12-bit ADC resolution - Programmable resolution for increased conversion speed (12 bit, 10 bit, 8 bit) - 12-bit conversion time $-1 \mu s$ (1M sample/sec) - 10-bit conversion time 867 ns (1.2M sample/second) - 8-bit conversion time 733 ns (1.4M sample/second) - Up to 10-bit accuracy at 500 KSample/s and 9-bit accuracy at 1 MSample/s - Differential conversions - Single-ended signal range from 0 to 5 V - Variable gain amplifiers on differential inputs (x1, x2, x4) - Sample times of 2 (default), 8, 64 or 128 ADC clock cycles - Provides time stamp information when requested - Parallel interface to eQADC CFIFOs and RFIFOs - Supports both right-justified unsigned and signed formats for conversion results - Up to 34<sup>(e)</sup> input channels (accessible by both ADCs) - 23 additional internal channels for measuring control and monitoring voltages inside the device - Including Core voltage, I/O voltage, LVI voltages, etc. - An internal bandgap reference to allow absolute voltage measurements - 4 pairs of differential analog input channels - Programmable pull-up/pull-down resistors on each differential input for biasing and sensor diagnostic (200 kΩ, 100 kΩ, 5 kΩ) - Silicon die temperature sensor - provides temperature of silicon as an analog value - read using an internal ADC analog channel - may be read with either ADC - Decimation filter - Programmable decimation factor (2 to 16) - Selectable IIR or FIR filter - Up to 4th order IIR or 8th order FIR - Programmable coefficients - Saturated or non-saturated modes - Programmable rounding (convergent; two's complement; truncated) - Pre-fill mode to pre-condition the filter before the sample window opens - Full duplex synchronous serial interface to an external device - Free-running clock for use by an external device - Supports a 26-bit message length - Priority based Queues - Supports six Queues with fixed priority. When commands of distinct Queues are 32/48 Doc ID 13850 Rev 6 e. 176-pin and 208-pin packages have 34 input channels; 144-pin package has 32; 100-pin package has 23. The DSPIs also support these features unique to the DSI and CSI configurations: - 2 sources of the serialized data: - eTPU\_A and eMIOS output channels - Memory-mapped register in the DSPI - Destinations for the deserialized data: - eTPU\_A and eMIOS input channels - SIU External Interrupt Request inputs - Memory-mapped register in the DSPI - Deserialized data is provided as Parallel Output signals and as bits in a memorymapped register - Transfer initiation conditions: - Continuous - Edge sensitive hardware trigger - Change in data - Pin serialization/deserialization with interleaved SPI frames for control and diagnostics - Continuous serial communications clock - Support for parallel and serial chaining of up to four DSPI blocks #### 3.3.16 eSCI The enhanced Serial Communications Interface (eSCI) allows asynchronous serial communications with peripheral devices and other MCUs. It includes special support to interface to Local Interconnect Network (LIN) slave devices. The eSCI block provides the following features: - Full-duplex operation - Standard mark/space non-return-to-zero (NRZ) format - 13-bit baud rate selection - Programmable 8-bit or 9-bit, data format - Programmable 12-bit or 13-bit data format for Timed Serial Bus (TSB) configuration to support the Microsecond Channel upstream - Automatic parity generation - LIN support - Autonomous transmission of entire frames - Configurable to support all revisions of the LIN standard - Automatic parity bit generation - Double stop bit after bit error - 10- or 13-bit break support - Separately enabled transmitter and receiver - Programmable transmitter output parity - 2 receiver wake up methods: - Idle line wake-up - Address mark wake-up - Interrupt-driven operation with flags - Receiver framing error detection - Hardware parity checking - 1/16 bit-time noise detection - DMA support for both transmit and receive data - Global error bit stored with receive data in system RAM to allow post processing of errors #### 3.3.17 FlexCAN The SPC563Mxx MCU contains two controller area network (FlexCAN) blocks. The FlexCAN module is a communication controller implementing the CAN protocol according to Bosch Specification version 2.0B. The CAN protocol was designed to be used primarily as a vehicle serial data bus, meeting the specific requirements of this field: real-time processing, reliable operation in the EMI environment of a vehicle, cost-effectiveness and required bandwidth. FlexCAN module 'A' contains 64 message buffers (MB); FlexCAN module 'C' contains 32 message buffers. The following features are implemented: - 5-pin JTAG port (JCOMP, TDI, TDO, TMS, and TCK) - Always available in production package - Supports both JTAG Boundary Scan and debug modes - 3.3 V interface - Supports Nexus class 1 features - Supports Nexus class 3 read/write feature - 9-pin Reduced Port interface in LQFP144 production package - Alternate function as IO - 5 V (in GPIO or alternate function mode), 3.3 V (in Nexus mode) interface - Auxiliary Output port - 1 MCKO (message clock out) pin - 4 MDO (message data out) pins - 2 MSEO (message start/end out) pins - 1 EVTO (event out) pin - Auxiliary input port - 1 EVTI (event in) pin - 17-pin Full Port interface in calibration package used on calibration tool boards - 3.3 V interface - Auxiliary Output port - 1 MCKO (message clock out) pin - 4 (reduced port mode) or 12 (full port mode) MDO (message data out) pins; 8 extra full port pins shared with calibration bus - 2 MSEO (message start/end out) pins - 1 EVTO (event out) pin - Auxiliary input port - 1 EVTI (event in) pin - Host processor (e200) development support features - IEEE-ISTO 5001-2003 standard class 2 compliant - Program trace via branch trace messaging (BTM). Branch trace messaging displays program flow discontinuities (direct branches, indirect branches, exceptions, etc.), allowing the development tool to interpolate what transpires between the discontinuities. Thus, static code may be traced. - Watchpoint trigger enable of program trace messaging - Data Value Breakpoints (JTAG feature of the e200z335 core): allows CPU to be halted when the CPU writes a specific value to a memory location - 4 data value breakpoints CPU only Detects 'equal' and 'not equal' Byte, half word, word (naturally aligned) Orderable parts SPC563Mxx # 4 Orderable parts Table 3. Order codes | Order code | Flash/SRAM<br>(Kbytes) | Package | Speed<br>(MHz) | | |-----------------|------------------------|------------------|----------------|--| | SPC563M60L5CPBR | 1024 / 64 | LQFP144 Pb-free | 64 | | | SPC563M60L5CPBY | 1024 / 04 | LQFF144 FD-IIEE | 04 | | | SPC563M60L5CPAR | 1024 / 64 | LQFP144 Pb-free | 80 | | | SPC563M60L5CPAY | 1024 / 04 | LQFF144 FD-IIEE | 60 | | | SPC563M60L7CPBR | 1024 / 64 | LQFP176 Pb-free | 64 | | | SPC563M60L7CPBY | 1024 / 04 | LQFF170 Fb-liee | 04 | | | SPC563M60L7CPAR | 1024 / 64 | LQFP176 Pb-free | 80 | | | SPC563M60L7CPAY | 1024 / 04 | LQFF170 Fb-liee | 00 | | | SPC563M64L5COBR | 1536 / 94 | LQFP144 Pb-free | 64 | | | SPC563M64L5COBY | 1556 / 94 | LQFF144 Fb-liee | 64 | | | SPC563M64L5COAR | 1536 / 94 | LQFP144 Pb-free | 80 | | | SPC563M64L5COAY | 1550 / 94 | LQFF144 FD-IIEE | 00 | | | SPC563M64L7COBR | 1536 / 94 | LQFP176 Pb-free | 64 | | | SPC563M64L7COBY | 1330 / 34 | LQFF1/0 FD-11ee | 04 | | | SPC563M64L7COAR | 1536 / 94 | LQFP176 Pb-free | 80 | | | SPC563M64L7COAY | 1550 / 94 | LQFF 170 FD-1166 | 30 | | SPC563Mxx Orderable parts Figure 2. Commercial product code structure Revision history SPC563Mxx # 5 Revision history Table 4. Revision history | Date | Revision | Description | | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 30-Aug-2007 | 1 | Initial release. | | | 7-Nov-2007 | 2 | Removed: Section 5: LQFP144 pinout diagram including Figure 2: LQFP144 pinout Section 6: LQFP144 pin description including Table 3: LQFP144 pin description Section 7: LFBGA208 ballout diagram including Figure 3: LFBGA208 ballout Added | | | | | <ul> <li> Section 5: Signal description on page 43 including Section 5.1: Signal properties summary, Table 3: SPC563M60 signal properties, Section 5.2: Detailed signal descriptions, Section 5.3: I/O power/ground segmentation and Table 4: SPC563M60 power/ground segmentation - Section 6: Device pin outs on page 69 including Section 6.1: LQFP144 pinout, Figure 2: LQFP144 pinout, Section 6.2: LFBGA208</li> </ul> | | | | | ballout diagram and Figure 3: LFBGA208 ballout diagram Removed parameters D3 and E3 from Figure 4: LQFP144 (20 x 20 x 1.40 mm) package mechanical outline: Removed minimum and maximum values for parameters D, D1, E and E1 and removed parameters D3 and E3 from Table 6: LQFP144 package mechanical data on page 74: Added note about LQFP144 package and JEDEC compliancy to Section 8: Package information on page 73 | | | 13-Mar-2009 | 3 | Updated document to include information on all members of the SPC563Mxx family. Replaced references to the core (was "e200z3", is "e200z335") and Nexus module (was "Nexus development interface (NDI)", is "Nexus port controller (NPC)"). Changed the arrangement of V <sub>STBY</sub> , the standby RAM, and the voltage regulator in the block diagram. Revised the device-comparison table and feature list. In the "Feature List" section, added "(for 100- and 144-pin packages)" to the "Single power supply" operating parameter. In the "Feature Details" section, replaced the CI/NMI text in the INTC description with information on the NMI only. Reformatted company-specific references. Added a revision history. Formatting, spelling, grammar, and layout corrections. | | SPC563Mxx Revision history Table 4. Revision history | Date | Revision | Description | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-May-2011 | 4 | Internal review. Block diagram updated: - Test Controller removed. Device Summary (device comparison) table updated: - The SPC563M64 will not be offered in an LQFP100 package. - Footnote added clarifying the number of eQADC channels. Feature list: - "Single power supply" applies to all packages. (previously stated 100-and 144-pin packages) - "Nexus pins powered by 3.3 V supply" applies to all packages. (previously stated LBGA208 and LQFP176 packages) - Calibration pin voltages deleted - Details added to eTPU and eQADC features - eMIOS features updated - eTPU renamed to ETPU2; features updated Orderable parts table updated |