Welcome to <u>E-XFL.COM</u>

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | HC11                                                                  |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 2MHz                                                                  |
| Connectivity               | SCI, SPI                                                              |
| Peripherals                | POR, WDT                                                              |
| Number of I/O              | 38                                                                    |
| Program Memory Size        | 12KB (12K x 8)                                                        |
| Program Memory Type        | ОТР                                                                   |
| EEPROM Size                | 512 x 8                                                               |
| RAM Size                   | 512 x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                           |
| Data Converters            | A/D 8x8b                                                              |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 52-LCC (J-Lead)                                                       |
| Supplier Device Package    | 52-PLCC (19.1x19.1)                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc711e9cfne2r |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| 4.3   | Data Types           | 69 |
|-------|----------------------|----|
| 4.4   | Opcodes and Operands | 70 |
| 4.5   | Addressing Modes     | 70 |
| 4.5.1 | Immediate            | 70 |
| 4.5.2 | Direct               | 70 |
| 4.5.3 | Extended             | 71 |
| 4.5.4 | Indexed              | 71 |
| 4.5.5 | Inherent             | 71 |
| 4.5.6 | Relative             | 71 |
| 4.6   | Instruction Set      | 71 |

## Chapter 5 Resets and Interrupts

| E 1    | Introduction                                          | 70 |
|--------|-------------------------------------------------------|----|
| 5.1    |                                                       | 79 |
| 5.2    | Resets                                                | 79 |
| 5.2.1  | Power-On Reset (POR)                                  | 79 |
| 5.2.2  | External Reset (RESET)                                | 80 |
| 5.2.3  | Computer Operating Properly (COP) Reset.              | 80 |
| 5.2.4  | Clock Monitor Reset.                                  | 81 |
| 5.2.5  | System Configuration Options Register                 | 82 |
| 5.2.6  | Configuration Control Register.                       | 83 |
| 5.3    | Effects of Reset                                      | 83 |
| 5.3.1  | Central Processor Unit (CPU)                          | 83 |
| 5.3.2  | Memory Map                                            | 84 |
| 5.3.3  | Timer                                                 | 84 |
| 5.3.4  | Real-Time Interrupt (RTI)                             | 84 |
| 5.3.5  | Pulse Accumulator                                     | 84 |
| 5.3.6  | Computer Operating Properly (COP)                     | 84 |
| 5.3.7  | Serial Communications Interface (SCI)                 | 84 |
| 5.3.8  | Serial Peripheral Interface (SPI)                     | 84 |
| 5.3.9  | Analog-to-Digital (A/D) Converter                     | 85 |
| 5.3.10 | System                                                | 85 |
| 5.4    | Reset and Interrupt Priority                          | 85 |
| 5.4.1  | Highest Priority Interrupt and Miscellaneous Register | 86 |
| 5.5    | Interrupts                                            | 87 |
| 5.5.1  | Interrupt Recognition and Register Stacking           | 88 |
| 5.5.2  | Non-Maskable Interrupt Request (XIRQ)                 | 89 |
| 5.5.3  | Illegal Opcode Trap                                   | 89 |
| 5.5.4  | Software Interrupt (SWI)                              | 90 |
| 5.5.5  | Maskable Interrupts                                   | 90 |
| 5.5.6  | Reset and Interrupt Processing                        | 90 |
| 5.6    | Low-Power Operation                                   | an |
| 5.6.1  | Wait Mode                                             | an |
| 5.6.2  | Ston Mode                                             | 05 |
| 0.0.2  |                                                       | 30 |

#### **Pin Descriptions**





1.  $V_{\mbox{\scriptsize PPE}}$  applies only to devices with  $\mbox{\scriptsize EPROM}/\mbox{\scriptsize OTPROM}.$ 





# Chapter 2 Operating Modes and On-Chip Memory

# 2.1 Introduction

This section contains information about the operating modes and the on-chip memory for M68HC11 E-series MCUs. Except for a few minor differences, operation is identical for all devices in the E series. Differences are noted where necessary.

# 2.2 Operating Modes

The values of the mode select inputs MODB and MODA during reset determine the operating mode. Single-chip and expanded multiplexed are the normal modes.

- In single-chip mode only on-chip memory is available.
- Expanded mode, however, allows access to external memory.

Each of the two normal modes is paired with a special mode:

- Bootstrap, a variation of the single-chip mode, is a special mode that executes a bootloader program in an internal bootstrap ROM.
- Test is a special mode that allows privileged access to internal resources.

## 2.2.1 Single-Chip Mode

In single-chip mode, ports B and C and strobe pins A (STRA) and B (STRB) are available for general-purpose parallel input/output (I/O). In this mode, all software needed to control the MCU is contained in internal resources. If present, read-only memory (ROM) and/or erasable, programmable read-only memory (EPROM) will always be enabled out of reset, ensuring that the reset and interrupt vectors will be available at locations \$FFC0-\$FFFF.

## NOTE

For the MC68HC811E2, the vector locations are the same; however, they are contained in the 2048-byte EEPROM array.

## 2.2.2 Expanded Mode

In expanded operating mode, the MCU can access the full 64-Kbyte address space. The space includes:

- The same on-chip memory addresses used for single-chip mode
- Addresses for external peripherals and memory devices

The expansion bus is made up of ports B and C, and control signals AS (address strobe) and R/W (read/write). R/W and AS allow the low-order address and the 8-bit data bus to be multiplexed on the same pins. During the first half of each bus cycle address information is present. During the second half of each bus cycle the pins become the bidirectional data bus. AS is an active-high latch enable signal for an external address latch. Address information is allowed through the transparent latch while AS is high and is latched when AS drives low.











### **Memory Map**

| Addr.   | Register Name                                        |                 | Bit 7                     | 6                   | 5                           | 4           | 3               | 2         | 1     | Bit 0 |  |
|---------|------------------------------------------------------|-----------------|---------------------------|---------------------|-----------------------------|-------------|-----------------|-----------|-------|-------|--|
| \$1025  | Timer Interrupt Flag 2<br>(TFLG2)                    | Read:<br>Write: | TOF                       | RTIF                | PAOVF                       | PAIF        |                 |           |       |       |  |
| Se      | See page 142.                                        | Reset:          | 0                         | 0                   | 0                           | 0           | 0               | 0         | 0     | 0     |  |
| \$1026  | Pulse Accumulator Control Regis-<br>ter (PACTL)      | Read:<br>Write: | DDRA7                     | PAEN                | PAMOD                       | PEDGE       | DDRA3           | I4/O5     | RTR1  | RTR0  |  |
|         | See page 142.                                        | Reset:          | 0                         | 0                   | 0                           | 0           | 0               | 0         | 0     | 0     |  |
| \$1027  | Pulse Accumulator Count Regis-<br>ter (PACNT)        | Read:<br>Write: | Bit 7                     | Bit 6               | Bit 5                       | Bit 4       | Bit 3           | Bit 2     | Bit 1 | Bit 0 |  |
|         | See page 146.                                        | Reset:          | Indeterminate after reset |                     |                             |             |                 |           |       |       |  |
| \$1028  | Serial Peripheral Control Register<br>(SPCR)         | Read:<br>Write: | SPIE                      | SPE                 | DWOM                        | MSTR        | CPOL            | СРНА      | SPR1  | SPR0  |  |
|         | See page 123.                                        | Reset:          | 0                         | 0                   | 0                           | 0           | 0               | 1         | U     | U     |  |
| \$1029  | Serial Peripheral Status Register<br>(SPSR)          | Read:<br>Write: | SPIF                      | WCOL                |                             | MODF        |                 |           |       |       |  |
|         | See page 124.                                        | Reset:          | 0                         | 0                   | 0                           | 0           | 0               | 0         | 0     | 0     |  |
| \$102A  | Serial Peripheral Data I/O Regis-<br>ter (SPDR)      | Read:<br>Write: | Bit 7                     | Bit 6               | Bit 5                       | Bit 4       | Bit 3           | Bit 2     | Bit 1 | Bit 0 |  |
|         | See page 125.                                        | Reset:          |                           |                     |                             | Indetermina | ate after reset |           |       |       |  |
| \$102B  | Baud Rate Register<br>(BAUD)                         | Read:<br>Write: | TCLR                      | SCP2 <sup>(1)</sup> | SCP1                        | SCP0        | RCKB            | SCR2      | SCR1  | SCR0  |  |
|         | See page 113.                                        | Reset:          | 0                         | 0                   | 0                           | 0           | 0               | U         | U     | U     |  |
| \$102C  | Serial Communications Control<br>Register 1 (SCCR1)  | Read:<br>Write: | R8                        | Т8                  |                             | М           | WAKE            |           |       |       |  |
|         | See page 110.                                        | Reset:          | I                         |                     | 0                           | 0           | 0               | 0         | 0     | 0     |  |
| \$102D  | Serial Communications Control<br>Register 2 (SCCR2)  | Read:<br>Write: | TIE                       | TCIE                | RIE                         | ILIE        | TE              | RE        | RWU   | SBK   |  |
|         | See page 111.                                        | Reset:          | 0                         | 0                   | 0                           | 0           | 0               | 0         | 0     | 0     |  |
| \$102E  | Serial Communications Status<br>Register (SCSR)      | Read:<br>Write: | TDRE                      | TC                  | RDRF                        | IDLE        | OR              | NF        | FE    |       |  |
|         | See page 112.                                        | Reset:          | 1                         | 1                   | 0                           | 0           | 0               | 0         | 0     | 0     |  |
| 1. SCP2 | adds ÷39 to SCI prescaler and is pr                  | esent on        | y in MC68                 | HC(7)11E20          |                             |             |                 |           |       |       |  |
| \$102F  | Serial Communications Data Reg-<br>ister (SCDR)      | Read:<br>Write: | R7/T7                     | R6/T6               | R5/T5                       | R4/T4       | R3/T3           | R2/T2     | R1/T1 | R0/T0 |  |
|         | See page 110.                                        | Reset:          | Indeterminate after reset |                     |                             |             |                 |           |       |       |  |
| \$1030  | Analog-to-Digital Control Status<br>Register (ADCTL) | Read:<br>Write: | CCF                       |                     | SCAN                        | MULT        | CD              | СС        | СВ    | CA    |  |
|         | See page 62.                                         | Reset:          | 0                         | 0                   | 0 Indeterminate after reset |             |                 |           |       |       |  |
|         |                                                      |                 |                           | = Unimplen          | nented                      | R           | = Reserved      | U = Unaff | ected |       |  |
|         |                                                      |                 | I = Indeter               | minate after        | reset                       |             |                 |           |       |       |  |

Figure 2-7. Register and Control Bit Assignments (Sheet 4 of 6)

M68HC11E Family Data Sheet, Rev. 5.1

NP



#### **Operating Modes and On-Chip Memory**





## Bits [7:5] — Unimplemented

Always read 0

## PTCON — Protect CONFIG Register Bit

0 = CONFIG register can be programmed or erased normally.

1 = CONFIG register cannot be programmed or erased.

## BPRT[3:0] — Block Protect Bits for EEPROM

When set, these bits protect a block of EEPROM from being programmed or electronically erased. Ultraviolet light, however, can erase the entire EEPROM contents regardless of BPRT[3:0] (windowed packages only). Refer to Table 2-6 and Table 2-7.

When cleared, BPRT[3:0] allow programming and erasure of the associated block.

 Table 2-6. EEPROM Block Protect

| Bit Name | Block Protected | Block Size |
|----------|-----------------|------------|
| BPRT0    | \$B600–\$B61F   | 32 bytes   |
| BPRT1    | \$B620-\$B65F   | 64 bytes   |
| BPRT2    | \$B660-\$B6DF   | 128 bytes  |
| BPRT3    | \$B6E0\$B7FF    | 288 bytes  |

| Table 2-7. El | EPROM Block | Protect in | MC68HC811E2 MCUs |
|---------------|-------------|------------|------------------|
|---------------|-------------|------------|------------------|

| Bit Name | Block Protected              | Block Size |
|----------|------------------------------|------------|
| BPRT0    | \$x800–\$x9FF <sup>(1)</sup> | 512 bytes  |
| BPRT1    | \$xA00–\$xBFF <sup>(1)</sup> | 512 bytes  |
| BPRT2    | \$xC00-\$xDFF <sup>(1)</sup> | 512 bytes  |
| BPRT3    | \$xE00-\$xFFF <sup>(1)</sup> | 512 bytes  |

1. x is determined by the value of EE[3:0] in CONFIG register. Refer to Figure 2-13.



Resets and Interrupts

## 5.2.5 System Configuration Options Register



1. Can be written only once in first 64 cycles out of reset in normal mode or at any time in special modes

= Unimplemented

## Figure 5-2. System Configuration Options Register (OPTION)

## ADPU — Analog-to-Digital Converter Power-Up Bit

Refer to Chapter 3 Analog-to-Digital (A/D) Converter.

## CSEL — Clock Select Bit

Refer to Chapter 3 Analog-to-Digital (A/D) Converter.

### IRQE — Configure IRQ for Edge-Sensitive-Only Operation Bit

 $0 = \overline{IRQ}$  is configured for level-sensitive operation.

 $1 = \overline{IRQ}$  is configured for edge-sensitive-only operation.

## DLY — Enable Oscillator Startup Delay Bit

Refer to Chapter 2 Operating Modes and On-Chip Memory and Chapter 3 Analog-to-Digital (A/D) Converter.

## CME — Clock Monitor Enable Bit

This control bit can be read or written at any time and controls whether or not the internal clock monitor circuit triggers a reset sequence when the system clock is slow or absent. When it is clear, the clock monitor circuit is disabled, and when it is set, the clock monitor circuit is enabled. Reset clears the CME bit.

0 = Clock monitor circuit disabled

1 = Slow or stopped clocks cause reset

### Bit 2 — Unimplemented

Always reads 0

## CR[1:0] — COP Timer Rate Select Bit

The internal E clock is first divided by 2<sup>15</sup> before it enters the COP watchdog system. These control bits determine a scaling factor for the watchdog timer. See Table 5-1 for specific timeout settings.



#### Resets and Interrupts

## 5.3.2 Memory Map

After reset, the INIT register is initialized to \$01, mapping the RAM at \$00 and the control registers at \$1000.

For the MC68HC811E2, the CONFIG register resets to \$FF. EEPROM mapping bits (EE[3:0]) place the EEPROM at \$F800. Refer to the memory map diagram for MC68HC811E2 in Chapter 2 Operating Modes and On-Chip Memory.

## 5.3.3 Timer

During reset, the timer system is initialized to a count of \$0000. The prescaler bits are cleared, and all output compare registers are initialized to \$FFFF. All input capture registers are indeterminate after reset. The output compare 1 mask (OC1M) register is cleared so that successful OC1 compares do not affect any I/O pins. The other four output compares are configured so that they do not affect any I/O pins on successful compares. All input capture edge-detector circuits are configured for capture disabled operation. The timer overflow interrupt flag and all eight timer function interrupt flags are cleared. All nine timer interrupts are disabled because their mask bits have been cleared.

The I4/O5 bit in the PACTL register is cleared to configure the I4/O5 function as OC5; however, the OM5:OL5 control bits in the TCTL1 register are clear so OC5 does not control the PA3 pin.

## 5.3.4 Real-Time Interrupt (RTI)

The real-time interrupt flag (RTIF) is cleared and automatic hardware interrupts are masked. The rate control bits are cleared after reset and can be initialized by software before the real-time interrupt (RTI) system is used.

## 5.3.5 Pulse Accumulator

The pulse accumulator system is disabled at reset so that the pulse accumulator input (PAI) pin defaults to being a general-purpose input pin.

## 5.3.6 Computer Operating Properly (COP)

The COP watchdog system is enabled if the NOCOP control bit in the CONFIG register is cleared and disabled if NOCOP is set. The COP rate is set for the shortest duration timeout.

## 5.3.7 Serial Communications Interface (SCI)

The reset condition of the SCI system is independent of the operating mode. At reset, the SCI baud rate control register (BAUD) is initialized to \$04. All transmit and receive interrupts are masked and both the transmitter and receiver are disabled so the port pins default to being general-purpose I/O lines. The SCI frame format is initialized to an 8-bit character size. The send break and receiver wakeup functions are disabled. The TDRE and TC status bits in the SCI status register (SCSR) are both 1s, indicating that there is no transmit data in either the transmit data register or the transmit serial shift register. The RDRF, IDLE, OR, NF, FE, PF, and RAF receive-related status bits in the SCI control register 2 (SCCR2) are cleared.

## 5.3.8 Serial Peripheral Interface (SPI)

The SPI system is disabled by reset. The port pins associated with this function default to being general-purpose I/O lines.



**Low-Power Operation** 



Figure 5-5. Processing Flow Out of Reset (Sheet 1 of 2)



#### Parallel Input/Output (I/O) Ports

PORTCL is used in the handshake clearing mechanism. When an active edge occurs on the STRA pin, port C data is latched into the PORTCL register. Reads of this register return the last value latched into PORTCL and clear STAF flag (following a read of PIOC with STAF set).



Figure 6-6. Port C Data Direction Register (DDRC)

## DDRC[7:0] — Port C Data Direction Bits

In the 3-state variation of output handshake mode, clear the corresponding DDRC bits. Refer to Figure 10-13. 3-State Variation of Output Handshake Timing Diagram (STRA Enables Output Buffer).

- 0 = Input
- 1 = Output

# 6.5 Port D

In all modes, port D bits [5:0] can be used either for general-purpose I/O or with the serial communications interface (SCI) and serial peripheral interface (SPI) subsystems. During reset, port D pins PD[5:0] are configured as high-impedance inputs (DDRD bits cleared).



Figure 6-7. Port D Data Register (PORTD)





## Bits [7:6] — Unimplemented

Always read 0

## DDRD[5:0] — Port D Data Direction Bits

When DDRD bit 5 is 1 and MSTR = 1 in SPCR, PD5/ $\overline{SS}$  is a general-purpose output and mode fault logic is disabled.

0 = Input

1 = Output

**SPI Registers** 



## **Bit 5** — Unimplemented

Always reads 0

## MODF — Mode Fault Bit

To clear the MODF bit, read the SPSR (with MODF set), then write to the SPCR. Refer to 8.5.4 Slave Select and 8.6 SPI System Errors.

0 = No mode fault

1 = Mode fault

## Bits [3:0] — Unimplemented

Always read 0

## 8.7.3 Serial Peripheral Data I/O Register

The SPDR is used when transmitting or receiving data on the serial bus. Only a write to this register initiates transmission or reception of a byte, and this only occurs in the master device. At the completion of transferring a byte of data, the SPIF status bit is set in both the master and slave devices.

A read of the SPDR is actually a read of a buffer. To prevent an overrun and the loss of the byte that caused the overrun, the first SPIF must be cleared by the time a second transfer of data from the shift register to the read buffer is initiated.



Figure 8-5. Serial Peripheral Data I/O Register (SPDR)

SPI is double buffered in and single buffered out.



# Chapter 9 Timing Systems

# 9.1 Introduction

The M68HC11 timing system is composed of five clock divider chains. The main clock divider chain includes a 16-bit free-running counter, which is driven by a programmable prescaler. The main timer's programmable prescaler provides one of the four clocking rates to drive the 16-bit counter. Two prescaler control bits select the prescale rate.

The prescaler output divides the system clock by 1, 4, 8, or 16. Taps off of this main clocking chain drive circuitry that generates the slower clocks used by the pulse accumulator, the real-time interrupt (RTI), and the computer operating properly (COP) watchdog subsystems, also described in this section. Refer to Figure 9-1.

All main timer system activities are referenced to this free-running counter. The counter begins incrementing from \$0000 as the MCU comes out of reset and continues to the maximum count, \$FFFF. At the maximum count, the counter rolls over to \$0000, sets an overflow flag, and continues to increment. As long as the MCU is running in a normal operating mode, there is no way to reset, change, or interrupt the counting. The capture/compare subsystem features three input capture channels, four output compare channels, and one channel that can be selected to perform either input capture or output compare. Each of the three input capture functions has its own 16-bit input capture register (time capture latch) and each of the output compare functions has its own 16-bit compare register. All timer functions, including the timer overflow and RTI, have their own interrupt controls and separate interrupt vectors.

The pulse accumulator contains an 8-bit counter and edge select logic. The pulse accumulator can operate in either event counting mode or gated time accumulation mode. During event counting mode, the pulse accumulator's 8-bit counter increments when a specified edge is detected on an input signal. During gated time accumulation mode, an internal clock source increments the 8-bit counter while an input signal has a predetermined logic level.

The real-time interrupt (RTI) is a programmable periodic interrupt circuit that permits pacing the execution of software routines by selecting one of four interrupt rates.

The COP watchdog clock input ( $E \div 2^{15}$ ) is tapped off of the free-running counter chain. The COP automatically times out unless it is serviced within a specific time by a program reset sequence. If the COP is allowed to time out, a reset is generated, which drives the RESET pin low to reset the MCU and the external system. Refer to Table 9-1 for crystal-related frequencies and periods.



#### Timing Systems

input capture register pair inhibits a new capture transfer for one bus cycle. If a double-byte read instruction, such as load double accumulator D (LDD), is used to read the captured value, coherency is assured. When a new input capture occurs immediately after a high-order byte read, transfer is delayed for an additional cycle but the value is not lost.







# 10.7 MC68L11E9/E20 DC Electrical Characteristics

| Characteristics <sup>(1)</sup>                                                                                                                                                                 | Symbol                            | Min                                      | Мах                                            | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------|------------------------------------------------|------|
| Output voltage <sup>(2)</sup><br>$I_{Load} = \pm \pm 10.0 \mu A$<br>All outputs except XTAL<br>All outputs except XTAL, RESET, and MODA                                                        | V <sub>OL</sub> , V <sub>OH</sub> | <br>V <sub>DD</sub> –0.1                 | 0.1                                            | v    |
| Output high voltage <sup>(2)</sup><br>$I_{Load} = -0.5 \text{ mA}, V_{DD} = 3.0 \text{ V}$<br>$I_{Load} = -0.8 \text{ mA}, V_{DD} = 4.5 \text{ V}$<br>All outputs except XTAL, RESET, and MODA | V <sub>OH</sub>                   | V <sub>DD</sub> –0.8                     | _                                              | V    |
| Output low voltage<br>$I_{Load} = 1.6 \text{ mA}, V_{DD} = 5.0 \text{ V}$<br>$I_{Load} = 1.0 \text{ mA}, V_{DD} = 3.0 \text{ V}$<br>All outputs except XTAL                                    | V <sub>OL</sub>                   | _                                        | 0.4                                            | V    |
| Input high voltage<br>All inputs except RESET<br>RESET                                                                                                                                         | V <sub>IH</sub>                   | $0.7 	imes V_{DD}$<br>$0.8 	imes V_{DD}$ | V <sub>DD</sub> + 0.3<br>V <sub>DD</sub> + 0.3 | V    |
| Input low voltage, all inputs                                                                                                                                                                  | V <sub>IL</sub>                   | V <sub>SS</sub> -0.3                     | $0.2 \times V_{DD}$                            | V    |
| I/O ports, 3-state leakage<br>V <sub>In</sub> = V <sub>IH</sub> or V <sub>IL</sub><br>PA7, PA3, PC[7:0], PD[5:0], AS/STRA,<br>MODA/LIR, RESET                                                  | l <sub>oz</sub>                   | _                                        | ±10                                            | μA   |
| Input leakage current <sup>(3)</sup><br>$V_{In} = V_{DD} \text{ or } V_{SS}$<br>PA[2:0], IRQ, XIRQ<br>MODB/V <sub>STBY</sub> (XIRQ on EPROM-based devices)                                     | l <sub>in</sub>                   |                                          | ±1<br>±10                                      | μA   |
| RAM standby voltage, power down                                                                                                                                                                | V <sub>SB</sub>                   | 2.0                                      | V <sub>DD</sub>                                | V    |
| RAM standby current, power down                                                                                                                                                                | I <sub>SB</sub>                   | _                                        | 10                                             | μΑ   |
| Input capacitance<br>PA[2:0], PE[7:0], IRQ, XIRQ, EXTAL<br>PA7, PA3, PC[7:0], PD[5:0], AS/STRA, MODA/LIR, RESET                                                                                | I                                 |                                          | 8<br>12                                        | pF   |
| Output load capacitance<br>All outputs except PD[4:1]<br>PD[4:1]                                                                                                                               | CL                                |                                          | 90<br>100                                      | pF   |

V<sub>DD</sub> = 3.0 Vdc to 5.5 Vdc, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted
 V<sub>OH</sub> specification for RESET and MODA is not applicable because they are open-drain pins. V<sub>OH</sub> specification not applicable to ports C and D in wired-OR mode.
 Refer to 10.13 Analog-to-Digital Converter Characteristics and 10.14 MC68L11E9/E20 Analog-to-Digital Converter Characteristics

acteristics for leakage current for port E.



# 10.12 MC68L11E9/E20 Peripheral Port Timing

|                                                                                                                                                  | Symbol            | 1.0 MHz |            | 2.0 MHz |            | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------|------------|---------|------------|------|
| Characteristic                                                                                                                                   | Symbol            | Min     | Max        | Min     | Max        | Unit |
| Frequency of operation<br>E-clock frequency                                                                                                      | f <sub>o</sub>    | dc      | 1.0        | dc      | 2.0        | MHz  |
| E-clock period                                                                                                                                   | t <sub>CYC</sub>  | 1000    | —          | 500     | —          | ns   |
| Peripheral data setup time<br>MCU read of ports A, C, D, and E                                                                                   | t <sub>PDSU</sub> | 100     | _          | 100     | _          | ns   |
| Peripheral data hold time<br>MCU read of ports A, C, D, and E                                                                                    | t <sub>PDH</sub>  | 50      | —          | 50      | _          | ns   |
| Delay time, peripheral data write<br>t <sub>PWD</sub> = 1/4 t <sub>CYC</sub> + 150 ns<br>MCU writes to port A<br>MCU writes to ports B, C, and D | t <sub>PWD</sub>  |         | 250<br>400 |         | 250<br>275 | ns   |
| Port C input data setup time                                                                                                                     | t <sub>IS</sub>   | 60      | —          | 60      | —          | ns   |
| Port C input data hold time                                                                                                                      | t <sub>IH</sub>   | 100     | —          | 100     | —          | ns   |
| Delay time, E fall to STRB<br>t <sub>DEB</sub> = 1/4 t <sub>CYC</sub> + 150 ns                                                                   | t <sub>DEB</sub>  | _       | 400        | _       | 275        | ns   |
| Setup time, STRA asserted to E fall <sup>(3)</sup>                                                                                               | t <sub>AES</sub>  | 0       | —          | 0       | —          | ns   |
| Delay time, STRA asserted to port C data output valid                                                                                            | t <sub>PCD</sub>  | —       | 100        | —       | 100        | ns   |
| Hold time, STRA negated to port C data                                                                                                           | t <sub>PCH</sub>  | 10      | —          | 10      | —          | ns   |
| 3-state hold time                                                                                                                                | t <sub>PCZ</sub>  | _       | 150        | _       | 150        | ns   |

1. V<sub>DD</sub> = 3.0 Vdc to 5.5 Vdc, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, all timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless otherwise noted

2. Ports C and D timing is valid for active drive. (CWOM and DWOM bits are not set in PIOC and SPCR registers, respectively.)

3. If this setup time is met, STRB acknowledges in the next cycle. If it is not met, the response may be delayed one more cycle.



\* For non-latched operation of port C

Figure 10-7. Port Read Timing Diagram

#### MC68L11E9/E20 Peripheral Port Timing





Notes:

After reading PIOC with STAF set
 Figure shows rising edge STRA (EGA = 1) and high true STRB (INVB = 1).





Notes:

1. After reading PIOC with STAF set

2. Figure shows rising edge STRA (EGA = 1) and high true STRB (INVB = 1).



```
NP
```

Listing 2. BASIC Program for Personal Computer

1090 BYTECOUNT = BYTECOUNT - 3 'ADJUST FOR ADDRESS + CHECKSUM 1099 REM \*\*\*\*\* NEXT 4 HEX DIGITS BECOME THE STARTING ADDRESS FOR THE DATA \*\*\*\*\* 1100 GOSUB 6000 'GET FIRST NIBBLE OF ADDRESS 'CONVERT TO DECIMAL 1102 GOSUB 7000 1104 ADDRESS= 4096 \* X 1106 GOSUB 6000 'GET NEXT NIBBLE 1108 GOSUB 7000 1110 ADDRESS= ADDRESS+ 256 \* X 1112 GOSUB 6000 1114 GOSUB 7000 1116 ADDRESS= ADDRESS+ 16 \* X 1118 GOSUB 6000 1120 GOSUB 7000 1122 ADDRESS= ADDRESS+ X 1124 ARRAYCNT = ADDRESS-ADRSTART 'INDEX INTO ARRAY 1129 REM \*\*\*\*\* CONVERT THE DATA DIGITS TO BINARY AND SAVE IN THE ARRAY \*\*\*\*\* 1130 FOR I = 1 TO BYTECOUNT 1140 GOSUB 6000 1150 GOSUB 7000 1160 Y = 16 \* X'SAVE UPPER NIBBLE OF BYTE 1170 GOSUB 6000 1180 GOSUB 7000 1190 Y = Y + X'ADD LOWER NIBBLE 1200 CODE%(ARRAYCNT) = Y 'SAVE BYTE IN ARRAY 1210 ARRAYCNT = ARRAYCNT + 1 'INCREMENT ARRAY INDEX 1220 NEXT I 1230 GOTO 1000 1250 CLOSE 1 1499 REM \*\*\*\*\* DUMP BOOTLOAD CODE TO PART \*\*\*\*\* 1500 'OPEN "R", #2, "COM1:1200, N, 8, 1" 'Macintosh COM statement 1505 OPEN "COM1:1200,N,8,1,CD0,CS0,DS0,RS" FOR RANDOM AS #2 'DOS COM statement 1510 INPUT "Comm port open"; Q\$ 1512 WHILE LOC(2) >0'FLUSH INPUT BUFFER 1513 GOSUB 8020 1514 WEND 1515 PRINT : PRINT "Sending bootload code to target part..." 1520 A\$ = CHR\$(255) + BOOTCODE\$ 'ADD HEX FF TO SET BAUD RATE ON TARGET HC11 1530 GOSUB 6500 1540 PRINT 1550 FOR I = 1 TO BOOTCOUNT '# OF BYTES IN BOOT CODE BEING ECHOED 1560 GOSUB 8000 1564 K=ASC(B\$):GOSUB 8500 1565 PRINT "Character #"; I; " received = "; HX\$ 1570 NEXT I 1590 PRINT "Programming is ready to begin.": INPUT "Are you ready"; Q\$ 1595 CLS 1597 WHILE LOC(2) > 0'FLUSH INPUT BUFFER 1598 GOSUB 8020 1599 WEND 'POINTERS TO XMIT AND RECEIVE BYTES 1600 XMT = 0: RCV = 01610 A\$ = CHR\$ (CODE% (XMT)) 1620 GOSUB 6500 'SEND FIRST BYTE 1625 FOR I = 1 TO CODESIZE - 1 'ZERO BASED ARRAY 0 -> CODESIZE-1 1630 A\$ = CHR\$(CODE\$(I))'SEND SECOND BYTE TO GET ONE IN QUEUE 1635 GOSUB 6500 'SEND IT

M68HC11 Bootstrap Mode, Rev. 1.1



## To Execute the Program

Use this step-by-step procedure to program the MC68HC711E9 device.

## Step 1

- Before applying power to the programming board, connect the M68HC711E9PGMR serial port P2 to one of your PC COM ports with a standard 25-pin RS-232 cable. Do not use a null modem cable or adapter which swaps the transmit and receive signals between the connectors at each end of the cable.
- Place the MC68HC711E9 part in the PLCC socket on your board.
- Insert the part upside down with the notched corner pointing toward the red power LED.
- Make sure both S1 and S2 switches are turned off.
- Apply +5 volts to +5-V, +12 volts (at most +12.5 volts) to V<sub>PP</sub>, and ground to GND on your programmer board's power connector, P1. The remaining TXD/PD1 and RXD/PD0 connections are not used in this procedure. They are for gang programming MC68HC711E9 devices, which is discussed in the M68HC711E9PGMR Manual. You cannot gang program with PCbug11.
- Ensure that the "remove for multi-programming" jumper, J1, below the +5-V power switch has a fabricated jumper installed.

## Step 2

Apply power to the programmer board by moving the +5-V switch to the ON position. From a DOS command line prompt, start PCbug11this way:

C:\PCBUG11\ > PCBUG11 -E PORT = 1 with the E9PGMR connected to COM1

or

C:\PCBUG11\ > PCBUG11 - E PORT = 2 with the E9PGMR connected to COM2

PCbug11 only supports COM ports 1 and 2. If the proper connections are made and you have a high-quality cable, you should quickly get a PCbug11 command prompt. If you do receive a Comms fault error, check the cable and board connections. Most PCbug11 communications problems can be traced to poorly made cables or bad board connections.

## Step 3

PCbug11 defaults to base 10 for its input parameters.

Change this to hexadecimal by typing: CONTROL BASE HEX.

## Step 4

Clear the block protect register (BPROT) to allow programming of the MC68HC711E9 EEPROM.

At the PCbug11 command prompt, type: MS 1035 00.



## Step 6

Erase the CONFIG to allow programming of NOSEC bit (bit 3). It is also recommended to program the EEPROM at this point before programming the CONFIG register. Refer to the engineering bulletin *Programming MC68HC811E2 Devices with PCbug11 and the M68HC711E9PGMR*, Freescale document number EB184.

At the PCbug11command prompt, type: EEPROM ERASE BULK 103F

## Step 7

You are now ready to enable the security feature on the MCHC811E2.

At the PCbug11 command prompt, type: MS 103F 05

The value \$05 assumes the EEPROM is to be mapped from \$0800 to \$0FFF.

### Step 8

After the programming operation is complete, verifying the CONFIG on the MCHC811E2 is not possible because in bootstrap mode the default value is always forced.

### Step 9

The part is now in secure mode and whatever code you loaded into EEPROM will be erased if you tried to bring the microcontroller up in either expanded mode or bootstrap mode. The microcontroller will work properly in the secure mode only in single chip mode.

### NOTE

If the part is placed in bootstrap mode or expanded mode, the code in EEPROM and RAM will be erased the microcontroller can be reused.

Enabling the Security Feature on M68HC811E2 Devices with PCbug11 on the M68HC711E9PGMR, Rev. 0.1



To Execute the Program

Enabling the Security Feature on M68HC811E2 Devices with PCbug11 on the M68HC711E9PGMR, Rev. 0.1