Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | | Anthire | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 25MHz | | Connectivity | CANbus, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, HLVD, POR, PWM, WDT | | Number of I/O | 36 | | Program Memory Size | 32KB (16K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 1.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V | | Data Converters | A/D 11x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4580-e-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@mail.microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. ### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Frrata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - · Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) - The Microchip Corporate Literature Center; U.S. FAX: (480) 792-7277 When contacting a sales office or the literature center, please specify which device, revision of silicon and data sheet (include literature number) you are using. ## **Customer Notification System** Register on our web site at www.microchip.com/cn to receive the most current information on all of our products. On transitions from SEC\_RUN mode to PRI\_RUN mode, the peripherals and CPU continue to be clocked from the Timer1 oscillator while the primary clock is started. When the primary clock becomes ready, a clock switch back to the primary clock occurs (see Figure 4-2). When the clock switch is complete, the T1RUN bit is cleared, the OSTS bit is set and the primary clock is providing the clock. The IDLEN and SCS bits are not affected by the wake-up; the Timer1 oscillator continues to run. FIGURE 4-1: TRANSITION TIMING FOR ENTRY TO SEC\_RUN MODE ## 4.2.3 RC RUN MODE In RC\_RUN mode, the CPU and peripherals are clocked from the internal oscillator block using the INTOSC multiplexer; the primary clock is shut down. When using the INTRC source, this mode provides the best power conservation of all the Run modes, while still executing code. It works well for user applications which are not highly timing-sensitive or do not require high-speed clocks at all times. If the primary clock source is the internal oscillator block (either INTRC or INTOSC), there are no distinguishable differences between PRI\_RUN and RC\_RUN modes during execution. However, a clock switch delay will occur during entry to, and exit from, RC\_RUN mode. Therefore, if the primary clock source is the internal oscillator block, the use of RC\_RUN mode is not recommended. This mode is entered by setting SCS1 to '1'. Although it is ignored, it is recommended that SCS0 also be cleared; this is to maintain software compatibility with future devices. When the clock source is switched to the INTOSC multiplexer (see Figure 4-3), the primary oscillator is shut down and the OSTS bit is cleared. The IRCF bits may be modified at any time to immediately change the clock speed. Note: Caution should be used when modifying a single IRCF bit. If VDD is less than 3V, it is possible to select a higher clock speed than is supported by the low VDD. Improper device operation may result if the VDD/FOSC specifications are violated. ## 6.2 PIC18 Instruction Cycle ## 6.2.1 CLOCKING SCHEME The microcontroller clock input, whether from an internal or external source, is internally divided by four to generate four non-overlapping quadrature clocks (Q1, Q2, Q3 and Q4). Internally, the Program Counter (PC) is incremented on every Q1; the instruction is fetched from the program memory and latched into the Instruction Register (IR) during Q4. The instruction is decoded and executed during the following Q1 through Q4. The clocks and instruction execution flow are shown in Figure 6-3. #### 6.2.2 INSTRUCTION FLOW/PIPELINING An "Instruction Cycle" consists of four Q cycles: Q1 through Q4. The instruction fetch and execute are pipelined in such a manner that a fetch takes one instruction cycle, while the decode and execute take another instruction cycle. However, due to the pipelining, each instruction effectively executes in one cycle. If an instruction causes the program counter to change (e.g., GOTO), then two cycles are required to complete the instruction (Example 6-3). A fetch cycle begins with the program counter incrementing in Q1. In the execution cycle, the fetched instruction is latched into the Instruction Register (IR) in cycle Q1. This instruction is then decoded and executed during the Q2, Q3 and Q4 cycles. Data memory is read during Q2 (operand read) and written during Q4 (destination write). #### **EXAMPLE 6-3: INSTRUCTION PIPELINE FLOW** **Note:** All instructions are single cycle, except for any program branches. These take two cycles since the fetch instruction is "flushed" from the pipeline while the new instruction is being fetched and then executed. TABLE 6-2: REGISTER FILE SUMMARY (PIC18F2480/2580/4480/4580) (CONTINUED) | File Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on POR, BOR | Details on<br>Page: | |----------------------------------------|-------|-------|---------|---------|---------|---------|---------|---------|-------------------|---------------------| | RXF3SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 62, 308 | | RXF2EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 62, 309 | | RXF2EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 62, 309 | | RXF2SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 62, 308 | | RXF2SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 62, 308 | | RXF1EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 62, 309 | | RXF1EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 62, 309 | | RXF1SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 62, 308 | | RXF1SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 62, 308 | | RXF0EIDL | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 62, 309 | | RXF0EIDH | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 62, 309 | | RXF0SIDL | SID2 | SID1 | SID0 | _ | EXIDEN | _ | EID17 | EID16 | xxx- x-xx | 62, 308 | | RXF0SIDH | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx xxxx | 62, 308 | | B5D7 <sup>(8)</sup> | B5D77 | B5D76 | B5D75 | B5D74 | B5D73 | B5D72 | B5D71 | B5D70 | xxxx xxxx | 62, 305 | | B5D6 <sup>(8)</sup> | B5D67 | B5D66 | B5D65 | B5D64 | B5D63 | B5D62 | B5D61 | B5D60 | xxxx xxxx | 62, 305 | | B5D5 <sup>(8)</sup> | B5D57 | B5D56 | B5D55 | B5D54 | B5D53 | B5D52 | B5D51 | B5D50 | xxxx xxxx | 62, 305 | | B5D4 <sup>(8)</sup> | B5D47 | B5D46 | B5D45 | B5D44 | B5D43 | B5D42 | B5D41 | B5D40 | xxxx xxxx | 62, 305 | | B5D3 <sup>(8)</sup> | B5D37 | B5D36 | B5D35 | B5D34 | B5D33 | B5D32 | B5D31 | B5D30 | xxxx xxxx | 62, 305 | | B5D2 <sup>(8)</sup> | B5D27 | B5D26 | B5D25 | B5D24 | B5D23 | B5D22 | B5D21 | B5D20 | xxxx xxxx | 62, 305 | | B5D1 <sup>(8)</sup> | B5D17 | B5D16 | B5D15 | B5D14 | B5D13 | B5D12 | B5D11 | B5D10 | xxxx xxxx | 62, 305 | | B5D0 <sup>(8)</sup> | B5D07 | B5D06 | B5D05 | B5D04 | B5D03 | B5D02 | B5D01 | B5D00 | xxxx xxxx | 62, 305 | | B5DLC <sup>(8)</sup><br>Receive mode | ı | RXRTR | RB1 | RB0 | DLC3 | DLC2 | DLC1 | DLC0 | -xxx xxxx | 62, 307 | | B5DLC <sup>(8)</sup><br>Transmit mode | 1 | TXRTR | _ | _ | DLC3 | DLC2 | DLC1 | DLC0 | -x xxxx | 62, 307 | | B5EIDL <sup>(8)</sup> | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | xxxx xxxx | 62, 305 | | B5EIDH <sup>(8)</sup> | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | xxxx xxxx | 62, 304 | | B5SIDL <sup>(8)</sup><br>Receive mode | SID2 | SID1 | SID0 | SRR | EXID | _ | EID17 | EID16 | xxxx x-xx | 62, 303 | | B5SIDL <sup>(8)</sup><br>Transmit mode | SID2 | SID1 | SID0 | _ | EXIDE | | EID17 | EID16 | xxx- x-xx | 62, 303 | | B5SIDH <sup>(8)</sup> | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | xxxx x-xx | 62, 302 | | B5CON <sup>(8)</sup><br>Receive mode | RXFUL | RXM1 | RXRTRRO | FILHIT4 | FILHIT3 | FILHIT2 | FILHIT1 | FILHIT0 | 0000 0000 | 62, 301 | | B5CON <sup>(8)</sup><br>Transmit mode | TXBIF | TXABT | TXLARB | TXERR | TXREQ | RTREN | TXPRI1 | TXPRI0 | 0000 0000 | 62, 301 | | B4D7 <sup>(8)</sup> | B4D77 | B4D76 | B4D75 | B4D74 | B4D73 | B4D72 | B4D71 | B4D70 | xxxx xxxx | 62, 305 | | B4D6 <sup>(8)</sup> | B4D67 | B4D66 | B4D65 | B4D64 | B4D63 | B4D62 | B4D61 | B4D60 | xxxx xxxx | 62, 305 | | B4D5 <sup>(8)</sup> | B4D57 | B4D56 | B4D55 | B4D54 | B4D53 | B4D52 | B4D51 | B4D50 | xxxx xxxx | 62, 305 | | B4D4 <sup>(8)</sup> | B4D47 | B4D46 | B4D45 | B4D44 | B4D43 | B4D42 | B4D41 | B4D40 | xxxx xxxx | 63, 305 | | B4D3 <sup>(8)</sup> | B4D37 | B4D36 | B4D35 | B4D34 | B4D33 | B4D32 | B4D31 | B4D30 | xxxx xxxx | 63, 305 | $\textbf{Legend:} \quad x = unknown, \ u = unchanged, \ - = unimplemented, \ q = value \ depends \ on \ condition$ - **Note 1:** Bit 21 of the PC is only available in Test mode and Serial Programming modes. - 2: The SBOREN bit is only available when CONFIG2L<1:0> = 01; otherwise, it is disabled and reads as '0'. See Section 5.4 "Brown-out Reset (BOR)". - 3: These registers and/or bits are not implemented on PIC18F2X80 devices and are read as '0'. Reset values are shown for PIC18F4X80 devices; individual unimplemented bits should be interpreted as '—'. - 4: The PLLEN bit is only available in specific oscillator configuration; otherwise, it is disabled and reads as '0'. See Section 3.6.4 "PLL in INTOSC Modes" - 5: The RE3 bit is only available when Master Clear Reset is disabled (CONFIG3H<7> = 0); otherwise, RE3 reads as '0'. This bit is read-only. - **6:** RA6/RA7 and their associated latch and direction bits are individually configured as port pins based on various primary oscillator modes. When disabled, these bits read as '0'. - 7: CAN bits have multiple functions depending on the selected mode of the CAN module. - 8: This register reads all '0's until the ECAN™ technology is set up in Mode 1 or Mode 2. - 9: These registers are available on PIC18F4X80 devices only. TABLE 11-3: PORTB I/O SUMMARY | Pin Name | Function | I/O | TRIS | Buffer | Description | |--------------------|---------------------|-----|------|--------|------------------------------------------------------------------------------------------------------------------| | RB0/INT0/FLT0/AN10 | RB0 | OUT | 0 | DIG | LATB<0> data output. | | | | IN | 1 | TTL | PORTB<0> data input. Weak pull-up available only in this mode. | | | INT0 | IN | 1 | ST | External Interrupt 0 input. | | | FLT0 <sup>(1)</sup> | IN | 1 | ST | Enhanced PWM Fault input. | | | AN10 | IN | 1 | ANA | A/D Input Channel 10. Enabled on POR, this analog input overrides the digital input (read as clear – low level). | | RB1/INT1/AN8 | RB1 | OUT | 0 | DIG | LATB<1> data output. | | | | IN | 1 | TTL | PORTB<1> data input. Weak pull-up available only in this mode. | | | INT1 | IN | 1 | ST | External Interrupt 1 input. | | | AN8 | IN | 1 | ANA | A/D Input Channel 8. Enabled on POR; this analog input overrides the digital input (read as clear – low level). | | RB2/INT2/CANTX | RB2 | OUT | X | DIG | LATB<2> data output. | | | | IN | 1 | TTL | PORTB<2> data input. Weak pull-up available only in this mode. | | | INT2 | IN | 1 | ST | External Interrupt 2 input. | | | CANTX | OUT | 1 | DIG | CAN transmit signal output. The CAN interface overrides the TRIS<2> control when enabled. | | RB3/CANRX | RB3 | OUT | 0 | DIG | LATB<3> data output. | | | | IN | 1 | TTL | PORTB<3> data input. Weak pull-up available only in this mode. | | | CANRX | IN | 1 | ST | CAN receive signal input. Pin must be configured as a digital input by setting TRISB<3>. | | RB4/KBI0/AN9 | RB4 | OUT | 0 | DIG | LATB<4> data output. | | | | IN | 1 | TTL | PORTB<4> data input. Weak pull-up available only in this mode. | | | KBI0 | IN | 1 | TTL | Interrupt-on-pin change. | | | AN9 | IN | 1 | ANA | A/D Input Channel 9. Enabled on POR; this analog input overrides the digital input (read as clear – low level). | | RB5/KBI1/PGM | RB5 | OUT | 0 | DIG | LATB<5> data output. | | | | IN | 1 | TTL | PORTB<5> data input. Weak pull-up available only in this mode. | | | KBI1 | IN | 1 | TTL | Interrupt-on-pin change. | | | PGM | IN | Х | ST | Low-Voltage Programming mode entry (ICSP™). Enabling this function overrides digital output. | | RB6/KBI2/PGC | RB6 | OUT | 0 | DIG | LATB<6> data output. | | | | IN | 1 | TTL | PORTB<6> data input. Weak pull-up available only in this mode. | | | KBI2 | IN | 1 | TTL | Interrupt-on-pin change. | | | PGC | IN | Х | ST | Low-Voltage Programming mode entry (ICSP) clock input. | | RB7/KBI3/PGD | RB7 | OUT | 0 | DIG | LATB<7> data output. | | | | IN | 1 | TTL | PORTB<7> data input. Weak pull-up available only in this mode. | | | KBI3 | IN | 1 | TTL | Interrupt-on-pin change. | | | PGD | OUT | Х | DIG | Low-Voltage Programming mode entry (ICSP) clock output. | | | | IN | Х | ST | Low-Voltage Programming mode entry (ICSP) clock input. | Legend: OUT = Output, IN = Input, ANA = Analog Signal, DIG = Digital Output, ST = Schmitt Buffer Input, TTL = TTL Buffer Input Note 1: Available on 40/44-pin devices only. NOTES: The CCPR1H register and a 2-bit internal latch are used to double-buffer the PWM duty cycle. This double-buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared. The maximum PWM resolution (bits) for a given PWM frequency is given by the equation. ## **EQUATION 16-3:** PWM Resolution (max) = $$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$ bits **Note:** If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared. TABLE 16-4: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 40 MHz | PWM Frequency | 2.44 kHz | 9.77 kHz | 39.06 kHz | 156.25 kHz | 312.50 kHz | 416.67 kHz | |----------------------------|----------|----------|-----------|------------|------------|------------| | Timer Prescaler (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PR2 Value | FFh | FFh | FFh | 3Fh | 1Fh | 17h | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.58 | # 16.4.3 PWM AUTO-SHUTDOWN (ECCP1 ONLY) The PWM auto-shutdown features of the Enhanced CCP module are available to ECCP1 in PIC18F4480/4580 (40/44-pin) devices. The operation of this feature is discussed in detail in **Section 17.4.7 "Enhanced PWM Auto-Shutdown"**. Auto-shutdown features are not available for CCP1. #### 16.4.4 SETUP FOR PWM OPERATION The following steps should be taken when configuring the CCP module for PWM operation: - Set the PWM period by writing to the PR2 register. - Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits. - Make the CCP1 pin an output by clearing the appropriate TRIS bit. - Set the TMR2 prescale value, then enable Timer2 by writing to T2CON. - 5. Configure the CCP1 module for PWM operation. # 17.4.6 PROGRAMMABLE DEAD-BAND DELAY **Note:** Programmable dead-band delay is not implemented in PIC18F2X80 devices with standard CCP modules. In half-bridge applications where all power switches are modulated at the PWM frequency at all times, the power switches normally require more time to turn off than to turn on. If both the upper and lower power switches are switched at the same time (one turned on and the other turned off), both switches may be on for a short period of time until one switch completely turns off. During this brief interval, a very high current (shoot-through current) may flow through both power switches, shorting the bridge supply. To avoid this potentially destructive shoot-through current from flowing during switching, turning on either of the power switches is normally delayed to allow the other switch to completely turn off. In the Half-Bridge Output mode, a digitally programmable, dead-band delay is available to avoid shoot-through current from destroying the bridge power switches. The delay occurs at the signal transition from the non-active state to the active state (see Figure 17-4 for illustration). Bits, PDC<6:0< of the ECCP1DEL register (Register 17-2), set the delay period in terms of microcontroller instruction cycles (TCY or 4 Tosc). These bits are not available on PIC18F2X80 devices, as the standard CCP module does not support half-bridge operation. ## 17.4.7 ENHANCED PWM AUTO-SHUTDOWN When the CCP1 is programmed for any of the Enhanced PWM modes, the active output pins may be configured for auto-shutdown. Auto-shutdown immediately places the Enhanced PWM output pins into a defined shutdown state when a shutdown event occurs. A shutdown event can be caused by either of the comparator modules, a low level on the RB0/INT0/FLT0/AN10 pin, or any combination of these three sources. The comparators may be used to monitor a voltage input proportional to a current being monitored in the bridge circuit. If the voltage exceeds a threshold, the comparator switches state and triggers a shutdown. Alternatively, a digital signal on the INT0 pin can also trigger a shutdown. The auto-shutdown feature can be disabled by not selecting any auto-shutdown sources. The auto-shutdown sources to be used are selected using the ECCPAS<2:0> bits (ECCP1AS<6:4>). When a shutdown occurs, the output pins are asynchronously placed in their shutdown states, specified by the PSSAC<1:0> and PSS1BD<1:0> bits (ECCPAS<3:0>). Each pin pair (P1A/P1C and P1B/P1D) may be set to drive high, drive low or be tri-stated (not driving). The ECCPASE bit (ECCP1AS<7>) is also set to hold the Enhanced PWM outputs in their shutdown states. The ECCPASE bit is set by hardware when a shutdown event occurs. If automatic restarts are not enabled, the ECCPASE bit is cleared by firmware when the cause of the shutdown clears. If automatic restarts are enabled, the ECCPASE bit is automatically cleared when the cause of the auto-shutdown has cleared. If the ECCPASE bit is set when a PWM period begins, the PWM outputs remain in their shutdown state for that entire PWM period. When the ECCPASE bit is cleared, the PWM outputs will return to normal operation at the beginning of the next PWM period. **Note:** Writing to the ECCPASE bit is disabled while a shutdown condition is active. Note: If the dead-band delay value is increased after the dead-band time has elapsed, that new value takes effect immediately. This happens even if the PWM pulse is high and can appear to be a glitch. Dead-band values must be changed during the dead-band time or before ECCP is active FIGURE 19-7: ASYNCHRONOUS RECEPTION TABLE 19-6: REGISTERS ASSOCIATED WITH ASYNCHRONOUS RECEPTION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: | |---------|-----------------------------------------------------|--------------|--------|--------|-------|--------|--------|--------|-----------------------------| | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 55 | | PIR1 | PSPIF <sup>(1)</sup> | ADIF | RCIF | TXIF | SSPIF | CCP1IF | TMR2IF | TMR1IF | 58 | | PIE1 | PSPIE <sup>(1)</sup> | ADIE | RCIE | TXIE | SSPIE | CCP1IE | TMR2IE | TMR1IE | 58 | | IPR1 | PSPIP <sup>(1)</sup> | ADIP | RCIP | TXIP | SSPIP | CCP1IP | TMR2IP | TMR1IP | 58 | | RCSTA | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 57 | | RCREG | EUSART R | Receive Regi | ister | | | | | | 57 | | TXSTA | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 57 | | BAUDCON | ABDOVF | RCIDL | _ | SCKP | BRG16 | _ | WUE | ABDEN | 57 | | SPBRGH | EUSART Baud Rate Generator Register, High Byte | | | | | | | 57 | | | SPBRG | SPBRG EUSART Baud Rate Generator Register, Low Byte | | | | | | | | | **Legend:** — = unimplemented locations read as '0'. Shaded cells are not used for asynchronous reception. Note 1: Reserved in PIC18F2X80 devices; always maintain these bits clear. The analog reference voltage is software-selectable to either the device's positive and negative supply voltage (AVDD and AVSS), or the voltage level on the RA3/AN3/VREF+ and RA2/AN2/VREF-/CVREF pins. The A/D Converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted. Each port pin associated with the A/D Converter can be configured as an analog input, or as a digital I/O. The ADRESH and ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRESH/ADRESL registers, the GO/DONE bit (ADCON0 register) is cleared and A/D Interrupt Flag bit, ADIF, is set. The block diagram of the A/D module is shown in Figure 20-1. FIGURE 20-1: A/D BLOCK DIAGRAM # EXAMPLE 24-2: WIN AND ICODE BITS USAGE IN INTERRUPT SERVICE ROUTINE TO ACCESS TX/RX BUFFERS (CONTINUED) ``` ErrorInterrupt BCF PIR3, ERRIF ; Clear the interrupt flag ; Handle error. RETFIE TXB2Interrupt BCF PIR3, TXB2IF ; Clear the interrupt flag GOTO AccessBuffer TXB1Interrupt PIR3, TXB1IF ; Clear the interrupt flag GOTO AccessBuffer TXB0Interrupt BCF PIR3, TXB0IF ; Clear the interrupt flag GOTO AccessBuffer RXB1Interrupt BCF PIR3, RXB1IF ; Clear the interrupt flag GOTO Accessbuffer RXB0Interrupt. BCF PIR3, RXB0IF ; Clear the interrupt flag GOTO AccessBuffer AccessBuffer ; This is either TX or RX interrupt ; Copy CANSTAT.ICODE bits to CANCON.WIN bits MOVF TempCANCON, W ; Clear CANCON.WIN bits before copying ; new ones. ANDLW B'11110001' ; Use previously saved CANCON value to ; make sure same value. MOVWF TempCANCON ; Copy masked value back to TempCANCON MOVF TempCANSTAT, W ; Retrieve ICODE bits ANDLW B'00001110' ; Use previously saved CANSTAT value ; to make sure same value. ; Copy ICODE bits to WIN bits. IORWF TempCANCON MOVFF TempCANCON, CANCON ; Copy the result to actual CANCON ; Access current buffer... ; Restore CANCON.WIN bits MOVF CANCON, W ; Preserve current non WIN bits ANDLW B'11110001' IORWF TempCANCON ; Restore original WIN bits ; Do not need to restore CANSTAT - it is read-only register. ; Return from interrupt or check for another module interrupt source ``` ## REGISTER 24-47: RXFBCONn: RECEIVE FILTER BUFFER CONTROL REGISTER n(1) | R/W-0 |---------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F1BP_3 | F1BP_2 | F1BP_1 | F1BP_0 | F0BP_3 | F0BP_2 | F0BP_1 | F0BP_0 | | | | | | | | | | | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | | F3BP_3 | F3BP_2 | F3BP_1 | F3BP_0 | F2BP_3 | F2BP_2 | F2BP_1 | F2BP_0 | | | | | | | | | | | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | | F5BP_3 | F5BP_2 | F5BP_1 | F5BP_0 | F4BP_3 | F4BP_2 | F4BP_1 | F4BP_0 | | | | | | | | | | | R/W-0 | F7BP_3 | F7BP_2 | F7BP_1 | F7BP_0 | F6BP_3 | F6BP_2 | F6BP_1 | F6BP_0 | | | | | | | | | | | R/W-0 | F9BP_3 | F9BP_2 | F9BP_1 | F9BP_0 | F8BP_3 | F8BP_2 | F8BP_1 | F8BP_0 | | | | | | | | | | | R/W-0 | F11BP_3 | F11BP_2 | F11BP_1 | F11BP_0 | F10BP_3 | F10BP_2 | F10BP_1 | F10BP_0 | | | | | | | | | | | R/W-0 | F13BP_3 | F13BP_2 | F13BP_1 | F13BP_0 | F12BP_3 | F12BP_2 | F12BP_1 | F12BP_0 | | | | | | | | | | | R/W-0 | F15BP_3 | F15BP_2 | F15BP_1 | F15BP_0 | F14BP_3 | F14BP_2 | F14BP_1 | F14BP_0 | | bit 7 | | | | | | | bit 0 | | | R/W-0 F3BP_3 R/W-0 F5BP_3 R/W-0 F7BP_3 R/W-0 F9BP_3 R/W-0 F11BP_3 R/W-0 F13BP_3 | F1BP_3 F1BP_2 R/W-0 R/W-0 F3BP_3 F3BP_2 R/W-0 R/W-0 F5BP_3 F5BP_2 R/W-0 R/W-0 F7BP_3 F7BP_2 R/W-0 R/W-0 F9BP_3 F9BP_2 R/W-0 R/W-0 F11BP_3 F11BP_2 R/W-0 R/W-0 F13BP_3 F13BP_2 R/W-0 R/W-0 F15BP_3 F15BP_2 | F1BP_3 F1BP_2 F1BP_1 R/W-0 R/W-0 R/W-0 F3BP_3 F3BP_2 F3BP_1 R/W-0 R/W-0 R/W-0 F5BP_3 F5BP_2 F5BP_1 R/W-0 R/W-0 R/W-0 F7BP_3 F7BP_2 F7BP_1 R/W-0 R/W-0 R/W-0 F9BP_3 F9BP_2 F9BP_1 R/W-0 R/W-0 R/W-0 F11BP_3 F11BP_2 F11BP_1 R/W-0 R/W-0 F13BP_1 R/W-0 R/W-0 R/W-0 F15BP_3 F15BP_2 F15BP_1 | F1BP_3 F1BP_2 F1BP_1 F1BP_0 R/W-0 R/W-0 R/W-1 F3BP_3 F3BP_2 F3BP_1 F3BP_0 R/W-0 R/W-0 R/W-0 R/W-1 F5BP_3 F5BP_2 F5BP_1 F5BP_0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F7BP_0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F9BP_3 F9BP_2 F9BP_1 F9BP_0 R/W-0 R/W-0 R/W-0 R/W-0 F11BP_3 F11BP_2 F11BP_1 F11BP_0 R/W-0 R/W-0 R/W-0 R/W-0 F13BP_3 F13BP_2 F13BP_1 F13BP_0 R/W-0 R/W-0 R/W-0 R/W-0 F15BP_3 F15BP_2 F15BP_1 F15BP_0 | F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 R/W-0 R/W-0 R/W-1 R/W-0 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 R/W-0 R/W-0 R/W-1 R/W-0 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 R/W-0 R/W-0 R/W-0 R/W-0 F12BP_3 R/W-0 R/W-0 R/W-0 R/W-0 F12BP_3 R/W-0 R/W-0 R/W-0 R/W-0 F12BP_3 | F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 R/W-0 R/W-0 R/W-1 R/W-0 R/W-0 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 R/W-0 <tr< th=""><th>F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 RW-0 RW-0 RW-1 RW-0 R/W-0 R/W-0 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 RW-0 RW-0 RW-0 R/W-1 R/W-0 R/W-0 R/W-0 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 RW-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 RW-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 F8BP_1 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_1 R/W-0 R/W</th></tr<> | F1BP_3 F1BP_2 F1BP_1 F1BP_0 F0BP_3 F0BP_2 F0BP_1 RW-0 RW-0 RW-1 RW-0 R/W-0 R/W-0 F3BP_3 F3BP_2 F3BP_1 F3BP_0 F2BP_3 F2BP_2 F2BP_1 RW-0 RW-0 RW-0 R/W-1 R/W-0 R/W-0 R/W-0 F5BP_3 F5BP_2 F5BP_1 F5BP_0 F4BP_3 F4BP_2 F4BP_1 RW-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F7BP_3 F7BP_2 F7BP_1 F7BP_0 F6BP_3 F6BP_2 F6BP_1 RW-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F9BP_3 F9BP_2 F9BP_1 F9BP_0 F8BP_3 F8BP_2 F8BP_1 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 F11BP_3 F11BP_2 F11BP_1 F11BP_0 F10BP_3 F10BP_2 F10BP_1 R/W-0 R/W | | Lea | end: | |-----|------| | | ena. | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 FnBP\_<3:0>: Filter n Buffer Pointer Nibble bits 0000 = Filter n is associated with RXB0 0001 = Filter n is associated with RXB1 0010 = Filter n is associated with B0 0011 = Filter n is associated with B1 • • • • 0111 = Filter n is associated with B5 1111-1000 **= Reserved** Note 1: This register is available in Mode 1 and 2 only. | CON | ΛF | Complem | ent f | | | | |-------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------|------------------------------------------------| | Synta | ax: | COMF f | (,d {,a}} | | | | | Oper | ands: | $\begin{array}{l} 0 \leq f \leq 255 \\ d \in [0,1] \\ a \in [0,1] \end{array}$ | | | | | | Oper | ation: | $(\overline{f}) \rightarrow des$ | t | | | | | Statu | s Affected: | N, Z | | | | | | Enco | ding: | 0001 | 11da | fff | f | ffff | | Desc | ription: | The content complement stored in W stored back If 'a' is '0', tl If 'a' is '1', tl GPR bank. If 'a' is '0' a set is enable | ited. If 'd'. If 'd' is in regis he Acces he BSR in the execute the best in the executed the best indicates the best indicates in the executed in the executed in the best | is '1', '0', the ter 'f'. ss Ban is used extende | the resk is I to stion | ult is selected. select the struction operates | | | | in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 26.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | Word | ls: | 1 | | | | | | Cycle | es: | 1 | | | | | | QC | ycle Activity: | | | | | | | | Q1 | Q2 | Q3 | 3 | | Q4 | | | Decode | Read | Proce | ess | | rite to | | Q1 | Q2 | Q3 | Q4 | | |--------|--------------|---------|-------------|--| | Decode | Read | Process | Write to | | | | register 'f' | Data | destination | | | | | | | | Example: COMF REG, 0, 0 Before Instruction 13h After Instruction REG REG W 13h ECh | CPFSEQ | Compare f with W, Skip if f = W | |--------|---------------------------------| | | | | | | Syntax: CPFSEQ f {,a} Operands: $0 \leq f \leq 255$ $a \in [0,1]$ Operation: (f) - (W),skip if (f) = (W) (unsigned comparison) Status Affected: None Encoding: 0110 001a ffff ffff Description: Compares the contents of data memory location 'f' to the contents of W by performing an unsigned subtraction. If 'f' = W, then the fetched instruction is discarded and a NOP is executed instead, making this a two-cycle instruction. If 'a' is '0', the Access Bank is selected. If 'a' is '0', the BSR is used to select the GPR bank. If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever $f \le 95$ (5Fh). See Section 26.2.3 "Byte-Oriented and **Bit-Oriented Instructions in Indexed** Literal Offset Mode" for details. Words: Cycles: 1(2) Note: 3 cycles if skip and followed by a 2-word instruction. Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-----------| | Decode | Read | Process | No | | | register 'f' | Data | operation | If skip: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | If skip and followed by 2-word instruction: | Q1 | Q2 | Q3 | Q4 | |-----------|-----------|-----------|-----------| | No | No | No | No | | operation | operation | operation | operation | | No No | | No | No | | operation | operation | operation | operation | Example: HERE CPFSEQ REG, 0 NEQUAL EQUAL Before Instruction PC Address HERE REG After Instruction If REG W; Address (EQUAL) If REG | DAV | DAW Decimal Adjust W Register | | | | | | | | |-------|-------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|--|--|--| | Synta | ax: | DAW | DAW | | | | | | | Oper | ands: | None | | | | | | | | Oper | ation: | (W<3:0>) +<br>else, | If [W<3:0> >9] or [DC = 1] then,<br>(W<3:0>) + 6 $\rightarrow$ W<3:0>;<br>else,<br>(W<3:0>) $\rightarrow$ W<3:0>; | | | | | | | | | (W<7:4>) +<br>C = 1,<br>else, | - , | | | | | | | Statu | s Affected: | С | | | | | | | | Enco | ding: | 0000 | 0000 | 0000 | 0111 | | | | | Desc | ription: | DAW adjusts resulting fro variables (e and productive result. | om the ea | arlier addi<br>acked BC | tion of two<br>D format) | | | | | Word | ls: | 1 | | | | | | | | Cycle | es: | 1 | | | | | | | | QC | ycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | | Decode | Read register W | Proce<br>Data | | Write<br>W | | | | ## Example 1: DA # Before Instruction W = A5h C = 0 DC = 0 After Instruction W = 05h C = 1 DC = 0 ## Example 2: | Before Instru | uction | | |---------------|--------|-----| | W | = | CEh | | С | = | 0 | | DC | = | 0 | | After Instruc | tion | | | W | = | 34h | | С | = | 1 | | DC | = | 0 | | | | | | DECF | Decreme | Decrement f | | | | | | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|--|--|--| | Syntax: | DECF f{,c | d {,a}} | | | | | | | Operands: | $0 \le f \le 255$<br>d $\in [0,1]$<br>a $\in [0,1]$ | | | | | | | | Operation: | $(f) - 1 \rightarrow de$ | est | | | | | | | Status Affected: | C, DC, N, C | OV, Z | | | | | | | Encoding: | 0000 | 01da f | fff | ffff | | | | | Description: | result is sto<br>result is sto<br>If 'a' is '0', t<br>If 'a' is '1', t<br>GPR bank.<br>If 'a' is '0' a<br>set is enabl<br>in Indexed<br>mode wher<br>Section 26 | Decrement register 'f. If 'd' is '0', the result is stored in W. If 'd' is '1', the result is stored back in register 'f. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank. If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 26.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed | | | | | | | Words: | 1 | | | | | | | | Cycles: | 1 | | | | | | | | Q Cycle Activity: | | | | | | | | | Q1 | Q2 | Q3 | | Q4 | | | | | Decode | Read | Process | ٧ | Vrite to | | | | | | Decode | | rteau<br>gister 'f' | | Data | | destinat | | | |------|---------------|-------|---------------------|----|------|----|----------|--|--| | Exan | nple: | D | ECF | CN | Γ, | 1, | 0 | | | | | Before Instru | ction | 041- | | | | | | | | | CNT | = | 01h | | | | | | | 00h 1 After Instruction CNT Z #### **RETURN Return from Subroutine** Syntax: RETURN {s} Operands: $s \in \left[0,1\right]$ Operation: $(TOS) \rightarrow PC;$ if s = 1, $(WS) \rightarrow W$ $(STATUSS) \rightarrow STATUS,$ $(BSRS) \rightarrow BSR$ , PCLATU, PCLATH are unchanged Status Affected: None Encoding: 0000 0000 0001 Description: Return from subroutine. The stack is popped and the top of the stack (TOS) is loaded into the program counter. If 's'= 1, the contents of the shadow registers, WS, STATUSS and BSRS, are loaded into their corresponding registers, W, STATUS and BSR. If 's' = 0, no update of these registers occurs. Words: Cycles: Q Cycle Activity: | Decode No operation Process Data POP PC from stack No operation No operation No operation No operation | Q1 | Q2 | Q3 | Q4 | |--------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|---------|------------| | No No No No | Decode | No | Process | POP PC | | ''' ''' | | operation | Data | from stack | | | | | | | Example: RETURN After Interrupt PC = TOS | RLC | F | Rotate Left f through Carry | | | | | | | |-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|--|--|--| | Synta | ax: | RLCF f | {,d {,a}} | | | | | | | Oper | ands: | $0 \le f \le 255$<br>d $\in [0,1]$<br>a $\in [0,1]$ | $d \in [0,1]$ | | | | | | | Oper | ation: | $(f < n >) \rightarrow d$<br>$(f < 7 >) \rightarrow C$<br>$(C) \rightarrow dest$ | , | 1>, | | | | | | Statu | s Affected: | C, N, Z | | | | | | | | Enco | oding: | 0011 | 01da | ffff | ffff | | | | | Desc | pription: | one bit to the flag. If 'd' is 'W. If 'd' is 'W. If 'd' is 'in register 'If 'a' is '0', selected. If select the 'G' is set is enable operates in Addressing f≤95 (5Fh; "Byte-Orie Instruction" | The contents of register 'f' are rotated one bit to the left through the Carry flag. If 'd' is '0', the result is placed in W. If 'd' is '1', the result is stored back in register 'f'. If 'a' is '0', the Access Bank is selected. If 'a' is '1', the BSR is used to select the GPR bank. If 'a' is '0' and the extended instruction set is enabled, this instruction operates in Indexed Literal Offset Addressing mode whenever f ≤ 95 (5Fh). See Section 26.2.3 "Byte-Oriented and Bit-Oriented Instructions in Indexed Literal Offset Mode" for details. | | | | | | | Word | ds: | 1 | | | | | | | | Cycle | cles: 1 | | | | | | | | | QC | ycle Activity: | | | | | | | | | | Q1 | Q2 | Q3 | 3 | Q4 | | | | | | Decode | Read register 'f' | Proce<br>Data | | Write to estination | | | | Example: RLCF REG, 0, 0 Before Instruction REG = 1110 0110 C = 0 After Instruction REG = 1110 0110 W = 1100 1100 C = 1 **TABLE 28-1: MEMORY PROGRAMMING REQUIREMENTS** | DC Characteristics | | | | | ature -40° | $C \leq TA$ | unless otherwise stated)<br>≤ +85°C for industrial<br>≤ +125°C for extended | |--------------------|-------|----------------------------------------------------------------------|------|------|------------|-------------|-----------------------------------------------------------------------------| | Param<br>No. | Sym | Characteristic | Min | Typ† | Max | Units | Conditions | | | | Internal Program Memory<br>Programming Specifications <sup>(1)</sup> | | | | | | | D110 | VPP | Voltage on MCLR/VPP/RE3 Pin | 9.00 | _ | 13.25 | V | (Note 3) | | D113 | IDDP | Supply Current during<br>Programming | _ | _ | 10 | mA | | | | | Data EEPROM Memory | | | | | | | D120 | ED | Byte Endurance | 100K | 1M | _ | E/W | -40°C to +85°C | | D121 | VDRW | VDD for Read/Write | VMIN | _ | 5.5 | V | Using EECON to read/write VMIN = Minimum operating voltage | | D122 | TDEW | Erase/Write Cycle Time | _ | 4 | _ | ms | | | D123 | TRETD | Characteristic Retention | 40 | _ | _ | Year | Provided no other specifications are violated | | D124 | TREF | Number of Total Erase/Write Cycles before Refresh <sup>(2)</sup> | 1M | 10M | _ | E/W | -40°C to +85°C | | | | Program Flash Memory | | | | | | | D130 | EР | Cell Endurance | 10K | 100K | _ | E/W | -40°C to +85°C | | D131 | VPR | VDD for Read | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | D132 | VIE | VDD for Block Erase | 4.5 | _ | 5.5 | V | Using ICSP™ port | | D132A | ViW | VDD for Externally Timed Erase or Write | 4.5 | _ | 5.5 | V | Using ICSP port | | D132B | VPEW | VDD for Self-Timed Write | VMIN | _ | 5.5 | V | VMIN = Minimum operating voltage | | D133 | TIE | ICSP Block Erase Cycle Time | _ | 4 | _ | ms | VDD > 4.5V | | D133A | Tıw | ICSP Erase or Write Cycle Time (externally timed) | 1 | _ | _ | ms | V <sub>DD</sub> > 4.5V | | D133A | Tıw | Self-Timed Write Cycle Time | _ | 2 | _ | ms | | | D134 | TRETD | Characteristic Retention | 40 | 100 | _ | Year | Provided no other specifications are violated | <sup>†</sup> Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Note 1:** These specifications are for programming the on-chip program memory through the use of table write instructions. <sup>2:</sup> Refer to Section 8.8 "Using the Data EEPROM" for a more detailed discussion on data EEPROM endurance. **<sup>3:</sup>** Required only if Single-Supply Programming is disabled. ## 28.4 AC (Timing) Characteristics ## 28.4.1 TIMING PARAMETER SYMBOLOGY The timing parameter symbols have been created using one of the following formats: | 1. TppS2pp | oS . | 3. Tcc:st | (I <sup>2</sup> C specifications only) | |--------------------------|----------------------------------|-----------|----------------------------------------| | 2. TppS | | | (I <sup>2</sup> C specifications only) | | T | | | | | F | Frequency | Т | Time | | Lowercase | letters (pp) and their meanings: | | | | рр | | | | | СС | CCP1 | osc | OSC1 | | ck | CLKO | rd | RD | | cs | <del>CS</del> | rw | RD or WR | | di | SDI | sc | SCK | | do | SDO | SS | SS | | dt | Data in | t0 | T0CKI | | io | I/O port | t1 | T13CKI | | mc | MCLR | wr | WR | | Uppercase | letters and their meanings: | | | | S | | | | | F | Fall | Р | Period | | Н | High | R | Rise | | 1 | Invalid (High-impedance) | V | Valid | | L | Low | Z | High-impedance | | I <sup>2</sup> C only | | | | | AA | output access | High | High | | BUF | Bus free | Low | Low | | TCC:ST (I <sup>2</sup> C | specifications only) | | | | CC | | | | | HD | Hold | SU | Setup | | ST | | | | | DAT | DATA input hold | STO | Stop condition | | STA | Start condition | | | FIGURE 28-15: **EXAMPLE SPI SLAVE MODE TIMING (CKE = 1)** TABLE 28-17: EXAMPLE SPI SLAVE MODE REQUIREMENTS (CKE = 1) | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|-----------------------|-------------------------------------------------------------|----------------------|---------------|-----|-------|------------| | 70 | TssL2scH,<br>TssL2scL | SS ↓ to SCK ↓ or SCK ↑ Input | | 3 Tcy | _ | ns | | | 71 | TscH | SCK Input High Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 71A | | | Single Byte | 40 | _ | ns | (Note 1) | | 72 | TscL | SCK Input Low Time | Continuous | 1.25 Tcy + 30 | _ | ns | | | 72A | | | Single Byte | 40 | _ | ns | (Note 1) | | 73A | Тв2в | Last Clock Edge of Byte 1 to the first Clock Edge of Byte 2 | | 1.5 Tcy + 40 | _ | ns | (Note 2) | | 74 | TscH2DIL,<br>TscL2DIL | Hold Time of SDI Data Input to SCI | K Edge | 40 | _ | ns | | | 75 | TDOR | SDO Data Output Rise Time | PIC18FXXXX | _ | 25 | ns | | | | | | PIC18 <b>LF</b> XXXX | | 45 | ns | VDD = 2.0V | | 76 | TDOF | SDO Data Output Fall Time | | _ | 25 | ns | | | 77 | TssH2DoZ | SS↑ to SDO Output High-Impedan | ce | 10 | 50 | ns | | | 80 | TscH2DoV, | SDO Data Output Valid after SCK | PIC18FXXXX | _ | 50 | ns | | | | TscL2DoV | Edge | PIC18 <b>LF</b> XXXX | _ | 100 | ns | VDD = 2.0V | | 82 | TssL2DoV | SDO Data Output Valid after SS ↓ PIC18FXXXX | | _ | 50 | ns | | | | | Edge | PIC18 <b>LF</b> XXXX | _ | 100 | ns | VDD = 2.0V | | 83 | TscH2ssH,<br>TscL2ssH | SS ↑ after SCK Edge | | 1.5 Tcy + 40 | _ | ns | | Note 1: Requires the use of Parameter #73A. 2: Only if Parameter #71A and #72A are used. ## FIGURE 28-20: EUSART SYNCHRONOUS TRANSMISSION (MASTER/SLAVE) TIMING ## TABLE 28-22: EUSART SYNCHRONOUS TRANSMISSION REQUIREMENTS | Param<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |--------------|----------|---------------------------------------------------------|----------------------|-----|-----|-------|------------| | 120 | TCKH2DTV | SYNC XMIT (MASTER & SLAVE) Clock High to Data Out Valid | PIC18 <b>F</b> XXXX | | 40 | ns | | | | | | PIC18 <b>LF</b> XXXX | _ | 100 | ns | VDD = 2.0V | | 121 | TCKRF | Clock Out Rise Time and Fall Time | PIC18FXXXX | _ | 20 | ns | | | | | (Master mode) | PIC18 <b>LF</b> XXXX | | 50 | ns | VDD = 2.0V | | 122 | TDTRF | Data Out Rise Time and Fall Time | PIC18FXXXX | _ | 20 | ns | | | | | | PIC18 <b>LF</b> XXXX | _ | 50 | ns | VDD = 2.0V | ## FIGURE 28-21: EUSART SYNCHRONOUS RECEIVE (MASTER/SLAVE) TIMING TABLE 28-23: EUSART SYNCHRONOUS RECEIVE REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | Min | Max | Units | Conditions | |---------------|----------|--------------------------------------|-----|-----|-------|------------| | 125 | TDTV2CKL | SYNC RCV (MASTER & SLAVE) | | | | | | | | Data Hold before CK ↓ (DT hold time) | 10 | _ | ns | | | 126 | TCKL2DTL | Data Hold after CK ↓ (DT hold time) | 15 | _ | ns | |