

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                    |
|----------------------------|-----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                         |
| Core Size                  | 8-Bit                                                                       |
| Speed                      | 40MHz                                                                       |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                   |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                 |
| Number of I/O              | 25                                                                          |
| Program Memory Size        | 32KB (16K x 16)                                                             |
| Program Memory Type        | FLASH                                                                       |
| EEPROM Size                | 256 x 8                                                                     |
| RAM Size                   | 1.5K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                   |
| Data Converters            | A/D 8x10b                                                                   |
| Oscillator Type            | Internal                                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                               |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                              |
| Supplier Device Package    | 28-SOIC                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf2580t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams (Continued)**



# 3.7 Clock Sources and Oscillator Switching

Like previous PIC18 devices, the PIC18F2480/2580/4480/4580 family includes a feature that allows the device clock source to be switched from the main oscillator to an alternate low-frequency clock source. PIC18F2480/2580/4480/4580 devices offer two alternate clock sources. When an alternate clock source is enabled, the various power-managed operating modes are available.

Essentially, there are three clock sources for these devices:

- Primary oscillators
- · Secondary oscillators
- · Internal oscillator block

The **primary oscillators** include the external crystal and resonator modes, the external RC modes, the external clock modes and the internal oscillator block. The particular mode is defined by the FOSC<3:0> Configuration bits. The details of these modes are covered earlier in this chapter. The **secondary oscillators** are those external sources not connected to the OSC1 or OSC2 pins. These sources may continue to operate even after the controller is placed in a power-managed mode.

PIC18F2480/2580/4480/4580 devices offer the Timer1 oscillator as a secondary oscillator. This oscillator, in all power-managed modes, is often the time base for functions such as a Real-Time Clock (RTC).

Most often, a 32.768 kHz watch crystal is connected between the RC0/T1OSO/T13CKI and RC1/T1OSI pins. Like the LP Oscillator mode circuit, loading capacitors are also connected from each pin to ground.

The Timer1 oscillator is discussed in greater detail in **Section 13.3 "Timer1 Oscillator"**.

In addition to being a primary clock source, the **internal oscillator block** is available as a power-managed mode clock source. The INTRC source is also used as the clock source for several special features, such as the WDT and Fail-Safe Clock Monitor.

The clock sources for the PIC18F2480/2580/4480/4580 devices are shown in Figure 3-8. See **Section 25.0 "Special Features of the CPU"** for Configuration register details.



#### FIGURE 3-8: PIC18F2480/2580/4480/4580 CLOCK DIAGRAM

# 7.4 Erasing Flash Program Memory

The minimum erase block is 32 words or 64 bytes. Only through the use of an external programmer, or through ICSP control, can larger blocks of program memory be bulk erased. Word erase in the Flash array is not supported.

When initiating an erase sequence from the microcontroller itself, a block of 64 bytes of program memory is erased. The Most Significant 16 bits of the TBLPTR<21:5> point to the block being erased. TBLPTR<4:0> are ignored.

The EECON1 register commands the erase operation. The EEPGD bit must be set to point to the Flash program memory. The WREN bit must be set to enable write operations. The FREE bit is set to select an erase operation.

For protection, the write initiate sequence for EECON2 must be used.

A long write is necessary for erasing the internal Flash. Instruction execution is halted while in a long write cycle. The long write will be terminated by the internal programming timer.

### 7.4.1 FLASH PROGRAM MEMORY ERASE SEQUENCE

The sequence of events for erasing a block of internal program memory location is:

- 1. Load Table Pointer register with address of row being erased.
- 2. Set the EECON1 register for the erase operation:
  - set EEPGD bit to point to program memory;
  - · clear the CFGS bit to access program memory;
  - set WREN bit to enable writes;
  - set FREE bit to enable the erase.
- 3. Disable interrupts.
- 4. Write 55h to EECON2.
- 5. Write 0AAh to EECON2.
- 6. Set the WR bit. This will begin the row erase cycle.
- 7. The CPU will stall for duration of the erase (about 2 ms using internal timer).
- 8. Re-enable interrupts.

| EXAMPLE 7-2: | ERASING A FLASH PROGRAM MEMORY ROW |
|--------------|------------------------------------|
|              |                                    |

|           | MOVLW<br>MOVWF<br>MOVWF<br>MOVLW<br>MOVWF | CODE_ADDR_UPPER<br>TBLPTRU<br>CODE_ADDR_HIGH<br>TBLPTRH<br>CODE_ADDR_LOW<br>TBLPTRL | ;; | load TBLPTR with the base<br>address of the memory block |
|-----------|-------------------------------------------|-------------------------------------------------------------------------------------|----|----------------------------------------------------------|
| ERASE_ROW |                                           |                                                                                     |    |                                                          |
|           | BSF                                       | EECON1, EEPGD                                                                       | ;  | point to Flash program memory                            |
|           | BCF                                       | EECON1, CFGS                                                                        | ;  | access Flash program memory                              |
|           | BSF                                       | EECON1, WREN                                                                        | ;  | enable write to memory                                   |
|           | BSF                                       | EECON1, FREE                                                                        | ;  | enable Row Erase operation                               |
|           | BCF                                       | INTCON, GIE                                                                         | ;  | disable interrupts                                       |
| Required  | MOVLW                                     | 55h                                                                                 |    |                                                          |
| Sequence  | MOVWF                                     | EECON2                                                                              | ;  | write 55h                                                |
|           | MOVLW                                     | 0AAh                                                                                |    |                                                          |
|           | MOVWF                                     | EECON2                                                                              | ;  | write OAAh                                               |
|           | BSF                                       | EECON1, WR                                                                          | ;  | start erase (CPU stall)                                  |
|           | BSF                                       | INTCON, GIE                                                                         | ;  | re-enable interrupts                                     |

# 8.6 Operation During Code-Protect

Data EEPROM memory has its own code-protect bits in Configuration Words. External read and write operations are disabled if code protection is enabled.

The microcontroller itself can both read and write to the internal data EEPROM, regardless of the state of the code-protect Configuration bit. Refer to Section 25.0 "Special Features of the CPU" for additional information.

# 8.7 Protection Against Spurious Write

There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been implemented. On power-up, the WREN bit is cleared. In addition, writes to the EEPROM are blocked during the Power-up Timer period (TPWRT, parameter 33).

The write initiate sequence and the WREN bit together help prevent an accidental write during brown-out, power glitch or software malfunction.

# 8.8 Using the Data EEPROM

The data EEPROM is a high-endurance, byte addressable array that has been optimized for the storage of frequently changing information (e.g., program variables or other data that are updated often). Frequently changing values will typically be updated more often than specification D124. If this is not the case, an array refresh must be performed. For this reason, variables that change infrequently (such as constants, IDs, calibration, etc.) should be stored in Flash program memory.

A simple data EEPROM refresh routine is shown in Example 8-3.

**Note:** If data EEPROM is only used to store constants and/or data that changes rarely, an array refresh is likely not required. See specification D124.

| EXAMPLE 8-3: | DATA EEPROM REFRESH ROUTINE |
|--------------|-----------------------------|
|--------------|-----------------------------|

|      | CLRF   | EEADR         | ; | Start at address 0         |
|------|--------|---------------|---|----------------------------|
|      | BCF    | EECON1, CFGS  | ; | Set for memory             |
|      | BCF    | EECON1, EEPGD | ; | Set for Data EEPROM        |
|      | BCF    | INTCON, GIE   | ; | Disable interrupts         |
|      | BSF    | EECON1, WREN  | ; | Enable writes              |
| LOOP |        |               | ; | Loop to refresh array      |
|      | BSF    | EECON1, RD    | ; | Read current address       |
|      | MOVLW  | 55h           | ; |                            |
|      | MOVWF  | EECON2        | ; | Write 55h                  |
|      | MOVLW  | 0AAh          | ; |                            |
|      | MOVWF  | EECON2        | ; | Write OAAh                 |
|      | BSF    | EECON1, WR    | ; | Set WR bit to begin write  |
|      | BTFSC  | EECON1, WR    | ; | Wait for write to complete |
|      | BRA    | \$-2          |   |                            |
|      | INCFSZ | EEADR, F      | ; | Increment address          |
|      | BRA    | LOOP          | ; | Not zero, do it again      |
|      |        |               |   |                            |
|      | BCF    | EECON1, WREN  | ; | Disable writes             |
|      | BSF    | INTCON, GIE   | ; | Enable interrupts          |
|      |        |               |   |                            |

# 9.0 8 x 8 HARDWARE MULTIPLIER

# 9.1 Introduction

All PIC18 devices include an 8 x 8 hardware multiplier as part of the ALU. The multiplier performs an unsigned operation and yields a 16-bit result that is stored in the product register pair, PRODH:PRODL. The multiplier's operation does not affect any flags in the STATUS register.

Making multiplication a hardware operation allows it to be completed in a single instruction cycle. This has the advantages of higher computational throughput and reduced code size for multiplication algorithms and allows the PIC18 devices to be used in many applications previously reserved for digital signal processors. A comparison of various hardware and software multiply operations, along with the savings in memory and execution time, is shown in Table 9-1.

# 9.2 Operation

Example 9-1 shows the instruction sequence for an 8 x 8 unsigned multiplication. Only one instruction is required when one of the arguments is already loaded in the WREG register.

Example 9-2 shows the sequence to do an 8 x 8 signed multiplication. To account for the signed bits of the arguments, each argument's Most Significant bit (MSb) is tested and the appropriate subtractions are done.

### EXAMPLE 9-1: 8 x 8 UNSIGNED MULTIPLY ROUTINE

| MOVE   | ARG1, W | ;                |
|--------|---------|------------------|
| MOTMF. | ARG2    | ; ARGI * ARG2 -> |
|        |         | ; PRODH:PRODL    |
| 1      |         |                  |

# EXAMPLE 9-2: 8 x 8 SIGNED

|       |          | MULTIPLY ROUTINE |
|-------|----------|------------------|
| MOVF  | ARG1, W  |                  |
| MULWF | ARG2     | ; ARG1 * ARG2 -> |
|       |          | ; PRODH:PRODL    |
| BTFSC | ARG2, SB | ; Test Sign Bit  |
| SUBWF | PRODH, F | ; PRODH = PRODH  |
|       |          | ; – ARG1         |
| MOVF  | ARG2, W  |                  |
| BTFSC | ARG1, SB | ; Test Sign Bit  |
| SUBWF | PRODH, F | ; PRODH = PRODH  |
|       |          | ; – ARG2         |
|       |          |                  |

|                  |                           | Program           | Cycles | Time     |          |         |
|------------------|---------------------------|-------------------|--------|----------|----------|---------|
| Routine          | Multiply Method           | Memory<br>(Words) | (Max)  | @ 40 MHz | @ 10 MHz | @ 4 MHz |
| 9 x 9 unsigned   | Without hardware multiply | 13                | 69     | 6.9 μs   | 27.6 μs  | 69 μs   |
| o x o unsigneu   | Hardware multiply         | 1                 | 1      | 100 ns   | 400 ns   | 1 μs    |
| 8 x 8 signed     | Without hardware multiply | 33                | 91     | 9.1 μs   | 36.4 μs  | 91 μs   |
|                  | Hardware multiply         | 6                 | 6      | 600 ns   | 2.4 μs   | 6 μs    |
| 16 v 16 unsigned | Without hardware multiply | 21                | 242    | 24.2 μs  | 96.8 μs  | 242 μs  |
| To x To unsigned | Hardware multiply         | 28                | 28     | 2.8 μs   | 11.2 μs  | 28 μs   |
| 16 x 16 signed   | Without hardware multiply | 52                | 254    | 25.4 μs  | 102.6 μs | 254 μs  |
|                  | Hardware multiply         | 35                | 40     | 4.0 μs   | 16.0 μs  | 40 μs   |

### TABLE 9-1: PERFORMANCE COMPARISON FOR VARIOUS MULTIPLY OPERATIONS

# 11.4 PORTD, TRISD and LATD Registers

| Note: | PORTD is only available on PIC18F4X80 |
|-------|---------------------------------------|
|       | devices.                              |

PORTD is an 8-bit wide, bidirectional port. The corresponding Data Direction register is TRISD. Setting a TRISD bit (= 1) will make the corresponding PORTD pin an input (i.e., put the corresponding output driver in a high-impedance mode). Clearing a TRISD bit (= 0) will make the corresponding PORTD pin an output (i.e., put the contents of the output latch on the selected pin).

The Output Latch register (LATD) is also memory mapped. Read-modify-write operations on the LATD register read and write the latched output value for PORTD.

All pins on PORTD are implemented with Schmitt Trigger input buffers. Each pin is individually configurable as an input or output.

Four of the PORTD pins are multiplexed with outputs P1A, P1B, P1C and P1D of the Enhanced CCP module. The operation of these additional PWM output pins is covered in greater detail in Section 17.0 "Enhanced Capture/Compare/PWM (ECCP) Module".

Four of the PORTD pins are multiplexed with the input pins of the comparators. The operation of these input pins is covered in greater detail in **Section 21.0 "Comparator Module"**.

| Note: | On a Power-on Reset, these pins are |
|-------|-------------------------------------|
|       | configured as analog inputs.        |

PORTD can also be configured as an 8-bit wide microprocessor port (Parallel Slave Port) by setting control bit, PSPMODE (TRISE<4>). In this mode, the input buffers are TTL. See **Section 11.6** "**Parallel Slave Port**" for additional information on the Parallel Slave Port (PSP).

#### EXAMPLE 11-4: INITIALIZING PORTD

| CLRF  | PORTD | ; Initialize PORTD by<br>; clearing output  |
|-------|-------|---------------------------------------------|
| CIDE  |       | ; data latches                              |
| CLRF  | LAID  | ; to clear output                           |
|       | 0.01  | ; data latches                              |
| MOVLW | OCFh  | ; Value used to<br>; initialize data        |
|       |       | ; direction                                 |
| MOVWF | TRISD | ; Set RD<3:0> as inputs                     |
|       |       | ; RD<5:4> as outputs<br>; RD<7:6> as inputs |
|       |       | ; RD<7:6> as inputs                         |

# 17.4.2 PWM DUTY CYCLE

The PWM duty cycle is specified by writing to the ECCPR1L register and to the ECCP1CON<5:4> bits. Up to 10-bit resolution is available. The ECCPR1L contains the eight MSbs and the ECCP1CON<5:4> bits contain the two LSbs. This 10-bit value is represented by ECCPR1L:ECCP1CON<5:4>. The PWM duty cycle is calculated by the following equation.

### EQUATION 17-2:

| PWM Duty Cycle | = | (ECCPR1L:ECCP1CON<5:4> •     |
|----------------|---|------------------------------|
|                |   | TOSC • (TMR2 Prescale Value) |

ECCPR1L and ECCP1CON<5:4> can be written to at any time, but the duty cycle value is not copied into ECCPR1H until a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, ECCPR1H is a read-only register.

The ECCPR1H register and a 2-bit internal latch are used to double-buffer the PWM duty cycle. This double-buffering is essential for glitchless PWM operation. When the ECCPR1H and 2-bit latch match TMR2, concatenated with an internal 2-bit Q clock or two bits of the TMR2 prescaler, the ECCP1 pin is cleared. The maximum PWM resolution (bits) for a given PWM frequency is given by the following equation.

# EQUATION 17-3:

PWM Resolution (max) = 
$$\frac{\log\left(\frac{FOSC}{FPWM}\right)}{\log(2)}$$
 bits

Note: If the PWM duty cycle value is longer than the PWM period, the CCP1 pin will not be cleared.

# 17.4.3 PWM OUTPUT CONFIGURATIONS

The EPWM1M<1:0> bits in the ECCP1CON register allow one of four configurations:

- Single Output
- Half-Bridge Output
- Full-Bridge Output, Forward mode
- Full-Bridge Output, Reverse mode

The Single Output mode is the standard PWM mode discussed in **Section 17.4 "Enhanced PWM Mode"**. The Half-Bridge and Full-Bridge Output modes are covered in detail in the sections that follow.

The general relationship of the outputs in all configurations is summarized in Figure 17-2.

| PWM Frequency              | 2.44 kHz | 9.77 kHz | 39.06 kHz | 156.25 kHz | 312.50 kHz | 416.67 kHz |
|----------------------------|----------|----------|-----------|------------|------------|------------|
| Timer Prescaler (1, 4, 16) | 16       | 4        | 1         | 1          | 1          | 1          |
| PR2 Value                  | FFh      | FFh      | FFh       | 3Fh        | 1Fh        | 17h        |
| Maximum Resolution (bits)  | 10       | 10       | 10        | 8          | 7          | 6.58       |

TABLE 17-2: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 40 MHz



#### 18.4.17.3 Bus Collision During a Stop Condition

Bus collision occurs during a Stop condition if:

- a) After the SDA pin has been deasserted and allowed to float high, SDA is sampled low after the BRG has timed out.
- b) After the SCL pin is deasserted, SCL is sampled low before SDA goes high.

The Stop condition begins with SDA asserted low. When SDA is sampled low, the SCL pin is allowed to float. When the pin is sampled high (clock arbitration), the Baud Rate Generator is loaded with SSPADD<6:0> and counts down to 0. After the BRG times out, SDA is sampled. If SDA is sampled low, a bus collision has occurred. This is due to another master attempting to drive a data '0' (Figure 18-31). If the SCL pin is sampled low before SDA is allowed to float high, a bus collision occurs. This is another case of another master attempting to drive a data '0' (Figure 18-32).

#### FIGURE 18-31: BUS COLLISION DURING A STOP CONDITION (CASE 1)



### FIGURE 18-32: BUS COLLISION DURING A STOP CONDITION (CASE 2)



# 19.2 EUSART Asynchronous Mode

The Asynchronous mode of operation is selected by clearing the SYNC bit (TXSTA<4>). In this mode, the EUSART uses standard Non-Return-to-Zero (NRZ) format (one Start bit, eight or nine data bits and one Stop bit). The most common data format is 8 bits. An on-chip dedicated 8-bit/16-bit Baud Rate Generator can be used to derive standard baud rate frequencies from the oscillator.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent but use the same data format and baud rate. The Baud Rate Generator produces a clock, either x16 or x64 of the bit shift rate depending on the BRGH and BRG16 bits (TXSTA<2> and BAUDCON<3>). Parity is not supported by the hardware, but can be implemented in software and stored as the 9th data bit.

When operating in Asynchronous mode, the EUSART module consists of the following important elements:

In Asynchronous mode, clock polarity is selected with the TXCKP bit (BAUDCON<4>). Setting TXCKP sets the Idle state on CK as high, while clearing the bit sets the Idle state as low. Data polarity is selected with the RXDTP bit (BAUDCON<5>).

Setting RXDTP inverts data on RX, while clearing the bit has no affect on received data.

- Baud Rate Generator
- Sampling Circuit
- Asynchronous Transmitter
- · Asynchronous Receiver
- · Auto-Wake-up on Sync Break Character
- 12-Bit Break Character Transmit
- Auto-Baud Rate Detection

#### 19.2.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 19-3. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the Stop bit has been transmitted from the previous load. As soon as the Stop bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TCY), the TXREG register is empty and the TXIF flag bit (PIR1<4>) is set. This interrupt can be enabled or disabled by setting or clearing the interrupt enable bit, TXIE (PIE1<4>). TXIF will be set regardless of the state of TXIE; it cannot be cleared in software. TXIF is also not cleared immediately upon loading TXREG, but becomes valid in the second instruction cycle following the load instruction. Polling TXIF immediately following a load of TXREG will return invalid results.

While TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR register is empty. No interrupt logic is tied to this bit so the user has to poll this bit in order to determine if the TSR register is empty.

Note 1: The TSR register is not mapped in data memory so it is not available to the user.

2: Flag bit, TXIF, is set when enable bit, TXEN, is set.

To set up an Asynchronous Transmission:

- Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Enable the asynchronous serial port by clearing bit, SYNC, and setting bit, SPEN.
- 3. If interrupts are desired, set enable bit, TXIE.
- 4. If 9-bit transmission is desired, set transmit bit, TX9. Can be used as address/data bit.
- 5. Enable the transmission by setting bit, TXEN, which will also set bit, TXIF.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D.
- 7. Load data to the TXREG register (starts transmission).
- 8. If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.

# 19.2.5 BREAK CHARACTER SEQUENCE

The Enhanced EUSART module has the capability of sending the special Break character sequences that are required by the LIN/J2602 bus standard. The Break character transmit consists of a Start bit, followed by twelve '0' bits and a Stop bit. The Frame Break character is sent whenever the SENDB and TXEN bits (TXSTA<3> and TXSTA<5>) are set while the Transmit Shift register is loaded with data. Note that the value of data written to TXREG will be ignored and all '0's will be transmitted.

The SENDB bit is automatically reset by hardware after the corresponding Stop bit is sent. This allows the user to preload the transmit FIFO with the next transmit byte following the Break character (typically, the Sync character in the LIN/J2602 specification).

Note that the data value written to the TXREG for the Break character is ignored. The write simply serves the purpose of initiating the proper sequence.

The TRMT bit indicates when the transmit operation is active or Idle, just as it does during normal transmission. See Figure 19-10 for the timing of the Break character sequence.

#### 19.2.5.1 Break and Sync Transmit Sequence

The following sequence will send a message frame header made up of a Break, followed by an Auto-Baud Sync byte. This sequence is typical of a LIN/J2602 bus master.

- 1. Configure the EUSART for the desired mode.
- 2. Set the TXEN and SENDB bits to set up the Break character.
- 3. Load the TXREG with a dummy character to initiate transmission (the value is ignored).
- 4. Write '55h' to TXREG to load the Sync character into the transmit FIFO buffer.
- 5. After the Break has been sent, the SENDB bit is reset by hardware. The Sync character now transmits in the preconfigured mode.

When the TXREG becomes empty, as indicated by the TXIF, the next data byte can be written to TXREG.

#### 19.2.6 RECEIVING A BREAK CHARACTER

The Enhanced USART module can receive a Break character in two ways.

The first method forces configuration of the baud rate at a frequency of 9/13 the typical speed. This allows for the Stop bit transition to be at the correct sampling location (13 bits for Break versus Start bit and 8 data bits for typical data).

The second method uses the auto-wake-up feature described in **Section 19.2.4 "Auto-Wake-up on Sync Break Character"**. By enabling this feature, the EUSART will sample the next two transitions on RX/DT, cause an RCIF interrupt and receive the next data byte followed by another interrupt.

Note that following a Break character, the user will typically want to enable the Auto-Baud Rate Detect feature. For both methods, the user can set the ABD bit once the TXIF interrupt is observed.

#### FIGURE 19-10: SEND BREAK CHARACTER SEQUENCE



# 20.1 A/D Acquisition Requirements

For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 20-2. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion.

Note: When the conversion is started, the holding capacitor is disconnected from the input pin.

To calculate the minimum acquisition time, Equation 20-1 may be used. This equation assumes that 1/2 LSb error is used (1024 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

Example 20-3 shows the calculation of the minimum required acquisition time TACQ. This calculation is based on the following application system assumptions:

| Chold            | =      | 120 pF                             |
|------------------|--------|------------------------------------|
| Rs               | =      | 2.5 kΩ                             |
| Conversion Error | $\leq$ | 1/2 LSb                            |
| Vdd              | =      | $5V \rightarrow Rss = 7 \ k\Omega$ |
| Temperature      | =      | 50°C (system max.)                 |
| Vhold            | =      | 0V @ time = 0                      |

#### EQUATION 20-1: ACQUISITION TIME

| TACQ | = | Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient |
|------|---|-------------------------------------------------------------------------------------|
|      | = | TAMP + TC + TCOFF                                                                   |
|      |   |                                                                                     |

#### EQUATION 20-2: A/D MINIMUM CHARGING TIME

 $VHOLD = (VREF - (VREF/2048)) \cdot (1 - e^{(-Tc/CHOLD(RIC + RSS + RS))})$ or  $TC = -(CHOLD)(RIC + RSS + RS) \ln(1/2048)$ 

### EQUATION 20-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME

| TACQ   | =     | TAMP + TC + TCOFF                                                                                                                               |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| TAMP   | =     | 5 μs                                                                                                                                            |
| TCOFF  | =     | (Temp – 25°C)(0.05 μs/°C)<br>(50°C – 25°C)(0.05 μs/°C)<br>1.25 μs                                                                               |
| Temper | ature | coefficient is only required for temperatures $> 25^{\circ}$ C. Below 25°C, TCOFF = 0 ms.                                                       |
| ТС     | =     | -(CHOLD)(RIC + RSS + RS) $\ln(1/2047) \mu s$<br>-(120 pF) (1 k $\Omega$ + 7 k $\Omega$ + 2.5 k $\Omega$ ) ln(0.0004883) $\mu s$<br>9.61 $\mu s$ |
| TACQ   | =     | 5 μs + 1.25 μs + 9.61 μs<br>12 86 μs                                                                                                            |

### FIGURE 22-2: COMPARATOR VOLTAGE REFERENCE OUTPUT BUFFER EXAMPLE



#### TABLE 22-1: REGISTERS ASSOCIATED WITH COMPARATOR VOLTAGE REFERENCE

| Name                  | Bit 7                 | Bit 6                 | Bit 5   | Bit 4                        | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page: |
|-----------------------|-----------------------|-----------------------|---------|------------------------------|-------|-------|-------|-------|-----------------------------|
| CVRCON <sup>(2)</sup> | CVREN                 | CVROE                 | CVRR    | CVRSS                        | CVR3  | CVR2  | CVR1  | CVR0  | 57                          |
| CMCON <sup>(2)</sup>  | C2OUT                 | C10UT                 | C2INV   | C1INV                        | CIS   | CM2   | CM1   | CM0   | 57                          |
| TRISA                 | TRISA7 <sup>(1)</sup> | TRISA6 <sup>(1)</sup> | PORTA D | ORTA Data Direction Register |       |       |       |       |                             |

**Legend:** Shaded cells are not used with the comparator voltage reference.

**Note 1:** PORTA pins are enabled based on oscillator configuration.

2: These registers are unimplemented on PIC18F2X80 devices.

# 24.13 Bit Timing Configuration Registers

The Baud Rate Control registers (BRGCON1, BRGCON2, BRGCON3) control the bit timing for the CAN bus interface. These registers can only be modified when the PIC18F2480/2580/4480/4580 devices are in Configuration mode.

#### 24.13.1 BRGCON1

The BRP bits control the baud rate prescaler. The SJW<1:0> bits select the synchronization jump width in terms of multiples of TQ.

# 24.13.2 BRGCON2

The PRSEG bits set the length of the propagation segment in terms of Tq. The SEG1PH bits set the length of Phase Segment 1 in To. The SAM bit controls how many times the RXCAN pin is sampled. Setting this bit to a '1' causes the bus to be sampled three times: twice at TQ/2 before the sample point and once at the normal sample point (which is at the end of Phase Segment 1). The value of the bus is determined to be the value read during at least two of the samples. If the SAM bit is set to a '0', then the RXCAN pin is sampled only once at the sample point. The SEG2PHTS bit controls how the length of Phase Segment 2 is determined. If this bit is set to a '1', then the length of Phase Segment 2 is determined by the SEG2PH bits of BRGCON3. If the SEG2PHTS bit is set to a '0', then the length of Phase Segment 2 is the greater of Phase Segment 1 and the information processing time (which is fixed at 2 To for the PIC18F2480/2580/4480/4580).

### 24.13.3 BRGCON3

The PHSEG2<2:0> bits set the length (in TQ) of Phase Segment 2 if the SEG2PHTS bit is set to a '1'. If the SEG2PHTS bit is set to a '0', then the PHSEG2<2:0> bits have no effect.

# 24.14 Error Detection

The CAN protocol provides sophisticated error detection mechanisms. The following errors can be detected.

### 24.14.1 CRC ERROR

With the Cyclic Redundancy Check (CRC), the transmitter calculates special check bits for the bit sequence, from the start of a frame until the end of the data field. This CRC sequence is transmitted in the CRC field. The receiving node also calculates the CRC sequence using the same formula and performs a comparison to the received sequence. If a mismatch is detected, a CRC error has occurred and an error frame is generated. The message is repeated.

# 24.14.2 ACKNOWLEDGE ERROR

In the Acknowledge field of a message, the transmitter checks if the Acknowledge slot (which was sent out as a recessive bit) contains a dominant bit. If not, no other node has received the frame correctly. An Acknowledge error has occurred, an error frame is generated and the message will have to be repeated.

### 24.14.3 FORM ERROR

If a node detects a dominant bit in one of the four segments, including End-Of-Frame (EOF), interframe space, Acknowledge delimiter or CRC delimiter, then a form error has occurred and an error frame is generated. The message is repeated.

### 24.14.4 BIT ERROR

A bit error occurs if a transmitter sends a dominant bit and detects a recessive bit, or if it sends a recessive bit and detects a dominant bit, when monitoring the actual bus level and comparing it to the just transmitted bit. In the case where the transmitter sends a recessive bit and a dominant bit is detected during the arbitration field and the Acknowledge slot, no bit error is generated because normal arbitration is occurring.

# 24.14.5 STUFF BIT ERROR

If, between the Start-Of-Frame (SOF) and the CRC delimiter, six consecutive bits with the same polarity are detected, the bit stuffing rule has been violated. A stuff bit error occurs and an error frame is generated. The message is repeated.

### 24.14.6 ERROR STATES

Detected errors are made public to all other nodes via error frames. The transmission of the erroneous message is aborted and the frame is repeated as soon as possible. Furthermore, each CAN node is in one of the three error states; "error-active", "error-passive" or "bus-off", according to the value of the internal error counters. The error-active state is the usual state where the bus node can transmit messages and activate error frames (made of dominant bits) without any restrictions. In the error-passive state, messages and passive error frames (made of recessive bits) may be transmitted. The bus-off state makes it temporarily impossible for the node to participate in the bus communication. During this state, messages can neither be received nor transmitted.

### 24.14.7 ERROR MODES AND ERROR COUNTERS

The PIC18F2480/2580/4480/4580 devices contain two error counters: the Receive Error Counter (RXERRCNT) and the Transmit Error Counter (TXERRCNT). The values of both counters can be read by the MCU. These counters are incremented or decremented in accordance with the CAN bus specification.

### REGISTER 25-6: CONFIG5L: CONFIGURATION REGISTER 5 LOW (BYTE ADDRESS 300008h)

| U-0   | U-0 | U-0 | U-0 | R/C-1              | R/C-1              | R/C-1 | R/C-1 |
|-------|-----|-----|-----|--------------------|--------------------|-------|-------|
| —     | —   | —   | —   | CP3 <sup>(1)</sup> | CP2 <sup>(1)</sup> | CP1   | CP0   |
| bit 7 |     |     |     |                    |                    |       | bit 0 |
|       |     |     |     |                    |                    |       |       |

| Legend:                                |                   |                                     |  |  |
|----------------------------------------|-------------------|-------------------------------------|--|--|
| R = Readable bit                       | C = Clearable bit | U = Unimplemented bit, read as '0'  |  |  |
| -n = Value when device is unprogrammed |                   | u = Unchanged from programmed state |  |  |
|                                        |                   |                                     |  |  |

| bit 7-4 | Unimplemented: Read as '0'                                                                     |
|---------|------------------------------------------------------------------------------------------------|
| bit 3   | CP3: Code Protection bit <sup>(1)</sup>                                                        |
|         | 1 = Block 3 (006000-007FFFh) not code-protected<br>0 = Block 3 (006000-007FFFh) code-protected |
| bit 2   | CP2: Code Protection bit <sup>(1)</sup>                                                        |
|         | 1 = Block 2 (004000-005FFFh) not code-protected                                                |
|         | 0 = Block 2 (004000-005FFFh) code-protected                                                    |
| bit 1   | CP1: Code Protection bit                                                                       |
|         | 1 = Block 1 (002000-003FFFh) not code-protected                                                |
|         | 0 = Block 1 (002000-003FFFh) code-protected                                                    |
| bit 0   | CP0: Code Protection bit                                                                       |
|         | 1 = Block 0 (000800-001FFFh) not code-protected                                                |
|         | 0 = Block 0 (000800-001FFFh) code-protected                                                    |
|         |                                                                                                |

#### Note 1: Unimplemented in PIC18FX480 devices; maintain this bit set.

#### REGISTER 25-7: CONFIG5H: CONFIGURATION REGISTER 5 HIGH (BYTE ADDRESS 300009h)

| R/C-1 | R/C-1 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-------|-----|-----|-----|-----|-----|-------|
| CPD   | CPB   | —   | —   | —   | —   | —   | —     |
| bit 7 |       |     |     |     |     |     | bit 0 |

| Legend:                      |                   |                                     |  |  |
|------------------------------|-------------------|-------------------------------------|--|--|
| R = Readable bit             | C = Clearable bit | U = Unimplemented bit, read as '0'  |  |  |
| -n = Value when device is un | programmed        | u = Unchanged from programmed state |  |  |

| bit 7   | CPD: Data EEPROM Code Protection bit               |
|---------|----------------------------------------------------|
|         | 1 = Data EEPROM not code-protected                 |
|         | 0 = Data EEPROM code-protected                     |
| bit 6   | CPB: Boot Block Code Protection bit                |
|         | 1 = Boot Block (000000-0007FFh) not code-protected |
|         | 0 = Boot Block (000000-0007FFh) code-protected     |
| bit 5-0 | Unimplemented: Read as '0'                         |

#### REGISTER 25-12: DEVID1: DEVICE ID REGISTER 1 FOR PIC18F2480/2580/4480/4580

| R     | R    | R    | R    | R    | R    | R    | R     |
|-------|------|------|------|------|------|------|-------|
| DEV2  | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0  |
| bit 7 |      |      |      |      |      |      | bit 0 |

| Legend:                   |                      |                                     |  |
|---------------------------|----------------------|-------------------------------------|--|
| R = Read-only bit         | P = Programmable bit | U = Unimplemented bit, read as '0'  |  |
| -n = Value when device is | s unprogrammed       | u = Unchanged from programmed state |  |
|                           | 1 0                  | 5 1 5                               |  |

| bit 7-5 | DEV<2:0>: Device ID bits                             |  |  |  |  |
|---------|------------------------------------------------------|--|--|--|--|
|         | 111 = PIC18F2480                                     |  |  |  |  |
|         | 110 = PIC18F2580                                     |  |  |  |  |
|         | 101 = PIC18F4480                                     |  |  |  |  |
|         | 100 <b>= PIC18F4580</b>                              |  |  |  |  |
| bit 4-0 | REV<3:0>: Revision ID bits                           |  |  |  |  |
|         | These bits are used to indicate the device revision. |  |  |  |  |

#### REGISTER 25-13: DEVID2: DEVICE ID REGISTER 2 FOR PIC18F2480/2580/4480/4580

| R     | R    | R    | R    | R    | R    | R    | R     |
|-------|------|------|------|------|------|------|-------|
| DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3  |
| bit 7 |      |      |      |      |      |      | bit 0 |

| Legend:                       |                      |                                     |
|-------------------------------|----------------------|-------------------------------------|
| R = Read-only bit             | P = Programmable bit | U = Unimplemented bit, read as '0'  |
| -n = Value when device is unp | programmed           | u = Unchanged from programmed state |

bit 7-0 **DEV<10:3>:** Device ID bits These bits are used with the DEV<2:0> bits in Device ID Register 1 to identify the part number. 0001 1010 = PIC18F2480/2580/4480/4580 devices

**Note 1:** These values for DEV<10:3> may be shared with other devices. The specific device is always identified by using the entire DEV<10:0> bit sequence.

| BTG                                                                                                                                                                                                                                                          | Bit Toggle f                                                          |                                                   | BOV                                                                                                                                                    | /                | Branch if | Branch if Overflow                                        |                                                                                                                                                             |                           |             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|--|
| Syntax:                                                                                                                                                                                                                                                      |                                                                       | BTG f, b {,a}                                     |                                                                                                                                                        | Synta            | ax:       | BOV n                                                     | BOV n                                                                                                                                                       |                           |             |  |
| Operands:                                                                                                                                                                                                                                                    |                                                                       | $0 \le f \le 255$                                 |                                                                                                                                                        | Oper             | Operands: |                                                           | $-128 \le n \le 127$                                                                                                                                        |                           |             |  |
|                                                                                                                                                                                                                                                              | 0 ≤ b < 7<br>a ∈ [0,1]                                                |                                                   | Oper                                                                                                                                                   | Operation:       |           | if Overflow bit is '1',<br>(PC) + 2 + 2n $\rightarrow$ PC |                                                                                                                                                             |                           |             |  |
| Operation:                                                                                                                                                                                                                                                   | peration: $(\overline{f^{<}b^{>}}) \rightarrow f^{<}b^{>}$            |                                                   | Statu                                                                                                                                                  | Status Affected: |           | None                                                      |                                                                                                                                                             |                           |             |  |
| Status Affect                                                                                                                                                                                                                                                | tatus Affected: None                                                  |                                                   | Enco                                                                                                                                                   | Encoding.        |           | 0100 nn                                                   | nn nnnn                                                                                                                                                     |                           |             |  |
| Encoding:                                                                                                                                                                                                                                                    | Incoding: 0111 bbba fff ffff   Bit 'b' in data memory location 'f' is |                                                   | Desc                                                                                                                                                   | Description:     |           | If the Overflow bit is '1', then the                      |                                                                                                                                                             |                           |             |  |
| Description.                                                                                                                                                                                                                                                 |                                                                       | inverted.                                         |                                                                                                                                                        | ation 1 is       |           |                                                           | The 2's con                                                                                                                                                 | n brancn.<br>Inlement num | her '2n' is |  |
| If 'a' is '0', the Access Bank is a lf 'a' is '1', the BSR is used to a GPR bank.<br>If 'a' is '0' and the extended instaction in Indexed Literal Offset Addree mode whenever $f \le 95$ (5Fh). Section 26.2.3 "Byte-Orientee Bit-Oriented Instructions in I |                                                                       | If 'a' is '0', t<br>If 'a' is '1', t<br>GPR bank. | If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank.<br>If 'a' is '0' and the extended instruction |                  |           |                                                           | added to the PC. Since the PC will<br>have incremented to fetch the next<br>instruction, the new address will be<br>PC + 2 + 2n. This instruction is then a |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | <b>lf 'a' is '</b> 0' a                           |                                                                                                                                                        |                  |           |                                                           |                                                                                                                                                             |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | set is enabled, this instruction operates         |                                                                                                                                                        |                  |           |                                                           |                                                                                                                                                             |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | mode wher                                         | mode whenever f ≤ 95 (5Fh). See<br>Section 26.2.3 "Byte-Oriented and                                                                                   |                  | Word      | Words:                                                    |                                                                                                                                                             | 1                         |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | Section 26                                        |                                                                                                                                                        |                  | Cycle     | es:                                                       | 1(2)                                                                                                                                                        |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | is in Indexed                                     | QC                                                                                                                                                     | ycle Activity:   |           |                                                           |                                                                                                                                                             |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | Literal Off                                       | set Mode" for                                                                                                                                          | details.         | lf Ju     | mp:                                                       |                                                                                                                                                             |                           |             |  |
| Words:                                                                                                                                                                                                                                                       |                                                                       | 1                                                 |                                                                                                                                                        |                  |           | Q1                                                        | Q2                                                                                                                                                          | Q3                        | Q4          |  |
| Cycles:                                                                                                                                                                                                                                                      |                                                                       | 1                                                 |                                                                                                                                                        |                  |           | Decode                                                    | Read literal<br>'n'                                                                                                                                         | Process<br>Data           | Write to PC |  |
| Q Cycle Act                                                                                                                                                                                                                                                  | ivity:                                                                |                                                   |                                                                                                                                                        | _                |           | No                                                        | No                                                                                                                                                          | No                        | No          |  |
| Q                                                                                                                                                                                                                                                            | 1                                                                     | Q2                                                | Q3                                                                                                                                                     | Q4               |           | operation                                                 | operation                                                                                                                                                   | operation                 | operation   |  |
| Deco                                                                                                                                                                                                                                                         | ode                                                                   | Read                                              | Process                                                                                                                                                | Write            | lf No     | o Jump:                                                   |                                                                                                                                                             |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | register i                                        | Data                                                                                                                                                   | register i       |           | Q1                                                        | Q2                                                                                                                                                          | Q3                        | Q4          |  |
| <b>-</b>                                                                                                                                                                                                                                                     |                                                                       |                                                   |                                                                                                                                                        | -                |           | Decode                                                    | Read literal                                                                                                                                                | Process                   | No          |  |
| Example:                                                                                                                                                                                                                                                     |                                                                       | BTG P                                             | ORTC, 4, (                                                                                                                                             | J                |           |                                                           | 'n'                                                                                                                                                         | Data                      | operation   |  |
| Before<br>PC                                                                                                                                                                                                                                                 | Instruc<br>DRTC                                                       | ction:<br>= 0111 (                                | 0101 <b>[75h]</b>                                                                                                                                      |                  | Exan      | nple:                                                     | HERE                                                                                                                                                        | BOV Jump                  | )           |  |
| PC                                                                                                                                                                                                                                                           | DRTC                                                                  | = 0110 (                                          | 0101 <b>[65h]</b>                                                                                                                                      |                  |           | Before Instruc                                            | tion                                                                                                                                                        |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       | 0110                                              |                                                                                                                                                        |                  |           | PC                                                        | = ad                                                                                                                                                        | dress (HERE               | )           |  |
|                                                                                                                                                                                                                                                              |                                                                       |                                                   |                                                                                                                                                        |                  |           | After Instruction                                         | on                                                                                                                                                          |                           |             |  |
|                                                                                                                                                                                                                                                              |                                                                       |                                                   |                                                                                                                                                        |                  |           | If Overflo                                                | w = 1;                                                                                                                                                      | drees (Jumo               | )           |  |
|                                                                                                                                                                                                                                                              |                                                                       |                                                   |                                                                                                                                                        |                  |           | If Overflo                                                | = 0;                                                                                                                                                        | uress (Jump               | )           |  |
|                                                                                                                                                                                                                                                              |                                                                       |                                                   |                                                                                                                                                        |                  |           | PC                                                        | = ad                                                                                                                                                        | dress (HERE               | + 2)        |  |

| MO\                    | /FF                                       | Move f to f                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                               |  |  |  |  |  |
|------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------|--|--|--|--|--|
| Synta                  | ax:                                       | MOVFF f                                                                                                                                                                                                                         | MOVFF f <sub>s</sub> ,f <sub>d</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |                               |  |  |  |  |  |
| Oper                   | ands:                                     | $0 \le f_s \le 409$<br>$0 \le f_d \le 409$                                                                                                                                                                                      | $\begin{array}{l} 0 \leq f_s \leq 4095 \\ 0 \leq f_d \leq 4095 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |                               |  |  |  |  |  |
| Oper                   | ation:                                    | $(f_s) \rightarrow f_d$                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                               |  |  |  |  |  |
| Statu                  | s Affected:                               | None                                                                                                                                                                                                                            | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |                               |  |  |  |  |  |
| Enco<br>1st w<br>2nd v | oding:<br>/ord (source)<br>word (destin.) | 1100<br>1111                                                                                                                                                                                                                    | 1100 ffff ffff ffff <sub>s</sub><br>1111 ffff ffff ffff <sub>d</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |             |                               |  |  |  |  |  |
| Desc                   | ription:                                  | The conter<br>moved to o<br>Location of<br>in the 4096<br>FFFh) and<br>can also be<br>FFFh.<br>Either sour<br>(a useful sp<br>MOVFF is p<br>transferring<br>peripheral<br>buffer or au<br>The MOVFF<br>PCL, TOSI<br>destination | moved to destination register $I_s$ are<br>moved to destination register $I_d$ '.<br>Location of source ' $f_s$ ' can be anywhere<br>in the 4096-byte data space (000h to<br>FFFh) and location of destination ' $f_d$ '<br>can also be anywhere from 000h to<br>FFFh.<br>Either source or destination can be W<br>(a useful special situation).<br>MOVFF is particularly useful for<br>transferring a data memory location to a<br>peripheral register (such as the transmit<br>buffer or an I/O port).<br>The MOVFF instruction cannot use the<br>PCL, TOSU, TOSH or TOSL as the |             |                               |  |  |  |  |  |
| Word                   | ls:                                       | 2                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                               |  |  |  |  |  |
| Cycle                  | es:                                       | 2 (3)                                                                                                                                                                                                                           | 2 (3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                               |  |  |  |  |  |
| QC                     | ycle Activity:                            |                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |                               |  |  |  |  |  |
|                        | Q1                                        | Q2                                                                                                                                                                                                                              | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3           | Q4                            |  |  |  |  |  |
|                        | Decode                                    | Read<br>register 'f'<br>(src)                                                                                                                                                                                                   | Proce<br>Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ess<br>a op | No<br>peration                |  |  |  |  |  |
|                        | Decode                                    | No<br>operation<br>No dummy<br>read                                                                                                                                                                                             | No<br>operat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ion re      | Write<br>gister 'f'<br>(dest) |  |  |  |  |  |

| k<br>5<br>0001<br>bit literal '<br>ct Registe<br>4> always | kkkk<br>k' is loade<br>er (BSR).      | kkkk<br>d into the          |  |  |  |  |
|------------------------------------------------------------|---------------------------------------|-----------------------------|--|--|--|--|
| 0001<br>bit literal '<br>ct Registe                        | kkkk<br>k' is loade<br>er (BSR).      | kkkk<br>ed into the         |  |  |  |  |
| 0001<br>bit literal '<br>ct Registe<br>4> always           | kkkk<br>k' is loade<br>er (BSR).      | kkkk<br>d into the          |  |  |  |  |
| 0001<br>bit literal '<br>ct Registe<br>4> always           | kkkk<br>k' is loade<br>er (BSR).      | kkkk<br>d into the          |  |  |  |  |
| 0001<br>bit literal '<br>ct Registe<br>4> always           | kkkk<br>k' is loade<br>er (BSR).      | kkkk<br>d into the          |  |  |  |  |
| bit literal '<br>ct Registe                                | k' is loade<br>er (BSR).              | d into the                  |  |  |  |  |
| of the va                                                  | s remains<br>lue of k <sub>7</sub> :k | The value<br>'0',<br>⁄4.    |  |  |  |  |
|                                                            |                                       |                             |  |  |  |  |
|                                                            |                                       |                             |  |  |  |  |
|                                                            |                                       |                             |  |  |  |  |
| Q3                                                         | 1                                     | Q4                          |  |  |  |  |
| Proce<br>Data                                              | ss Wr<br>a 'k'                        | ite literal<br>to BSR       |  |  |  |  |
| Example: MOVLB 5<br>Before Instruction                     |                                       |                             |  |  |  |  |
|                                                            | Proce<br>Data                         | Process Wr<br>Data 'k'<br>5 |  |  |  |  |

05h

After Instruction

BSR Register =

| Example: | MOVFF | REG1, | REG2 |
|----------|-------|-------|------|

| Before Instruction<br>REG1<br>REG2 | =<br>= | 33h<br>11h |
|------------------------------------|--------|------------|
| After Instruction                  |        |            |
| REG1<br>REG2                       | =<br>= | 33h<br>33h |













#### TABLE 28-4: HIGH/LOW-VOLTAGE DETECT CHARACTERISTICS

|              |        |                        |                  | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |      |       |            |  |  |
|--------------|--------|------------------------|------------------|-------------------------------------------------------|------|------|-------|------------|--|--|
| Param<br>No. | Symbol | Characteristic         | C                | Min                                                   | Тур  | Max  | Units | Conditions |  |  |
| D420         |        | HLVD Voltage on VDD    | VV = 0000        | 2.12                                                  | 2.17 | 2.22 | V     |            |  |  |
|              |        | Transition High-to-Low | VV = 0001        | 2.18                                                  | 2.23 | 2.28 | V     |            |  |  |
|              |        |                        | VV = 0010        | 2.31                                                  | 2.36 | 2.42 | V     |            |  |  |
|              |        | Ľ                      | VV = 0011        | 2.38                                                  | 2.44 | 2.49 | V     |            |  |  |
|              |        | Ľ                      | VV = 0100        | 2.54                                                  | 2.60 | 2.66 | V     |            |  |  |
|              |        | Ľ                      | VV = 0101        | 2.72                                                  | 2.79 | 2.85 | V     |            |  |  |
|              |        | Ľ                      | VV = 0110        | 2.82                                                  | 2.89 | 2.95 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 0111 | 3.05                                                  | 3.12 | 3.19 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1000 | 3.31                                                  | 3.39 | 3.47 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1001 | 3.46                                                  | 3.55 | 3.63 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1010 | 3.63                                                  | 3.71 | 3.80 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1011 | 3.81                                                  | 3.90 | 3.99 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1100 | 4.01                                                  | 4.11 | 4.20 | V     |            |  |  |
|              |        | Ľ                      | VV = 1101        | 4.23                                                  | 4.33 | 4.43 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1110 | 4.48                                                  | 4.59 | 4.69 | V     |            |  |  |
|              |        | Ľ                      | <b>VV =</b> 1111 | 1.14                                                  | 1.2  | 1.26 | V     |            |  |  |