

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 40 MIPs                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, PMP, SPI, UART/USART                    |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | 128KB (43K x 24)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 8K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 13x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 44-QFN (8x8)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24hj128gp504t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

Microchip's Worldwide Web site; http://www.microchip.com

Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## 3.0 CPU

- Note 1: This data sheet summarizes the features of the PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 2. "CPU" (DS70204) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

#### 3.1 Overview

The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 CPU module has a 16-bit (data) modified Harvard architecture with an enhanced instruction set and addressing modes. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space. The actual amount of program memory implemented varies by device. A single-cycle instruction prefetch mechanism is used to help maintain throughput and provides predictable execution. All instructions execute in a single cycle, with the exception of instructions that change the program flow, the double word move (MOV.D) instruction and the table instructions. Overhead-free, single-cycle program loop constructs are supported using the REPEAT instruction, which is interruptible at any point.

The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can serve as a data, address or address offset register. The 16th working register (W15) operates as a software Stack Pointer (SP) for interrupts and calls.

The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 instruction set includes many addressing modes and is designed for optimum C compiler efficiency. For most instructions, the PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 is capable of executing a data (or program data) memory read, a working register (data) read, a data memory write and a program (instruction) memory read per instruction cycle. As a result, three parameter instructions can be supported, allowing A + B = C operations to be executed in a single cycle.

A block diagram of the CPU is shown in Figure 3-1, and the programmer's model for the PIC24HJ32GP302/ 304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/ X04 is shown in Figure 3-2.

## 3.2 Data Addressing Overview

The data space can be linearly addressed as 32K words or 64 Kbytes using an Address Generation Unit (AGU). The upper 32 Kbytes of the data space memory map can optionally be mapped into program space at any 16K program word boundary defined by the 8-bit Program Space Visibility Page (PSVPAG) register. The program to data space mapping feature lets any instruction access program space as if it were data space.

The data space also includes 2 Kbytes of DMA RAM, which is primarily used for DMA data transfers, but may be used as general purpose RAM.

#### 3.3 Special MCU Features

The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 features a 17-bit by 17bit, single-cycle multiplier. The multiplier can perform signed, unsigned and mixed-sign multiplication. Using a 17-bit by 17-bit multiplier for 16-bit by 16-bit multiplication makes mixed-sign multiplication possible. The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices support 16/16 and 32/16 integer divide operations. All divide instructions are iterative operations. They must be executed within a REPEAT loop, resulting in a total execution time of 19 instruction cycles. The divide operation can be interrupted during any of those 19 cycles without loss of data.

A multi-bit data shifter is used to perform up to a 16-bit, left or right shift in a single cycle.

## FIGURE 3-1: PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 AND PIC24HJ128GPX02/X04 CPU CORE BLOCK DIAGRAM



#### 6.2 Reset Control Registers

#### U-0 R/W-0 R/W-0 R/W-0 U-0 U-0 R/W-0 U-0 TRAPR **IOPUWR** CM VREGS bit 15 bit 8 R/W-0 R/W-0 R/W-0 R/W-1 R/W-0 R/W-0 R/W-0 R/W-1 SWDTEN<sup>(2)</sup> EXTR SWR WDTO SLEEP IDLE BOR POR bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 TRAPR: Trap Reset Flag bit 1 = A Trap Conflict Reset has occurred 0 = A Trap Conflict Reset has not occurred IOPUWR: Illegal Opcode or Uninitialized W Access Reset Flag bit bit 14 1 = An illegal opcode detection, an illegal address mode or uninitialized W register used as an Address Pointer caused a Reset 0 = An illegal opcode or uninitialized W Reset has not occurred Unimplemented: Read as '0' bit 13-10 bit 9 **CM:** Configuration Mismatch Flag bit 1 = A configuration mismatch Reset has occurred. 0 = A configuration mismatch Reset has NOT occurred bit 8 VREGS: Voltage Regulator Standby During Sleep bit 1 = Voltage regulator is active during Sleep 0 = Voltage regulator goes into Standby mode during Sleep bit 7 EXTR: External Reset (MCLR) Pin bit 1 = A Master Clear (pin) Reset has occurred 0 = A Master Clear (pin) Reset has not occurred bit 6 SWR: Software Reset (Instruction) Flag bit 1 = A RESET instruction has been executed 0 = A RESET instruction has not been executed bit 5 SWDTEN: Software Enable/Disable of WDT bit<sup>(2)</sup> 1 = WDT is enabled 0 = WDT is disabled bit 4 WDTO: Watchdog Timer Time-out Flag bit 1 = WDT time-out has occurred 0 = WDT time-out has not occurred bit 3 **SLEEP:** Wake-up from Sleep Flag bit 1 = Device has been in Sleep mode 0 = Device has not been in Sleep mode bit 2 IDLE: Wake-up from Idle Flag bit 1 = Device was in Idle mode 0 = Device was not in Idle mode Note 1: All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not

#### REGISTER 6-1: RCON: RESET CONTROL REGISTER<sup>(1)</sup>

**Note 1:** All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not cause a device Reset.

2: If the FWDTEN Configuration bit is '1' (unprogrammed), the WDT is always enabled, regardless of the SWDTEN bit setting.

| R/W-0           | R/W-0                                                | R/W-0                                                                           | R/W-0           | R/W-0           | R/W-0           | R/W-0           | R/W-0   |  |  |  |  |  |
|-----------------|------------------------------------------------------|---------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|---------|--|--|--|--|--|
| U2TXIE          | U2RXIE                                               | INT2IE                                                                          | T5IE            | T4IE            | OC4IE           | OC3IE           | DMA2IE  |  |  |  |  |  |
| bit 15          |                                                      |                                                                                 |                 |                 |                 |                 | bit 8   |  |  |  |  |  |
| <b></b>         |                                                      |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| R/W-0           | R/W-0                                                | U-0                                                                             | R/W-0           | R/W-0           | R/W-0           | R/W-0           | R/W-0   |  |  |  |  |  |
| IC8IE           | IC7IE                                                | —                                                                               | INT1IE          | CNIE            | CMIE            | MI2C1IE         | SI2C1IE |  |  |  |  |  |
| bit 7           |                                                      |                                                                                 |                 |                 |                 |                 | bit 0   |  |  |  |  |  |
| Logond:         |                                                      |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| R = Readable    | bit                                                  | W = Writable                                                                    | bit             | U = Unimple     | mented bit read | d as '0'        |         |  |  |  |  |  |
| -n = Value at F | POR                                                  | '1' = Bit is set                                                                |                 | 0' = Bit is cle | ared            | x = Bit is unkr | nown    |  |  |  |  |  |
|                 | 0.11                                                 |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| bit 15          | U2TXIE: UAF                                          | RT2 Transmitte                                                                  | r Interrupt En  | able bit        |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt r                                      | request enable                                                                  | d               |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt r                                      | request not ena                                                                 | abled           |                 |                 |                 |         |  |  |  |  |  |
| bit 14          | U2RXIE: UAF                                          | RT2 Receiver li                                                                 | nterrupt Enab   | le bit          |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt r                                      | request enable                                                                  | d<br>abled      |                 |                 |                 |         |  |  |  |  |  |
| bit 13          | INT2IF: Exter                                        | rnal Interrupt 2                                                                | Enable bit      |                 |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt r                                      | Interrupt 2 Enable bit     Interrupt 2 Enable bit     Interrupt request enabled |                 |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt r                                      | request not ena                                                                 | abled           |                 |                 |                 |         |  |  |  |  |  |
| bit 12          | T5IE: Timer5 Interrupt Enable bit                    |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt request enabled                        |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| bit 11          | 0 = Interrupt 1                                      | Interrunt Enab                                                                  | lo bit          |                 |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt request enabled                        |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt r                                      | request not ena                                                                 | abled           |                 |                 |                 |         |  |  |  |  |  |
| bit 10          | OC4IE: Output Compare Channel 4 Interrupt Enable bit |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt request enabled                        |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| <b>h</b> # 0    | 0 = Interrupt request not enabled                    |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| DIL 9           | OC3IE: Output Compare Channel 3 Interrupt Enable bit |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt request enabled                        |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| bit 8           | DMA2IE: DM                                           | A Channel 2 D                                                                   | ata Transfer (  | Complete Inter  | rupt Enable bit |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt request enabled                        |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt request not enabled                    |                                                                                 |                 |                 |                 |                 |         |  |  |  |  |  |
| bit 7           | IC8IE: Input C                                       | Capture Chann                                                                   | el 8 Interrupt  | Enable bit      |                 |                 |         |  |  |  |  |  |
|                 | $\perp = \text{Interrupt r}$<br>0 = Interrupt r      | request enable                                                                  | u<br>abled      |                 |                 |                 |         |  |  |  |  |  |
| bit 6           | IC7IE: Input (                                       | Capture Chann                                                                   | el 7 Interrupt  | Enable bit      |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt r                                      | request enable                                                                  | d               |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt r                                      | request not ena                                                                 | abled           |                 |                 |                 |         |  |  |  |  |  |
| bit 5           | Unimplemen                                           | ted: Read as '                                                                  | 0'              |                 |                 |                 |         |  |  |  |  |  |
| bit 4           | INT1IE: Exter                                        | rnal Interrupt 1                                                                | Enable bit      |                 |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt r                                      | request enable                                                                  | a<br>abled      |                 |                 |                 |         |  |  |  |  |  |
| bit 3           | CNIE: Input C                                        | Change Notifica                                                                 | ation Interrupt | Enable bit      |                 |                 |         |  |  |  |  |  |
|                 | 1 = Interrupt r                                      | request enable                                                                  | d               |                 |                 |                 |         |  |  |  |  |  |
|                 | 0 = Interrupt r                                      | request not ena                                                                 | abled           |                 |                 |                 |         |  |  |  |  |  |

## REGISTER 7-11: IEC1: INTERRUPT ENABLE CONTROL REGISTER 1

| REGISTER 7-13: | IEC3: INTERRUPT ENABLE CONTROL REGISTER 3 |
|----------------|-------------------------------------------|
|----------------|-------------------------------------------|

| U-0             | R/W-0           | R/W-0            | U-0            | U-0                                | U-0  | U-0             | U-0   |
|-----------------|-----------------|------------------|----------------|------------------------------------|------|-----------------|-------|
| —               | RTCIE           | DMA5IE           | —              | —                                  | —    | —               | —     |
| bit 15          |                 |                  |                |                                    |      |                 | bit 8 |
|                 |                 |                  |                |                                    |      |                 |       |
| U-0             | U-0             | U-0              | U-0            | U-0                                | U-0  | U-0             | U-0   |
| —               | —               | —                | —              | —                                  | —    | —               | —     |
| bit 7           | •               | •                | •              | •                                  |      |                 | bit 0 |
|                 |                 |                  |                |                                    |      |                 |       |
| Legend:         |                 |                  |                |                                    |      |                 |       |
| R = Readable    | bit             | W = Writable     | bit            | U = Unimplemented bit, read as '0' |      |                 |       |
| -n = Value at P | OR              | '1' = Bit is set |                | '0' = Bit is cle                   | ared | x = Bit is unkr | Iown  |
|                 |                 |                  |                |                                    |      |                 |       |
| bit 15          | Unimplemen      | ted: Read as '   | 0'             |                                    |      |                 |       |
| bit 14          | RTCIE: Real-    | Time Clock and   | d Calendar Int | errupt Enable                      | bit  |                 |       |
|                 | 1 = Interrupt r | equest enable    | d              |                                    |      |                 |       |

0 = Interrupt request not enabled

bit 13 DMA5IE: DMA Channel 5 Data Transfer Complete Interrupt Enable bit

1 = Interrupt request enabled

0 = Interrupt request not enabled

bit 12-0 Unimplemented: Read as '0'

| U-0          | R/W-1                                           | R/W-0                                                      | R/W-0          | U-0             | R/W-1         | R/W-0           | R/W-0 |  |  |  |  |  |
|--------------|-------------------------------------------------|------------------------------------------------------------|----------------|-----------------|---------------|-----------------|-------|--|--|--|--|--|
| _            |                                                 | U1RXIP<2:0>                                                |                | _               |               | SPI1IP<2:0>     |       |  |  |  |  |  |
| bit 15       |                                                 |                                                            |                |                 |               |                 | bit 8 |  |  |  |  |  |
|              |                                                 |                                                            |                |                 |               |                 |       |  |  |  |  |  |
| U-0          | R/W-1                                           | R/W-0                                                      | R/W-0          | U-0             | R/W-1         | R/W-0           | R/W-0 |  |  |  |  |  |
| —            |                                                 | SPI1EIP<2:0>                                               |                | —               |               | T3IP<2:0>       |       |  |  |  |  |  |
| bit 7        |                                                 |                                                            |                |                 |               |                 | bit C |  |  |  |  |  |
| l egend:     |                                                 |                                                            |                |                 |               |                 |       |  |  |  |  |  |
| R = Readah   | le hit                                          | W = Writable                                               | hit            | LI = Linimole   | mented hit re | ad as '0'       |       |  |  |  |  |  |
| -n = Value a | t POR                                           | '1' = Bit is set                                           | bit            | 0 = 01111pic    | eared         | x = Bit is unkn | own   |  |  |  |  |  |
|              |                                                 | 1 - Dit 13 3et                                             |                | 0 - Dit 13 Ci   | eareu         |                 | OWIT  |  |  |  |  |  |
| bit 15       | Unimpleme                                       | ented: Read as '                                           | ר <b>י</b>     |                 |               |                 |       |  |  |  |  |  |
| bit 14-12    | U1RXIP<2:                                       | 0>: UART1 Rece                                             | eiver Interrun | t Priority bits |               |                 |       |  |  |  |  |  |
| 511112       | 111 = Interr                                    | 111 = Interrupt is priority 7 (highest priority interrupt) |                |                 |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            | 5              | 5               |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | •<br>001 = Interr                               | •<br>001 = Interrupt is priority 1                         |                |                 |               |                 |       |  |  |  |  |  |
|              | 000 = Interr                                    | upt source is dis                                          | abled          |                 |               |                 |       |  |  |  |  |  |
| bit 11       | Unimpleme                                       | ented: Read as '                                           | כ'             |                 |               |                 |       |  |  |  |  |  |
| bit 10-8     | SPI1IP<2:0>: SPI1 Event Interrupt Priority bits |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | 111 = Interr                                    | upt is priority 7 (I                                       | highest priori | ty interrupt)   |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | 001 = Interr                                    | 001 = Interrupt is priority 1                              |                |                 |               |                 |       |  |  |  |  |  |
|              | 000 = Interr                                    | upt source is dis                                          | abled          |                 |               |                 |       |  |  |  |  |  |
| bit 7        | Unimpleme                                       | ented: Read as '                                           | כי             |                 |               |                 |       |  |  |  |  |  |
| bit 6-4      | SPI1EIP<2:                                      | SPI1EIP<2:0>: SPI1 Error Interrupt Priority bits           |                |                 |               |                 |       |  |  |  |  |  |
|              | 111 = Interr                                    | 111 = Interrupt is priority 7 (highest priority interrupt) |                |                 |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | 001 = Interr                                    | 001 = Interrupt is priority 1                              |                |                 |               |                 |       |  |  |  |  |  |
|              | 000 = Interr                                    | upt source is dis                                          | abled          |                 |               |                 |       |  |  |  |  |  |
| bit 3        | Unimpleme                                       | ented: Read as '                                           | כ'             |                 |               |                 |       |  |  |  |  |  |
| bit 2-0      | T3IP<2:0>:                                      | Timer3 Interrupt                                           | Priority bits  |                 |               |                 |       |  |  |  |  |  |
|              | 111 = Interr                                    | upt is priority 7 (I                                       | highest priori | ty interrupt)   |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | •                                               |                                                            |                |                 |               |                 |       |  |  |  |  |  |
|              | 001 = Interr                                    | upt is priority 1                                          |                |                 |               |                 |       |  |  |  |  |  |

000 = Interrupt source is disabled

#### REGISTER 7-24: IPC9: INTERRUPT PRIORITY CONTROL REGISTER 9

| U-0             | U-0 | U-0              | U-0 | U-0                                | U-0                      | U-0   | U-0   |
|-----------------|-----|------------------|-----|------------------------------------|--------------------------|-------|-------|
| _               | —   | —                |     | _                                  |                          | —     | —     |
| bit 15          |     |                  |     |                                    |                          |       | bit 8 |
|                 |     |                  |     |                                    |                          |       |       |
| U-0             | U-0 | U-0              | U-0 | U-0                                | R/W-1                    | R/W-0 | R/W-0 |
| —               | —   | _                | _   | _                                  | DMA3IP<2:0>              |       |       |
| bit 7           |     |                  |     |                                    |                          |       | bit 0 |
|                 |     |                  |     |                                    |                          |       |       |
| Legend:         |     |                  |     |                                    |                          |       |       |
| R = Readable I  | bit | W = Writable I   | oit | U = Unimplemented bit, read as '0' |                          |       |       |
| -n = Value at P | OR  | '1' = Bit is set |     | '0' = Bit is cle                   | eared x = Bit is unknown |       |       |

bit 15-3 Unimplemented: Read as '0'

bit 2-0 DMA3IP<2:0>: DMA Channel 3 Data Transfer Complete Interrupt Priority bits 111 = Interrupt is priority 7 (highest priority interrupt)

٠

001 = Interrupt is priority 1

000 = Interrupt source is disabled

#### 9.4 Clock Switching Operation

Applications are free to switch among any of the four clock sources (Primary, LP, FRC and LPRC) under software control at any time. To limit the possible side effects of this flexibility, PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices have a safeguard lock built into the switch process.

Note: Primary Oscillator mode has three different submodes (XT, HS and EC), which are determined by the POSCMD<1:0> Configuration bits. While an application can switch to and from Primary Oscillator mode in software, it cannot switch among the different primary submodes without reprogramming the device.

#### 9.4.1 ENABLING CLOCK SWITCHING

To enable clock switching, the FCKSM1 Configuration bit in the Configuration register must be programmed to '0'. (Refer to **Section 25.1 "Configuration Bits"** for further details.) If the FCKSM1 Configuration bit is unprogrammed ('1'), the clock switching function and FSCM function are disabled. This is the default setting.

The NOSC<2:0> control bits (OSCCON<10:8>) do not control the clock selection when clock switching is disabled. However, the COSC<2:0> bits (OSC-CON<14:12>) reflect the clock source selected by the FNOSC<2:0> Configuration bits FOSCSEL<2:0>.

The OSWEN control bit (OSCCON<0>) has no effect when clock switching is disabled. It is held at '0' at all times.

#### 9.4.2 OSCILLATOR SWITCHING SEQUENCE

Performing a clock switch requires this basic sequence:

- 1. If required, read the COSC<2:0> bits to determine the current oscillator source.
- 2. Perform the unlock sequence to allow a write to the OSCCON register high byte.
- 3. Write the appropriate value to the NOSC<2:0> control bits for the new oscillator source.
- 4. Perform the unlock sequence to allow a write to the OSCCON register low byte.
- 5. Set the OSWEN bit to initiate the oscillator switch.

After the basic sequence is completed, the system clock hardware responds automatically as follows:

- The clock switching hardware compares the COSC<2:0> status bits with the new value of the NOSC<2:0> control bits. If they are the same, the clock switch is a redundant operation. In this case, the OSWEN bit is cleared automatically and the clock switch is aborted.
- 2. If a valid clock switch has been initiated, the LOCK (OSCCON<5>) and the CF

(OSCCON<3>) status bits are cleared.

- 3. The new oscillator is turned on by the hardware if it is not currently running. If a crystal oscillator must be turned on, the hardware waits until the Oscillator Start-up Timer (OST) expires. If the new source is using the PLL, the hardware waits until a PLL lock is detected (LOCK = 1).
- 4. The hardware waits for 10 clock cycles from the new clock source and then performs the clock switch.
- The hardware clears the OSWEN bit to indicate a successful clock transition. In addition, the NOSC bit values are transferred to the COSC<2:0> status bits.
- The old clock source is turned off at this time, with the exception of LPRC (if WDT or FSCM are enabled) or LP (if LPOSCEN remains set).
  - Note 1: The processor continues to execute code throughout the clock switching sequence. Timing-sensitive code should not be executed during this time.
    - 2: Direct clock switches between any primary oscillator mode with PLL and FRCPLL mode are not permitted. This applies to clock switches in either direction. In these instances, the application must switch to FRC mode as a transition clock source between the two PLL modes.
    - 3: Refer to Section 39. "Oscillator (Part III)" (DS70308) in the "dsPIC33F/ PIC24H Family Reference Manual" for details.

## 9.5 Fail-Safe Clock Monitor (FSCM)

The Fail-Safe Clock Monitor (FSCM) allows the device to continue to operate even in the event of an oscillator failure. The FSCM function is enabled by programming. If the FSCM function is enabled, the LPRC internal oscillator runs at all times (except during Sleep mode) and is not subject to control by the Watchdog Timer.

If an oscillator fails, the FSCM generates a clock failure trap event and switches the system clock over to the FRC oscillator. Then the application program can either attempt to restart the oscillator or execute a controlled shutdown. The trap can be treated as a warm Reset by simply loading the Reset address into the oscillator fail trap vector.

If the PLL multiplier is used to scale the system clock, the internal FRC is also multiplied by the same factor on clock failure. Essentially, the device switches to FRC with PLL on a clock failure.

## **10.0 POWER-SAVING FEATURES**

- **Note 1:** This data sheet summarizes the features the PIC24HJ32GP302/304. of PIC24HJ64GPX02/X04 and of PIC24HJ128GPX02/X04 families devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet. refer to Section 9. "Watchdog Timer and Power-Saving Modes" (DS70196) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices provide the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of circuits being clocked constitutes lower consumed power. PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices can manage power consumption in four ways:

- Clock frequency
- Instruction-based Sleep and Idle modes
- Software-controlled Doze mode
- Selective peripheral control in software

Combinations of these methods can be used to selectively tailor an application's power consumption while still maintaining critical application features, such as timing-sensitive communications.

#### 10.1 Clock Frequency and Clock Switching

PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices allow a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or high-precision oscillators by simply changing the NOSC bits (OSCCON<10:8>). The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in Section 9.0 "Oscillator Configuration".

#### 10.2 Instruction-Based Power-Saving Modes

PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution. Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. The assembler syntax of the PWRSAV instruction is shown in Example 10-1.

Note: SLEEP\_MODE and IDLE\_MODE are constants defined in the assembler include file for the selected device.

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to wake up.

#### 10.2.1 SLEEP MODE

The following occur in Sleep mode:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- The device current consumption is reduced to a minimum, provided that no I/O pin is sourcing current.
- The Fail-Safe Clock Monitor does not operate, since the system clock source is disabled.
- The LPRC clock continues to run in Sleep mode if the WDT is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals can continue to operate. This includes items such as the input change notification on the I/O ports, or peripherals that use an external clock input.
- Any peripheral that requires the system clock source for its operation is disabled.

The device wakes up from Sleep mode on any of the these events:

- · Any interrupt source that is individually enabled
- Any form of device Reset
- A WDT time-out

On wake-up from Sleep mode, the processor restarts with the same clock source that was active when Sleep mode was entered.

#### EXAMPLE 10-1: PWRSAV INSTRUCTION SYNTAX

PWRSAV #SLEEP\_MODE ; Put the device into SLEEP mode
PWRSAV #IDLE\_MODE ; Put the device into IDLE mode

#### 11.6.2.2 Output Mapping

In contrast to inputs, the outputs of the peripheral pin select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPORx registers are used to control output mapping. Like the RPINRx registers, each register contains sets of 5-bit fields, with each set associated with one RPn pin (see Register 11-15 through Register 11-27). The value of the bit field corresponds to one of the peripherals, and that peripheral's output is mapped to the pin (see Table 11-2 and Figure 11-3).

The list of peripherals for output mapping also includes a null value of '00000' because of the mapping technique. This permits any given pin to remain unconnected from the output of any of the pin selectable peripherals.



#### TABLE 11-2: OUTPUT SELECTION FOR REMAPPABLE PIN (RPn)

| Function | RPnR<4:0> | Output Name                          |
|----------|-----------|--------------------------------------|
| NULL     | 00000     | RPn tied to default port pin         |
| C10UT    | 00001     | RPn tied to Comparator1 Output       |
| C2OUT    | 00010     | RPn tied to Comparator2 Output       |
| U1TX     | 00011     | RPn tied to UART1 Transmit           |
| U1RTS    | 00100     | RPn tied to UART1 Ready To Send      |
| U2TX     | 00101     | RPn tied to UART2 Transmit           |
| U2RTS    | 00110     | RPn tied to UART2 Ready To Send      |
| SDO1     | 00111     | RPn tied to SPI1 Data Output         |
| SCK1     | 01000     | RPn tied to SPI1 Clock Output        |
| SS1      | 01001     | RPn tied to SPI1 Slave Select Output |
| SDO2     | 01010     | RPn tied to SPI2 Data Output         |
| SCK2     | 01011     | RPn tied to SPI2 Clock Output        |
| SS2      | 01100     | RPn tied to SPI2 Slave Select Output |
| C1TX     | 10000     | RPn tied to ECAN1 Transmit           |
| OC1      | 10010     | RPn tied to Output Compare 1         |
| OC2      | 10011     | RPn tied to Output Compare 2         |
| OC3      | 10100     | RPn tied to Output Compare 3         |
| OC4      | 10101     | RPn tied to Output Compare 4         |

| U-0 U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | J-0 R/W-1                                                                                                 | R/W-1             |                 | <b>D</b> 444 4             |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------------------|-------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                           |                   | D/ V V- I       | R/W-1                      | R/W-1 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                           |                   | T3CKR<4:0>      | >                          |       |
| bit 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ŀ                                                                                                         |                   |                 |                            | bit 8 |
| U-0 U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | J-0 R/W-1                                                                                                 | R/W-1             | R/W-1           | R/W-1                      | R/W-1 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                                         |                   | T2CKR<4:0>      | >                          |       |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                           |                   |                 |                            | bit 0 |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                           |                   |                 |                            |       |
| R = Readable bit W =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Nritable bit                                                                                              | U = Unimple       | mented bit, rea | d as '0'                   |       |
| -n = Value at POR '1' =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Bit is set                                                                                                | '0' = Bit is cle  | eared           | x = Bit is unki            | nown  |
| bit 12-8 <b>T3CKR&lt;4:0&gt;:</b> Assign 1111 = Input tied 11001 = Input tied 11001 = Input tied 100001 = Input tied 100000 = Input tied 100000 = Input tied 100000 = Input tied 100000 = Input tied 11111 = Input tied 11111 = Input tied 11001 = Input tied 10000 = Input tied 100000 = Input tied 10000 = Input tied 100000 = Input tied 1000000 = Input tied 10000000 = Input tied 1000000000 = Input tied 1000000000000000000000000000000000000 | on Timer3 External C<br>o Vss<br>o RP25<br>o RP0<br>ead as '0'<br>gn Timer2 External C<br>o Vss<br>o RP25 | Clock (T3CK) to t | the correspond  | ing RPn pin<br>ing RPn pin |       |
| $\sim$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | o RP1                                                                                                     |                   |                 |                            |       |
| •<br>00001 = Input tied :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                           |                   |                 |                            |       |

00000 = Input tied to RP0

| U-0          | U-0                                                                  | U-0                                                     | R/W-1         | R/W-1            | R/W-1           | R/W-1           | R/W-1 |  |  |  |  |
|--------------|----------------------------------------------------------------------|---------------------------------------------------------|---------------|------------------|-----------------|-----------------|-------|--|--|--|--|
| _            | _                                                                    | —                                                       |               |                  | IC8R<4:0>       |                 |       |  |  |  |  |
| bit 15       |                                                                      |                                                         |               |                  |                 |                 | bit 8 |  |  |  |  |
|              |                                                                      |                                                         |               |                  |                 |                 |       |  |  |  |  |
| U-0          | U-0                                                                  | U-0                                                     | R/W-1         | R/W-1            | R/W-1           | R/W-1           | R/W-1 |  |  |  |  |
|              | —                                                                    | —                                                       |               |                  | IC7R<4:0>       |                 |       |  |  |  |  |
| bit 7        |                                                                      |                                                         |               |                  |                 |                 | bit 0 |  |  |  |  |
|              |                                                                      |                                                         |               |                  |                 |                 |       |  |  |  |  |
| Legend:      |                                                                      |                                                         |               |                  |                 |                 |       |  |  |  |  |
| R = Readab   | ole bit                                                              | W = Writable I                                          | bit           | U = Unimple      | mented bit, rea | id as '0'       |       |  |  |  |  |
| -n = Value a | it POR                                                               | '1' = Bit is set                                        |               | '0' = Bit is cle | eared           | x = Bit is unkr | nown  |  |  |  |  |
| bit 15_13    | Unimplomor                                                           | tod: Read as '                                          | <b>،</b>      |                  |                 |                 |       |  |  |  |  |
| DIL 10-13    |                                                                      |                                                         |               |                  |                 |                 |       |  |  |  |  |
| bit 12-8     | IC8R<4:0>: Assign Input Capture 8 (IC8) to the corresponding RPn pin |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | 11111 = Inpu<br>11001 = Inpu                                         | 11111 = Input tied to Vss<br>11001 = Input tied to RP25 |               |                  |                 |                 |       |  |  |  |  |
|              | •                                                                    |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | •                                                                    |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | •                                                                    |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | 00001 <b>= Inp</b>                                                   | 00001 = Input tied to RP1                               |               |                  |                 |                 |       |  |  |  |  |
|              | 00000 <b>= Inp</b>                                                   | ut tied to RP0                                          |               |                  |                 |                 |       |  |  |  |  |
| bit 7-5      | Unimplemen                                                           | nted: Read as '                                         | )'            |                  |                 |                 |       |  |  |  |  |
| bit 4-0      | IC7R<4:0>: /                                                         | Assign Input Ca                                         | pture 7 (IC7) | to the correspo  | onding RPn pir  | ı               |       |  |  |  |  |
|              | 11111 <b>= Inp</b> u                                                 | ut tied to Vss                                          |               |                  |                 |                 |       |  |  |  |  |
|              | 11001 <b>= Inp</b>                                                   | ut tied to RP25                                         |               |                  |                 |                 |       |  |  |  |  |
|              | •                                                                    |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | •                                                                    |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | •                                                                    |                                                         |               |                  |                 |                 |       |  |  |  |  |
|              | 00001 = Inpu<br>00000 = Inpu                                         | ut tied to RP1<br>ut tied to RP0                        |               |                  |                 |                 |       |  |  |  |  |

## REGISTER 11-6: RPINR10: PERIPHERAL PIN SELECT INPUT REGISTERS 10

## REGISTER 11-25: RPOR10: PERIPHERAL PIN SELECT OUTPUT REGISTERS 10<sup>(1)</sup>

| U-0             | U-0 | U-0              | R/W-0 | R/W-0                                   | R/W-0      | R/W-0 | R/W-0 |
|-----------------|-----|------------------|-------|-----------------------------------------|------------|-------|-------|
| —               | —   | -                |       |                                         | RP21R<4:0> |       |       |
| bit 15          |     |                  |       |                                         |            |       | bit 8 |
|                 |     |                  |       |                                         |            |       |       |
| U-0             | U-0 | U-0              | R/W-0 | R/W-0                                   | R/W-0      | R/W-0 | R/W-0 |
| —               | —   | —                |       |                                         | RP20R<4:0> |       |       |
| bit 7           |     |                  |       |                                         |            |       | bit 0 |
|                 |     |                  |       |                                         |            |       |       |
| Legend:         |     |                  |       |                                         |            |       |       |
| R = Readable I  | oit | W = Writable I   | oit   | it U = Unimplemented bit, read as '0'   |            |       |       |
| -n = Value at P | OR  | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |            |       | nown  |
| -               |     |                  |       |                                         |            |       |       |

| bit 15-13 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 12-8  | <b>RP21R&lt;4:0&gt;:</b> Peripheral Output Function is Assigned to RP21 Output Pin bits (see Table 11-2 for peripheral function numbers) |
| bit 7-5   | Unimplemented: Read as '0'                                                                                                               |
| bit 4-0   | <b>RP20R&lt;4:0&gt;:</b> Peripheral Output Function is Assigned to RP20 Output Pin bits (see Table 11-2 for peripheral function numbers) |

Note 1: This register is implemented in 44-pin devices only.

## REGISTER 11-26: RPOR11: PERIPHERAL PIN SELECT OUTPUT REGISTERS 11<sup>(1)</sup>

| U-0             | U-0 | U-0              | R/W-0                                 | R/W-0                              | R/W-0      | R/W-0           | R/W-0 |  |  |
|-----------------|-----|------------------|---------------------------------------|------------------------------------|------------|-----------------|-------|--|--|
| —               | —   | —                |                                       | RP23R<4:0>                         |            |                 |       |  |  |
| bit 15          |     |                  |                                       |                                    |            |                 | bit 8 |  |  |
|                 |     |                  |                                       |                                    |            |                 |       |  |  |
| U-0             | U-0 | U-0              | R/W-0                                 | R/W-0                              | R/W-0      | R/W-0           | R/W-0 |  |  |
| —               | —   | —                |                                       |                                    | RP22R<4:0> | •               |       |  |  |
| bit 7           |     |                  |                                       |                                    |            |                 | bit 0 |  |  |
|                 |     |                  |                                       |                                    |            |                 |       |  |  |
| Legend:         |     |                  |                                       |                                    |            |                 |       |  |  |
| R = Readable    | bit | W = Writable     | bit                                   | U = Unimplemented bit, read as '0' |            |                 |       |  |  |
| -n = Value at P | OR  | '1' = Bit is set | et '0' = Bit is cleared x = Bit is un |                                    |            | x = Bit is unkr | nown  |  |  |
|                 |     |                  |                                       |                                    |            |                 |       |  |  |
|                 |     |                  |                                       |                                    |            |                 |       |  |  |

bit 15-13 Unimplemented: Read as '0'

bit 12-8 **RP23R<4:0>:** Peripheral Output Function is Assigned to RP23 Output Pin bits (see Table 11-2 for peripheral function numbers)

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RP22R<4:0>:** Peripheral Output Function is Assigned to RP22 Output Pin bits (see Table 11-2 for peripheral function numbers)

Note 1: This register is implemented in 44-pin devices only.

## 13.4 Timerx/y Control Registers

| R/W-0                                                                                                                                                                                                                                                              | U-0                                                                                                                                   | R/W-0                            | U-0        | U-0                                | U-0  | U-0             | U-0   |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|------------------------------------|------|-----------------|-------|--|--|--|
| TON                                                                                                                                                                                                                                                                |                                                                                                                                       | TSIDL                            |            |                                    |      |                 |       |  |  |  |
| bit 15 bit 8                                                                                                                                                                                                                                                       |                                                                                                                                       |                                  |            |                                    |      |                 |       |  |  |  |
|                                                                                                                                                                                                                                                                    |                                                                                                                                       |                                  |            |                                    |      |                 |       |  |  |  |
| U-0                                                                                                                                                                                                                                                                | R/W-0                                                                                                                                 | R/W-0                            | R/W-0      | R/W-0                              | U-0  | R/W-0           | U-0   |  |  |  |
|                                                                                                                                                                                                                                                                    | TGATE TCKPS<1:0>                                                                                                                      |                                  | T32        | —                                  | TCS  | —               |       |  |  |  |
| bit 7 bit                                                                                                                                                                                                                                                          |                                                                                                                                       |                                  |            |                                    |      |                 | bit 0 |  |  |  |
|                                                                                                                                                                                                                                                                    |                                                                                                                                       |                                  |            |                                    |      |                 |       |  |  |  |
| Legend:                                                                                                                                                                                                                                                            |                                                                                                                                       |                                  |            |                                    |      |                 |       |  |  |  |
| R = Readable                                                                                                                                                                                                                                                       | bit                                                                                                                                   | W = Writable                     | bit        | U = Unimplemented bit, read as '0' |      |                 |       |  |  |  |
| -n = Value at F                                                                                                                                                                                                                                                    | POR                                                                                                                                   | '1' = Bit is set                 |            | '0' = Bit is cle                   | ared | x = Bit is unkn | iown  |  |  |  |
| bit 15<br>TON: Timerx On bit<br><u>When T32 = 1 (in 32-bit Timer mode):</u><br>1 = Starts 32-bit TMRx:TMRy timer pair<br>0 = Stops 32-bit TMRx:TMRy timer pair<br><u>When T32 = 0 (in 16-bit Timer mode):</u><br>1 = Starts 16-bit timer<br>0 = Stops 40 bit timer |                                                                                                                                       |                                  |            |                                    |      |                 |       |  |  |  |
| bit 14                                                                                                                                                                                                                                                             | Unimplemented: Read as '0'                                                                                                            |                                  |            |                                    |      |                 |       |  |  |  |
| bit 13                                                                                                                                                                                                                                                             | TSIDL: Stop in Idle Mode bit                                                                                                          |                                  |            |                                    |      |                 |       |  |  |  |
|                                                                                                                                                                                                                                                                    | <ul> <li>1 = Discontinue timer operation when device enters Idle mode</li> <li>0 = Continue timer operation in Idle mode</li> </ul>   |                                  |            |                                    |      |                 |       |  |  |  |
| bit 12-7                                                                                                                                                                                                                                                           | Unimplemented: Read as '0'                                                                                                            |                                  |            |                                    |      |                 |       |  |  |  |
| bit 6                                                                                                                                                                                                                                                              | TGATE: Timerx Gated Time Accumulation Enable bit                                                                                      |                                  |            |                                    |      |                 |       |  |  |  |
|                                                                                                                                                                                                                                                                    | When TCS = 1:<br>This bit is ignored.<br>When TCS = 0:<br>1 = Gated time accumulation enabled<br>0 = Gated time accumulation disabled |                                  |            |                                    |      |                 |       |  |  |  |
| bit 5-4 TCKPS<1:0>: Timerx Input Clock Prescale Select bits                                                                                                                                                                                                        |                                                                                                                                       |                                  |            |                                    |      |                 |       |  |  |  |
|                                                                                                                                                                                                                                                                    | <pre>11 = 1:256 prescale value 10 = 1:64 prescale value 01 = 1:8 prescale value 00 = 1:1 prescale value</pre>                         |                                  |            |                                    |      |                 |       |  |  |  |
| bit 3                                                                                                                                                                                                                                                              | <b>T32:</b> 32-bit Timerx Mode Select bit<br>1 = TMRx and TMRy form a 32-bit timer<br>0 = TMRx and TMRy form separate 16-bit timer    |                                  |            |                                    |      |                 |       |  |  |  |
| bit 2                                                                                                                                                                                                                                                              | Unimplemented: Read as '0'                                                                                                            |                                  |            |                                    |      |                 |       |  |  |  |
| bit 1                                                                                                                                                                                                                                                              | TCS: Timerx (                                                                                                                         | Clock Source S                   | Select bit |                                    |      |                 |       |  |  |  |
|                                                                                                                                                                                                                                                                    | 1 = External c<br>0 = Internal cl                                                                                                     | clock from TxCl<br>lock (Fosc/2) | K pin      |                                    |      |                 |       |  |  |  |
| bit 0                                                                                                                                                                                                                                                              | Unimplemen                                                                                                                            | ted: Read as '                   | 0'         |                                    |      |                 |       |  |  |  |

## REGISTER 13-1: TXCON: TIMER CONTROL REGISTER (X = 2 OR 4, Y = 3 OR 5)

## 20.0 10-BIT/12-BIT ANALOG-TO-DIGITAL CONVERTER (ADC1)

- Note 1: This data sheet summarizes the features PIC24HJ32GP302/304, of the PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to Section 16. "Analog-to-Digital Converter (ADC)" (DS70183) of the "dsPIC33F/PIC24H Family Reference Manual", which is available from the Microchip web site (www.microchip.com). 2: Some registers and associated bits
  - described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 devices have up to 13 ADC input channels.

The AD12B bit (AD1CON1<10>) allows each of the ADC modules to be configured by the user as either a 10-bit, 4-sample/hold ADC (default configuration) or a 12-bit, 1-sample/hold ADC.

Note: The ADC module needs to be disabled before modifying the AD12B bit.

## 20.1 Key Features

The 10-bit ADC configuration has the following key features:

- Successive Approximation (SAR) conversion
- Conversion speeds of up to 1.1 Msps
- Up to 13 analog input pins
- External voltage reference input pins
- Simultaneous sampling of up to four analog input pins
- Automatic Channel Scan mode
- Selectable conversion trigger source
- Selectable Buffer Fill modes
- · Operation during CPU Sleep and Idle modes

The 12-bit ADC configuration supports all the above features, except:

- In the 12-bit configuration, conversion speeds of up to 500 ksps are supported
- There is only one sample/hold amplifier in the 12-bit configuration, so simultaneous sampling of multiple channels is not supported.

Depending on the particular device pinout, the ADC can have up to 13 analog input pins, designated AN0 through AN12. In addition, there are two analog input pins for external voltage reference connections. These voltage reference inputs can be shared with other analog input pins. The actual number of analog input pins and external voltage reference input configuration depends on the specific device.

Block diagrams of the ADC module are shown in Figure 20-1 and Figure 20-2.

## 20.2 ADC Initialization

The following configuration steps should be performed.

- 1. Configure the ADC module:
  - a) Select port pins as analog inputs (AD1PCFGH<15:0> or AD1PCFGL<15:0>)
  - b) Select voltage reference source to match expected range on analog inputs (AD1CON2<15:13>)
  - c) Select the analog conversion clock to match desired data rate with processor clock (AD1CON3<7:0>)
  - d) Determine how many S/H channels are used (AD1CON2<9:8> and AD1PCFGH<15:0> or AD1PCFGL<15:0>)
  - e) Select the appropriate sample/conversion sequence (AD1CON1<7:5> and AD1CON3<12:8>)
  - f) Select how conversion results are presented in the buffer (AD1CON1<9:8>)
  - g) Turn on ADC module (AD1CON1<15>)
- 2. Configure ADC interrupt (if required):
  - a) Clear the AD1IF bit
  - b) Select ADC interrupt priority

## 20.3 ADC and DMA

If more than one conversion result needs to be buffered before triggering an interrupt, DMA data transfers can be used. ADC1 can trigger a DMA data transfer. If ADC1 is selected as the DMA IRQ source, a DMA transfer occurs when the AD1IF bit gets set as a result of an ADC1 sample conversion sequence.

The SMPI<3:0> bits (AD1CON2<5:2>) are used to select how often the DMA RAM buffer pointer is incremented.

The ADDMABM bit (AD1CON1<12>) determines how the conversion results are filled in the DMA RAM buffer area being used for ADC. If this bit is set, DMA buffers are written in the order of conversion. The module provides an address to the DMA channel that is the same as the address used for the non-DMA stand-alone buffer. If the ADDMABM bit is cleared, then DMA buffers are written in Scatter/Gather mode. The module provides a scatter/gather address to the DMA channel, based on the index of the analog input and the size of the DMA buffer.

| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |              | Description                              | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|--------------------|----------------------|-----------------|--------------|------------------------------------------|---------------|----------------|--------------------------|
| 1                  | ADD                  | ADD f           |              | f = f + WREG                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD f,WREG      |              | WREG = f + WREG                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | #lit10,Wn    | Wd = lit10 + Wd                          | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wb,Ws,Wd     | Wd = Wb + Ws                             | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADD Wb,#lit5,Wd |              | Wd = Wb + lit5                           | 1             | 1              | C,DC,N,OV,Z              |
| 2                  | ADDC                 | ADDC            | f            | f = f + WREG + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | f,WREG       | WREG = f + WREG + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | #lit10,Wn    | Wd = lit10 + Wd + (C)                    | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | Wb,Ws,Wd     | Wd = Wb + Ws + (C)                       | 1             | 1              | C,DC,N,OV,Z              |
|                    |                      | ADDC            | Wb,#lit5,Wd  | Wd = Wb + lit5 + (C)                     | 1             | 1              | C,DC,N,OV,Z              |
| 3                  | AND                  | AND             | f            | f = f .AND. WREG                         | 1             | 1              | N,Z                      |
|                    |                      | AND             | f,WREG       | WREG = f .AND. WREG                      | 1             | 1              | N,Z                      |
|                    |                      | AND             | #lit10,Wn    | Wd = lit10 .AND. Wd                      | 1             | 1              | N,Z                      |
|                    |                      | AND             | Wb,Ws,Wd     | Wd = Wb .AND. Ws                         | 1             | 1              | N,Z                      |
|                    |                      | AND             | Wb,#lit5,Wd  | Wd = Wb .AND. lit5                       | 1             | 1              | N,Z                      |
| 4                  | ASR                  | ASR             | f            | f = Arithmetic Right Shift f             | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR             | f,WREG       | WREG = Arithmetic Right Shift f          | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR             | Ws,Wd        | Wd = Arithmetic Right Shift Ws           | 1             | 1              | C,N,OV,Z                 |
|                    |                      | ASR             | Wb,Wns,Wnd   | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1              | N,Z                      |
|                    |                      | ASR             | Wb,#lit5,Wnd | Wnd = Arithmetic Right Shift Wb by lit5  | 1             | 1              | N,Z                      |
| 5                  | BCLR                 | BCLR            | f,#bit4      | Bit Clear f                              | 1             | 1              | None                     |
|                    |                      | BCLR            | Ws,#bit4     | Bit Clear Ws                             | 1             | 1              | None                     |
| 6                  | BRA                  | BRA             | C,Expr       | Branch if Carry                          | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GE,Expr      | Branch if greater than or equal          | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GEU, Expr    | Branch if unsigned greater than or equal | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GT,Expr      | Branch if greater than                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | GTU, Expr    | Branch if unsigned greater than          | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LE,Expr      | Branch if less than or equal             | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LEU, Expr    | Branch if unsigned less than or equal    | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LT,Expr      | Branch if less than                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | LTU, Expr    | Branch if unsigned less than             | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | N,Expr       | Branch if Negative                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NC, Expr     | Branch if Not Carry                      | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NN, Expr     | Branch if Not Negative                   | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | NZ,Expr      | Branch if Not Zero                       | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | Expr         | Branch Unconditionally                   | 1             | 2              | None                     |
|                    |                      | BRA             | Z,Expr       | Branch if Zero                           | 1             | 1 (2)          | None                     |
|                    |                      | BRA             | Wn           | Computed Branch                          | 1             | 2              | None                     |
| 7                  | BSET                 | BSET            | f,#bit4      | Bit Set f                                | 1             | 1              | None                     |
|                    |                      | BSET            | Ws,#bit4     | Bit Set Ws                               | 1             | 1              | None                     |
| 8                  | BSW                  | BSW.C           | Ws,Wb        | Write C bit to Ws <wb></wb>              | 1             | 1              | None                     |
|                    |                      | BSW.Z           | Ws,Wb        | Write Z bit to Ws <wb></wb>              | 1             | 1              | None                     |
| 9                  | BTG                  | BTG             | f,#bit4      | Bit Toggle f                             | 1             | 1              | None                     |
|                    |                      | BTG             | Ws,#bit4     | Bit Toggle Ws                            | 1             | 1              | None                     |
| 10                 | BTSC                 | BTSC            | f,#bit4      | Bit Test f, Skip if Clear                | 1             | 1<br>(2 or 3)  | None                     |
|                    |                      | BTSC            | Ws,#bit4     | Bit Test Ws, Skip if Clear               | 1             | 1<br>(2 or 3)  | None                     |
| 11                 | BTSS                 | BTSS            | f,#bit4      | Bit Test f, Skip if Set                  | 1             | 1<br>(2 or 3)  | None                     |
|                    |                      | BTSS            | Ws,#bit4     | Bit Test Ws, Skip if Set                 | 1             | 1<br>(2 or 3)  | None                     |

TABLE 26-2: INSTRUCTION SET OVERVIEW

## 28.2 AC Characteristics and Timing Parameters

This section defines PIC24HJ32GP302/304, PIC24HJ64GPX02/X04 and PIC24HJ128GPX02/X04 AC characteristics and timing parameters.

#### TABLE 28-14: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)       |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------|--|--|--|--|
| AC CHARACTERISTICS | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |  |  |  |  |
|                    | -40°C ≤TA ≤+125°C for Extended                                              |  |  |  |  |
|                    | Operating voltage VDD range as described in Table 28-1.                     |  |  |  |  |

#### FIGURE 28-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 28-15: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic        | Min | Тур | Max | Units | Conditions                                                         |
|--------------|--------|-----------------------|-----|-----|-----|-------|--------------------------------------------------------------------|
| DO50         | Cosc2  | OSC2/SOSC2 pin        | _   |     | 15  | pF    | In XT and HS modes when<br>external clock is used to drive<br>OSC1 |
| DO56         | Сю     | All I/O pins and OSC2 | _   | —   | 50  | pF    | EC mode                                                            |
| DO58         | Св     | SCLx, SDAx            | _   |     | 400 | pF    | In l <sup>2</sup> C™ mode                                          |

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- · Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- · Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

NOTES: