# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | UDSOIETE                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 667MHz                                                                |
| Co-Processors/DSP               | Communications; CPM                                                   |
| RAM Controllers                 | DDR, SDRAM                                                            |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 (1)                                                           |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8555vtalf |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Public Key Execution Unit (PKEU) supporting the following:
  - RSA and Diffie-Hellman
  - Programmable field size up to 2048-bits
  - Elliptic curve cryptography
  - F2m and F(p) modes
  - Programmable field size up to 511-bits
- Data Encryption Standard Execution Unit (DEU)
  - DES, 3DES
  - Two key (K1, K2) or Three Key (K1, K2, K3)
  - ECB and CBC modes for both DES and 3DES
- Advanced Encryption Standard Unit (AESU)
  - Implements the Rinjdael symmetric key cipher
  - Key lengths of 128, 192, and 256 bits. Two key
  - ECB, CBC, CCM, and Counter modes
- ARC Four execution unit (AFEU)
  - Implements a stream cipher compatible with the RC4 algorithm
  - 40- to 128-bit programmable key
- Message Digest Execution Unit (MDEU)
  - SHA with 160-bit or 256-bit message digest
  - MD5 with 128-bit message digest
  - HMAC with either algorithm
- Random Number Generator (RNG)
- 4 Crypto-channels, each supporting multi-command descriptor chains
  - Static and/or dynamic assignment of crypto-execution units via an integrated controller
  - Buffer size of 256 Bytes for each execution unit, with flow control for large data sizes
- High-performance RISC CPM operating at up to 333 MHz
  - CPM software compatibility with previous PowerQUICC families
  - One instruction per clock
  - Executes code from internal ROM or instruction RAM
  - 32-bit RISC architecture
  - Tuned for communication environments: instruction set supports CRC computation and bit manipulation.
  - Internal timer
  - Interfaces with the embedded e500 core processor through a 32-Kbyte dual-port RAM and virtual DMA channels for each peripheral controller
  - Handles serial protocols and virtual DMA

### MPC8555E PowerQUICC™ III Integrated Communications Processor Hardware Specification, Rev. 4.2

Overview



- Can be partitioned into 128-Kbyte L2 cache plus 128-Kbyte SRAM
- Full ECC support on 64-bit boundary in both cache and SRAM modes
- SRAM operation supports relocation and is byte-accessible
- Cache mode supports instruction caching, data caching, or both
- External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing).
- Eight-way set-associative cache organization (1024 sets of 32-byte cache lines)
- Supports locking the entire cache or selected lines
  - Individual line locks set and cleared through Book E instructions or by externally mastered transactions
- Global locking and flash clearing done through writes to L2 configuration registers
- Instruction and data locks can be flash cleared separately
- Read and write buffering for internal bus accesses
- Address translation and mapping unit (ATMU)
  - Eight local access windows define mapping within local 32-bit address space
  - Inbound and outbound ATMUs map to larger external address spaces
    - Three inbound windows plus a configuration window on PCI
    - Four inbound windows
    - Four outbound windows plus default translation for PCI
- DDR memory controller
  - Programmable timing supporting first generation DDR SDRAM
  - 64-bit data interface, up to MHz data rate
  - Four banks of memory supported, each up to 1 Gbyte
  - DRAM chip configurations from 64 Mbits to 1 Gbit with x8/x16 data ports
  - Full ECC support
  - Page mode support (up to 16 simultaneous open pages)
  - Contiguous or discontiguous memory mapping
  - Sleep mode support for self refresh DDR SDRAM
  - Supports auto refreshing
  - On-the-fly power management using CKE signal
  - Registered DIMM support
  - Fast memory access via JTAG port
  - 2.5-V SSTL2 compatible I/O
- Programmable interrupt controller (PIC)
  - Programming model is compliant with the OpenPIC architecture
  - Supports 16 programmable interrupt and processor task priority levels
  - Supports 12 discrete external interrupts
  - Supports 4 message interrupts with 32-bit messages



- 10 Mbps IEEE 802.3 MII
- 1000 Mbps IEEE 802.3z TBI
- 10/100/1000 Mbps RGMII/RTBI
- Full- and half-duplex support
- Buffer descriptors are backwards compatible with MPC8260 and MPC860T 10/100 programming models
- 9.6-Kbyte jumbo frame support
- RMON statistics support
- 2-Kbyte internal transmit and receive FIFOs
- MII management interface for control and status
- Programmable CRC generation and checking
- OCeaN switch fabric
  - Three-port crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Integrated DMA controller
  - Four-channel controller
  - All channels accessible by both local and remote masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Support for scatter and gather transfers
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no-snoop)
  - Ability to start and flow control each DMA channel from external 3-pin interface
  - Ability to launch DMA from single write transaction
- PCI Controllers
  - PCI 2.2 compatible
  - One 64-bit or two 32-bit PCI ports supported at 16 to 66 MHz
  - Host and agent mode support, 64-bit PCI port can be host or agent, if two 32-bit ports, only one can be an agent
  - 64-bit dual address cycle (DAC) support
  - Supports PCI-to-memory and memory-to-PCI streaming
  - Memory prefetching of PCI read accesses
  - Supports posting of processor-to-PCI and PCI-to-memory writes



#### **Electrical Characteristics**

Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the MPC8555E for the 3.3-V signals, respectively.



Figure 3. Maximum AC Waveforms on PCI interface for 3.3-V Signaling

### 2.1.4 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                           | Programmable Output<br>Impedance ( $\Omega$ ) | Supply<br>Voltage            | Notes |
|---------------------------------------|-----------------------------------------------|------------------------------|-------|
| Local bus interface utilities signals | 25                                            | OV <sub>DD</sub> = 3.3 V     | 1     |
|                                       | 42 (default)                                  |                              |       |
| PCI signals                           | 25                                            |                              | 2     |
|                                       | 42 (default)                                  |                              |       |
| DDR signal                            | 20                                            | GV <sub>DD</sub> = 2.5 V     |       |
| TSEC/10/100 signals                   | 42                                            | LV <sub>DD</sub> = 2.5/3.3 V |       |
| DUART, system control, I2C, JTAG      | 42                                            | OV <sub>DD</sub> = 3.3 V     |       |

#### Table 3. Output Drive Capability

#### Notes:

1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR.

2. The drive strength of the PCI interface is determined by the setting of the PCI\_GNT1 signal at reset.



DDR SDRAM

# 6.2 DDR SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR SDRAM interface.

# 6.2.1 DDR SDRAM Input AC Timing Specifications

Table 13 provides the input AC timing specifications for the DDR SDRAM interface.

### Table 13. DDR SDRAM Input AC Timing Specifications

At recommended operating conditions with GV\_{DD} of 2.5 V  $\pm$  5%.

| Parameter                                     | Symbol              | Min                      | Мах                      | Unit | Notes |
|-----------------------------------------------|---------------------|--------------------------|--------------------------|------|-------|
| AC input low voltage                          | V <sub>IL</sub>     | —                        | MV <sub>REF</sub> – 0.31 | V    | —     |
| AC input high voltage                         | V <sub>IH</sub>     | MV <sub>REF</sub> + 0.31 | GV <sub>DD</sub> + 0.3   | V    | —     |
| MDQS—MDQ/MECC input skew per byte             | t <sub>DISKEW</sub> | _                        |                          | ps   | 1     |
| For DDR = 333 MHz<br>For DDR <u>≤</u> 266 MHz |                     |                          | 750<br>1125              |      |       |

Note:

1. Maximum possible skew between a data strobe (MDQS[n]) and any corresponding bit of data (MDQ[8n + {0...7}] if 0 <= n <= 7) or ECC (MECC[{0...7}] if n = 8).

## 6.2.2 DDR SDRAM Output AC Timing Specifications

Table 14 and Table 15 provide the output AC timing specifications and measurement conditions for the DDR SDRAM interface.

## Table 14. DDR SDRAM Output AC Timing Specifications for Source Synchronous Mode

At recommended operating conditions with GV\_DD of 2.5 V  $\pm$  5%.

| Parameter                                                                  | Symbol <sup>1</sup> | Min                     | Мах               | Unit | Notes |
|----------------------------------------------------------------------------|---------------------|-------------------------|-------------------|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing)                                | t <sub>MCK</sub>    | 6                       | 10                | ns   | 2     |
| Skew between any MCK to ADDR/CMD<br>333 MHz<br>266 MHz<br>200 MHz          | t <sub>AOSKEW</sub> | -1000<br>-1100<br>-1200 | 200<br>300<br>400 | ps   | 3     |
| ADDR/CMD output setup with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz | t <sub>DDKHAS</sub> | 2.8<br>3.45<br>4.6      | _                 | ns   | 4     |
| ADDR/CMD output hold with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz  | t <sub>DDKHAX</sub> | 2.0<br>2.65<br>3.8      | _                 | ns   | 4     |
| MCS(n) output setup with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz   | <sup>t</sup> DDKHCS | 2.8<br>3.45<br>4.6      | —                 | ns   | 4     |



Ethernet: Three-Speed, MII Management

# 8.2 GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section.

### 8.2.1 GMII AC Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

### 8.2.2 GMII Transmit AC Timing Specifications

Table 20 provides the GMII transmit AC timing specifications.

### Table 20. GMII Transmit AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                               | Symbol <sup>1</sup>                                               | Min | Тур | Мах | Unit |
|---------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                              | <sup>t</sup> GTX                                                  | —   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                                | t <sub>GTXH</sub> /t <sub>GTX</sub>                               | 40  |     | 60  | %    |
| GMII data TXD[7:0], TX_ER, TX_EN setup time       | <sup>t</sup> GTKHDV                                               | 2.5 |     | —   | ns   |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | <sup>t</sup> GTKHDX                                               | 0.5 |     | 5.0 | ns   |
| GTX_CLK data clock rise and fall times            | t <sub>GTXR</sub> <sup>3</sup> , t <sub>GTXR</sub> <sup>2,4</sup> | —   |     | 1.0 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

- 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.
- 3. Guaranteed by characterization.
- 4. Guaranteed by design.

Figure 7 shows the GMII transmit AC timing diagram.



Figure 7. GMII Transmit AC Timing Diagram



Ethernet: Three-Speed, MII Management

# 8.2.3 MII AC Timing Specifications

This section describes the MII transmit and receive AC timing specifications.

### 8.2.3.1 MII Transmit AC Timing Specifications

Table 22 provides the MII transmit AC timing specifications.

### Table 22. MII Transmit AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                             | Symbol <sup>1</sup>                                  | Min | Тур | Мах | Unit |
|-------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| TX_CLK clock period 10 Mbps                     | t <sub>MTX</sub> <sup>2</sup>                        | —   | 400 | —   | ns   |
| TX_CLK clock period 100 Mbps                    | t <sub>MTX</sub>                                     | —   | 40  | —   | ns   |
| TX_CLK duty cycle                               | t <sub>MTXH</sub> /t <sub>MTX</sub>                  | 35  | —   | 65  | %    |
| TX_CLK to MII data TXD[3:0], TX_ER, TX_EN delay | t <sub>MTKHDX</sub>                                  | 1   | 5   | 15  | ns   |
| TX_CLK data clock rise and fall time            | t <sub>MTXR</sub> , t <sub>MTXF</sub> <sup>2,3</sup> | 1.0 | —   | 4.0 | ns   |

Notes:

 The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). Note that, in general, the clock reference symbol representation is based on two to three letters representing the clock of a particular functional. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

- 2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.
- 3. Guaranteed by design.

Figure 10 shows the MII transmit AC timing diagram.



Figure 10. MII Transmit AC Timing Diagram



Ethernet: Three-Speed, MII Management

## 8.2.5 RGMII and RTBI AC Timing Specifications

Table 26 presents the RGMII and RTBI AC timing specifications.

#### Table 26. RGMII and RTBI AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 2.5 V  $\pm$  5%.

| Parameter/Condition                                 | Symbol <sup>1</sup>                                                 | Min  | Тур | Мах  | Unit |
|-----------------------------------------------------|---------------------------------------------------------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)          | tskrgt <sup>5</sup>                                                 | -500 | 0   | 500  | ps   |
| Data to clock input skew (at receiver) <sup>2</sup> | <sup>t</sup> SKRGT                                                  | 1.0  | _   | 2.8  | ns   |
| Clock cycle duration <sup>3</sup>                   | t <sub>RGT</sub> 6                                                  | 7.2  | 8.0 | 8.8  | ns   |
| Duty cycle for 1000Base-T <sup>4</sup>              | t <sub>RGTH</sub> /t <sub>RGT</sub> 6                               | 45   | 50  | 55   | %    |
| Duty cycle for 10BASE-T and 100BASE-TX $^3$         | t <sub>RGTH</sub> /t <sub>RGT</sub> 6                               | 40   | 50  | 60   | %    |
| Rise and fall times                                 | t <sub>RGTR</sub> <sup>6,7</sup> , t <sub>RGTF</sub> <sup>6,7</sup> | —    | —   | 0.75 | ns   |

#### Notes:

1. Note that, in general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT).

The RGMII specification requires that PC board designer add 1.5 ns or greater in trace delay to the RX\_CLK in order to meet this specification. However, as stated above, this device functions with only 1.0 ns of delay.

3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns ± 40 ns and 40 ns ± 4 ns, respectively.

4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between.

5. Guaranteed by characterization.

6. Guaranteed by design.

7. Signal timings are measured at 0.5 and 2.0 V voltage levels.



Table 30. Local Bus General Timing Parameters—DLL Enabled (continued)

| Parameter                                    | Configuration <sup>7</sup> | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|----------------------------------------------|----------------------------|----------------------|-----|-----|------|-------|
| Local bus clock to output high impedance for | $\overline{LWE[0:1]} = 00$ | t <sub>LBKHOZ2</sub> | —   | 2.8 | ns   | 5, 9  |
| LAD/LDP                                      | LWE[0:1] = 11 (default)    |                      |     | 4.2 |      |       |

Notes:

 The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

- 2. All timings are in reference to LSYNC\_IN for DLL enabled mode.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of LSYNC\_IN for DLL enabled to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins LWE[0:1].
- Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2.
- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

Table 31 describes the general timing parameters of the local bus interface of the MPC8555E with the DLL bypassed.

| Parameter                                                             | Configuration <sup>7</sup>           | Symbol <sup>1</sup>  | Min  | Max | Unit | Notes |
|-----------------------------------------------------------------------|--------------------------------------|----------------------|------|-----|------|-------|
| Local bus cycle time                                                  |                                      | t <sub>LBK</sub>     | 6.0  | —   | ns   | 2     |
| Internal launch/capture clock to LCLK delay                           |                                      | <sup>t</sup> LВКНКТ  | 1.8  | 3.4 | ns   | 8     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  |                                      | t <sub>LBKSKEW</sub> | _    | 150 | ps   | 7, 9  |
| Input setup to local bus clock (except LUPWAIT)                       |                                      | t <sub>LBIVKH1</sub> | 5.2  | _   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                                |                                      | t <sub>LBIVKH2</sub> | 5.1  | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)                      |                                      | t <sub>LBIXKH1</sub> | -1.3 | _   | ns   | 3, 4  |
| LUPWAIT input hold from local bus clock                               |                                      | t <sub>LBIXKH2</sub> | -0.8 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) |                                      | t <sub>LBOTOT</sub>  | 1.5  | _   | ns   | 6     |
| Local bus clock to output valid (except                               | <u>LWE[0:1]</u> = 00                 | t <sub>LBKLOV1</sub> | _    | 0.5 | ns   | 3     |
| LAD/LDP and LALE)                                                     | <u>LWE[0:1]</u> = 11 (default)       |                      |      | 2.0 |      |       |
| Local bus clock to data valid for LAD/LDP                             | LWE[0:1] = 00                        | t <sub>LBKLOV2</sub> | _    | 0.7 | ns   | 3     |
|                                                                       | $\overline{LWE[0:1]} = 11$ (default) |                      |      | 2.2 |      |       |

Table 31. Local Bus General Timing Parameters—DLL Bypassed



| Parameter                                | Configuration <sup>7</sup>                          | Symbol <sup>1</sup>  | Min  | Max | Unit | Notes |
|------------------------------------------|-----------------------------------------------------|----------------------|------|-----|------|-------|
| Local bus clock to address valid for LAD | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOV3</sub> | _    | 0.8 | ns   | 3     |
|                                          | $\overline{LWE[0:1]} = 11$ (default)                |                      |      | 2.3 |      |       |
| Output hold from local bus clock (except | $\overline{LWE[0:1]} = 00$                          | t <sub>LBKLOX1</sub> | -2.7 | —   | ns   | 3     |
| LAD/LDP and LALE)                        | $\overline{\text{LWE}[0:1]} = 11 \text{ (default)}$ |                      | -1.8 |     |      |       |
| Output hold from local bus clock for     | <u>LWE[0:1]</u> = 00                                | t <sub>LBKLOX2</sub> | -2.7 | —   | ns   | 3     |
|                                          | $\overline{LWE[0:1]} = 11$ (default)                |                      | -1.8 |     |      |       |
| Local bus clock to output high Impedance | $\overline{LWE[0:1]} = 00$                          | t <sub>LBKLOZ1</sub> |      | 1.0 | ns   | 5     |
| (except LAD/LDP and LALE)                | $\overline{\text{LWE}[0:1]} = 11 \text{ (default)}$ |                      |      | 2.4 |      |       |
| Local bus clock to output high impedance | $\overline{LWE[0:1]} = 00$                          | t <sub>LBKLOZ2</sub> |      | 1.0 | ns   | 5     |
|                                          | $\overline{\text{LWE}[0:1]} = 11 \text{ (default)}$ |                      |      | 2.4 |      |       |

#### Table 31. Local Bus General Timing Parameters—DLL Bypassed (continued)

#### Notes:

- The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
- 2. All timings are in reference to LSYNC\_IN for DLL enabled mode.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of local bus clock for DLL bypass mode to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 6. The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins LWE[0:1].
- 7. Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between
- complementary signals at  $OV_{DD}/2$ .
- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

Figure 16 provides the AC test load for the local bus.



Figure 16. Local Bus C Test Load



Figure 36 provides the test access port timing diagram.



VM = Midpoint Voltage (OV<sub>DD</sub>/2) Figure 36. Test Access Port Timing Diagram

# 12 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8555E.

# **12.1** I<sup>2</sup>C DC Electrical Characteristics

Table 39 provides the DC electrical characteristics for the  $I^2C$  interface of the MPC8555E.

### Table 39. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  5%.

| Parameter                                                                                                   | Symbol              | Min                   | Max                                | Unit | Notes |
|-------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|------------------------------------|------|-------|
| Input high voltage level                                                                                    | V <sub>IH</sub>     | $0.7 	imes OV_{DD}$   | OV <sub>DD</sub> + 0.3             | V    |       |
| Input low voltage level                                                                                     | V <sub>IL</sub>     | -0.3                  | $0.3 	imes OV_{DD}$                | V    |       |
| Low level output voltage                                                                                    | V <sub>OL</sub>     | 0                     | $0.2 \times \text{OV}_{\text{DD}}$ | V    | 1     |
| Output fall time from $V_{IH}(\text{min})$ to $V_{IL}(\text{max})$ with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | $20 + 0.1 \times C_B$ | 250                                | ns   | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                          | t <sub>I2KHKL</sub> | 0                     | 50                                 | ns   | 3     |
| Input current each I/O pin (input voltage is between 0.1 $\times$ OV_{DD} and 0.9 $\times$ OV_{DD}(max)     | I                   | -10                   | 10                                 | μA   | 4     |
| Capacitance for each I/O pin                                                                                | CI                  | —                     | 10                                 | pF   |       |

Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2.  $C_B$  = capacitance of one bus line in pF.

3. Refer to the MPC8555E PowerQUICC<sup>™</sup> III Integrated Communications Processor Reference Manual for information on the digital filter used.

4. I/O pins obstruct the SDA and SCL lines if  $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$  is switched off.



Package and Pin Listings

| Signal                            | Package Pin Number                                                                                                                                                               | Pin Type | Power<br>Supply  | Notes   |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|---------|
| LA[28:31]                         | T18, T19, T20, T21                                                                                                                                                               | 0        | OV <sub>DD</sub> | 5, 7, 9 |
| LAD[0:31]                         | AD26, AD27, AD28, AC26, AC27, AC28, AA22,<br>AA23, AA26, Y21, Y22, Y26, W20, W22, W26, V19,<br>T22, R24, R23, R22, R21, R18, P26, P25, P20, P19,<br>P18, N22, N23, N24, N25, N26 | I/O      | OV <sub>DD</sub> | _       |
| LALE                              | V21                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 8, 9 |
| LBCTL                             | V20                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 9       |
| LCKE                              | U23                                                                                                                                                                              | 0        | OV <sub>DD</sub> | —       |
| LCLK[0:2]                         | U27, U28, V18                                                                                                                                                                    | 0        | OV <sub>DD</sub> | —       |
| LCS[0:4]                          | Y27, Y28, W27, W28, R27                                                                                                                                                          | 0        | OV <sub>DD</sub> | —       |
| LCS5/DMA_DREQ2                    | R28                                                                                                                                                                              | I/O      | OV <sub>DD</sub> | 1       |
| LCS6/DMA_DACK2                    | P27                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 1       |
| LCS7/DMA_DDONE2                   | P28                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 1       |
| LDP[0:3]                          | AA27, AA28, T26, P21                                                                                                                                                             | I/O      | OV <sub>DD</sub> | —       |
| LGPL0/LSDA10                      | U19                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9    |
| LGPL1/LSDWE                       | U22                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9    |
| LGPL2/LOE/LSDRAS                  | V28                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 8, 9 |
| LGPL3/LSDCAS                      | V27                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9    |
| LGPL4/LGTA/LUPWAIT/<br>LPBSE      | V23                                                                                                                                                                              | I/O      | OV <sub>DD</sub> | 21      |
| LGPL5                             | V22                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9    |
| LSYNC_IN                          | T27                                                                                                                                                                              | I        | OV <sub>DD</sub> |         |
| LSYNC_OUT                         | T28                                                                                                                                                                              | 0        | OV <sub>DD</sub> | —       |
| LWE[0:1]/LSDDQM[0:1]/<br>LBS[0:1] | AB28, AB27                                                                                                                                                                       | 0        | OV <sub>DD</sub> | 1, 5, 9 |
| LWE[2:3]/LSDDQM[2:3]/<br>LBS[2:3] | T23, P24                                                                                                                                                                         | 0        | OV <sub>DD</sub> | 1, 5, 9 |
|                                   | DMA                                                                                                                                                                              |          |                  |         |
| DMA_DREQ[0:1]                     | H5, G4                                                                                                                                                                           | I        | OV <sub>DD</sub> | —       |
| DMA_DACK[0:1]                     | H6, G5                                                                                                                                                                           | 0        | OV <sub>DD</sub> | —       |
| DMA_DDONE[0:1]                    | H7, G6                                                                                                                                                                           | 0        | OV <sub>DD</sub> | —       |
|                                   | Programmable Interrupt Controller                                                                                                                                                |          |                  |         |
| MCP                               | AG17                                                                                                                                                                             | I        | OV <sub>DD</sub> | —       |
| UDE                               | AG16                                                                                                                                                                             | I        | OV <sub>DD</sub> | —       |

### Table 43. MPC8555E Pinout Listing (continued)



Package and Pin Listings

| Signal                                               | Package Pin Number                           | Pin Type | Power<br>Supply  | Notes    |  |
|------------------------------------------------------|----------------------------------------------|----------|------------------|----------|--|
| IRQ[0:7]                                             | AA18, Y18, AB18, AG24, AA21, Y19, AA19, AG25 | I        | OV <sub>DD</sub> | —        |  |
| IRQ8                                                 | AB20                                         | I        | OV <sub>DD</sub> | 9        |  |
| IRQ9/DMA_DREQ3                                       | Y20                                          | I        | OV <sub>DD</sub> | 1        |  |
| IRQ10/DMA_DACK3                                      | AF26                                         | I/O      | OV <sub>DD</sub> | 1        |  |
| IRQ11/DMA_DDONE3                                     | AH24                                         | I/O      | OV <sub>DD</sub> | 1        |  |
| IRQ_OUT                                              | AB21                                         | 0        | OV <sub>DD</sub> | 2, 4     |  |
| Ethernet Management Interface                        |                                              |          |                  |          |  |
| EC_MDC                                               | F1                                           | 0        | OV <sub>DD</sub> | 5, 9     |  |
| EC_MDIO                                              | E1                                           | I/O      | OV <sub>DD</sub> | —        |  |
| Gigabit Reference Clock                              |                                              |          |                  |          |  |
| EC_GTX_CLK125                                        | E2                                           | I        | LV <sub>DD</sub> | —        |  |
| Three-Speed Ethernet Controller (Gigabit Ethernet 1) |                                              |          |                  |          |  |
| TSEC1_TXD[7:4]                                       | A6, F7, D7, C7                               | 0        | LV <sub>DD</sub> | —        |  |
| TSEC1_TXD[3:0]                                       | B7, A7, G8, E8                               | 0        | LV <sub>DD</sub> | 9, 18    |  |
| TSEC1_TX_EN                                          | C8                                           | 0        | LV <sub>DD</sub> | 11       |  |
| TSEC1_TX_ER                                          | B8                                           | 0        | LV <sub>DD</sub> | —        |  |
| TSEC1_TX_CLK                                         | C6                                           | I        | LV <sub>DD</sub> | —        |  |
| TSEC1_GTX_CLK                                        | B6                                           | 0        | LV <sub>DD</sub> | —        |  |
| TSEC1_CRS                                            | C3                                           | I        | LV <sub>DD</sub> | —        |  |
| TSEC1_COL                                            | G7                                           | I        | LV <sub>DD</sub> |          |  |
| TSEC1_RXD[7:0]                                       | D4, B4, D3, D5, B5, A5, F6, E6               | I        | LV <sub>DD</sub> | —        |  |
| TSEC1_RX_DV                                          | D2                                           | I        | LV <sub>DD</sub> |          |  |
| TSEC1_RX_ER                                          | E5                                           | I        | LV <sub>DD</sub> |          |  |
| TSEC1_RX_CLK                                         | D6                                           | I        | LV <sub>DD</sub> |          |  |
| Three-Speed Ethernet Controller (Gigabit Ethernet 2) |                                              |          |                  |          |  |
| TSEC2_TXD[7:4]                                       | B10, A10, J10, K11                           | 0        | LV <sub>DD</sub> | —        |  |
| TSEC2_TXD[3:0]                                       | J11, H11, G11, E11                           | 0        | LV <sub>DD</sub> | 5, 9, 18 |  |
| TSEC2_TX_EN                                          | B11                                          | 0        | LV <sub>DD</sub> | 11       |  |
| TSEC2_TX_ER                                          | D11                                          | 0        | LV <sub>DD</sub> | —        |  |
| TSEC2_TX_CLK                                         | D10                                          | I        | LV <sub>DD</sub> | —        |  |
| TSEC2_GTX_CLK                                        | C10                                          | 0        | LV <sub>DD</sub> |          |  |



FC-PBGA Package Heat Sink Clip Thermal Interface Material

Printed-Circuit Board

### Figure 43. Package Exploded Cross-Sectional View with Several Heat Sink Options

The system board designer can choose between several types of heat sinks to place on the MPC8555E. There are several commercially-available heat sinks from the following vendors:

| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                                | 603-224-9988 |
|--------------------------------------------------------------------------------------------------------------------------------|--------------|
| Alpha Novatech<br>473 Sapena Ct. #15<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                               | 408-749-7601 |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com   | 818-842-7277 |
| Millennium Electronics (MEI)<br>Loroco Sites<br>671 East Brokaw Road<br>San Jose, CA 95112<br>Internet: www.mei-millennium.com | 408-436-8770 |
| Tyco Electronics<br>Chip Coolers <sup>™</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com   | 800-522-6752 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                      | 603-635-5102 |



# 16.2.2 Internal Package Conduction Resistance

For the packaging technology, shown in Table 49, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

Figure 45 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



<sup>(</sup>Note the internal versus external package resistance)

### Figure 45. Package with Heat Sink Mounted to a Printed-Circuit Board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the lid, then through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

## 16.2.3 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 46 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. The bare joint results in a thermal resistance approximately six times greater than the thermal grease joint.

Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 42). Therefore, the synthetic grease offers the best thermal performance, especially at the low interface pressure.

When removing the heat sink for re-work, it is preferable to slide the heat sink off slowly until the thermal interface material loses its grip. If the support fixture around the package prevents sliding off the heat sink,







Figure 47. Thermalloy #2328B Heat Sink-to-Ambient Thermal Resistance Versus Airflow Velocity

### 16.2.4.2 Case 2

Every system application has different conditions that the thermal management solution must solve. As an alternate example, assume that the air reaching the component is 85 °C with an approach velocity of 1 m/sec. For a maximum junction temperature of 105 °C at 8 W, the total thermal resistance of junction to case thermal resistance plus thermal interface material plus heat sink thermal resistance must be less than 2.5 °C/W. The value of the junction to case thermal resistance in Table 49 includes the thermal interface resistance of a thin layer of thermal grease as documented in footnote 4 of the table. Assuming that the heat sink is flat enough to allow a thin layer of grease or phase change material, then the heat sink must be less than 1.5 °C/W.

Millennium Electronics (MEI) has tooled a heat sink MTHERM-1051 for this requirement assuming a compactPCI environment at 1 m/sec and a heat sink height of 12 mm. The MEI solution is illustrated in Figure 48 and Figure 49. This design has several significant advantages:

- The heat sink is clipped to a plastic frame attached to the application board with screws or plastic inserts at the corners away from the primary signal routing areas.
- The heat sink clip is designed to apply the force holding the heat sink in place directly above the die at a maximum force of less than 10 lbs.
- For applications with significant vibration requirements, silicone damping material can be applied between the heat sink and plastic frame.



### 17.8.1 Termination of Unused Signals

If the JTAG interface and COP header are not used, Freescale recommends the following connections:

- TRST should be tied to HRESET through a 0 k $\Omega$  isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during the power-on reset flow. Freescale recommends that the COP header be designed into the system as shown in Figure 53. If this is not possible, the isolation resistor allows future access to TRST in case a JTAG interface may need to be wired onto the system in future debug situations.
- Tie TCK to  $OV_{DD}$  through a 10 k $\Omega$  resistor. This prevents TCK from changing state and reading incorrect data into the device.
- No connection is required for TDI, TMS, or TDO.



System Design Information



#### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed or removed.
- 6. Asserting SRESET causes a machine check interrupt to the e500 core.

#### Figure 53. JTAG Interface Connection



# 19.2 Part Marking

Parts are marked as the example shown in Figure 54.



#### Notes:

MMMMM is the 5-digit mask number. ATWLYYWWA is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

Figure 54. Part Marking for FC-PBGA Device

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. IEEE 802.3 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2008. All rights reserved.

Document Number: MPC8555EEC Rev. 4.2 1/2008



