# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 1.0GHz                                                                |
| Co-Processors/DSP               | Communications; CPM                                                   |
| RAM Controllers                 | DDR, SDRAM                                                            |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | ·                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | ·                                                                     |
| USB                             | USB 2.0 (1)                                                           |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | ·                                                                     |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8555vtaqf |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



— Two full-duplex fast communications controllers (FCCs) that support the following protocols:

- ATM protocol through two UTOPIA level 2 interfaces
- IEEE Std 802.3<sup>TM</sup>/Fast Ethernet (10/100)
- HDLC
- Totally transparent operation
- Three full-duplex serial communications controllers (SCCs) support the following protocols:
  - High level/synchronous data link control (HDLC/SDLC)
  - LocalTalk (HDLC-based local area network protocol)
  - Universal asynchronous receiver transmitter (UART)
  - Synchronous UART (1x clock mode)
  - Binary synchronous communication (BISYNC)
  - Totally transparent operation
  - QMC support, providing 64 channels per SCC using only one physical TDM interface
- Universal serial bus (USB) controller that is full/low-speed compliant (multiplexed on an SCC)
  - USB host mode
  - Supports USB slave mode
- Serial peripheral interface (SPI) support for master or slave
- $I^2 C$  bus controller
- Two serial management controllers (SMCs) supporting:
  - UART
  - Transparent
  - General-circuit interfaces (GCI)
- Time-slot assigner supports multiplexing of data from any of the SCCs and FCCs onto eight time-division multiplexed (TDM) interfaces. The time-slot assigner supports the following TDM formats:
  - T1/CEPT lines
  - T3/E3
  - Pulse code modulation (PCM) highway interface
  - ISDN primary rate
  - Freescale interchip digital link (IDL)
  - General circuit interface (GCI)
- User-defined interfaces
- Eight independent baud rate generators (BRGs)
- Four general-purpose 16-bit timers or two 32-bit timers
- General-purpose parallel ports—16 parallel I/O lines with interrupt capability
- 256 Kbytes of on-chip memory
  - Can act as a 256-Kbyte level-2 cache
  - Can act as a 256-Kbyte or two 128-Kbyte memory-mapped SRAM arrays



- 10 Mbps IEEE 802.3 MII
- 1000 Mbps IEEE 802.3z TBI
- 10/100/1000 Mbps RGMII/RTBI
- Full- and half-duplex support
- Buffer descriptors are backwards compatible with MPC8260 and MPC860T 10/100 programming models
- 9.6-Kbyte jumbo frame support
- RMON statistics support
- 2-Kbyte internal transmit and receive FIFOs
- MII management interface for control and status
- Programmable CRC generation and checking
- OCeaN switch fabric
  - Three-port crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Integrated DMA controller
  - Four-channel controller
  - All channels accessible by both local and remote masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Support for scatter and gather transfers
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no-snoop)
  - Ability to start and flow control each DMA channel from external 3-pin interface
  - Ability to launch DMA from single write transaction
- PCI Controllers
  - PCI 2.2 compatible
  - One 64-bit or two 32-bit PCI ports supported at 16 to 66 MHz
  - Host and agent mode support, 64-bit PCI port can be host or agent, if two 32-bit ports, only one can be an agent
  - 64-bit dual address cycle (DAC) support
  - Supports PCI-to-memory and memory-to-PCI streaming
  - Memory prefetching of PCI read accesses
  - Supports posting of processor-to-PCI and PCI-to-memory writes



#### **Electrical Characteristics**

Items on the same line have no ordering requirement with respect to one another. Items on separate lines must be ordered sequentially such that voltage rails on a previous step must reach 90 percent of their value before the voltage rails on the current step reach ten percent of theirs.

#### NOTE

If the items on line 2 must precede items on line 1, please ensure that the delay does not exceed 500 ms and the power sequence is not done greater than once per day in production environment.

#### NOTE

From a system standpoint, if the I/O power supplies ramp prior to the  $V_{DD}$  core supply, the I/Os on the MPC8555E may drive a logic one or zero during power-up.

### 2.1.3 Recommended Operating Conditions

Table 2 provides the recommended operating conditions for the MPC8555E. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Chara                                                                                     | cteristic                                                                                                       | Symbol            | Recommended Value                               | Unit |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------|------|
| Core supply voltage                                                                       |                                                                                                                 | V <sub>DD</sub>   | 1.2 V ± 60 mV<br>1.3 V± 50 mV (for 1 GHz only)  | V    |
| PLL supply voltage                                                                        |                                                                                                                 | AV <sub>DD</sub>  | 1.2 V ± 60 mV<br>1.3 V ± 50 mV (for 1 GHz only) | V    |
| DDR DRAM I/O voltage                                                                      |                                                                                                                 | GV <sub>DD</sub>  | 2.5 V ± 125 mV                                  | V    |
| Three-speed Ethernet I/O voltage                                                          |                                                                                                                 | LV <sub>DD</sub>  | 3.3 V ± 165 mV<br>2.5 V ± 125 mV                | V    |
| PCI, local bus, DUART, system control and power management, $I^2C$ , and JTAG I/O voltage |                                                                                                                 | OV <sub>DD</sub>  | 3.3 V ± 165 mV                                  | V    |
| Input voltage                                                                             | DDR DRAM signals                                                                                                | MV <sub>IN</sub>  | GND to GV <sub>DD</sub>                         | V    |
|                                                                                           | DDR DRAM reference                                                                                              | MV <sub>REF</sub> | GND to GV <sub>DD</sub>                         | V    |
|                                                                                           | Three-speed Ethernet signals                                                                                    | LV <sub>IN</sub>  | GND to LV <sub>DD</sub>                         | V    |
|                                                                                           | PCI, local bus, DUART,<br>SYSCLK, system control and<br>power management, I <sup>2</sup> C, and<br>JTAG signals | OV <sub>IN</sub>  | GND to OV <sub>DD</sub>                         | V    |
| Die-junction Temperature                                                                  |                                                                                                                 | Тj                | 0 to 105                                        | °C   |

#### **Table 2. Recommended Operating Conditions**



Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8555E.



1. Note that  $t_{\mbox{\scriptsize SYS}}$  refers to the clock period associated with the  $\mbox{\scriptsize SYSCLK}$  signal.

#### Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/OV<sub>DD</sub>/LV<sub>DD</sub>

The MPC8555E core voltage must always be provided at nominal 1.2 V (see Table 2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.



**Power Characteristics** 

| Interface     | Parameters     | GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments                                                  |
|---------------|----------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|-----------------------------------------------------------|
| DDR I/O       | CCB = 200 MHz  | 0.46                        | —                           | —                           | —                           | W    | —                                                         |
|               | CCB = 266 MHz  | 0.59                        | —                           | —                           | —                           | W    | —                                                         |
|               | CCB = 300 MHz  | 0.66                        | —                           | —                           | —                           | W    | —                                                         |
|               | CCB = 333 MHz  | 0.73                        | —                           | —                           | —                           | W    | —                                                         |
| PCI I/O       | 64b, 66 MHz    | —                           | 0.14                        | —                           | —                           | W    | -                                                         |
|               | 64b, 33 MHz    |                             | 0.08                        | —                           | —                           | W    | —                                                         |
|               | 32b, 66 MHz    |                             | 0.07                        | —                           | —                           | W    | Multiply by 2 if using two 32b ports                      |
|               | 32b, 33 MHz    |                             | 0.04                        | —                           | —                           | W    |                                                           |
| Local Bus I/O | 32b, 167 MHz   |                             | 0.30                        | —                           | —                           | W    | —                                                         |
|               | 32b, 133 MHz   |                             | 0.24                        | —                           | —                           | W    | —                                                         |
|               | 32b, 83 MHz    | _                           | 0.16                        | —                           | —                           | W    | _                                                         |
|               | 32b, 66 MHz    | _                           | 0.13                        | —                           | —                           | W    | _                                                         |
|               | 32b, 33 MHz    |                             | 0.07                        | —                           | —                           | W    | —                                                         |
| TSEC I/O      | MII            | _                           | —                           | 0.01                        | —                           | W    | Multiply by number of interfaces                          |
|               | GMII or TBI    | _                           | —                           | 0.07                        | —                           | W    | used.                                                     |
|               | RGMII or RTBI  | _                           | —                           | —                           | 0.04                        | W    |                                                           |
| CPM - FCC     | MII            | —                           | 0.015                       | —                           | —                           | W    | —                                                         |
|               | RMII           |                             | 0.013                       | —                           | —                           | W    | —                                                         |
|               | HDLC 16 Mbps   |                             | 0.009                       | —                           | —                           | W    | —                                                         |
|               | UTOPIA-8 SPHY  | _                           | 0.06                        | —                           | —                           | W    | _                                                         |
|               | UTOPIA-8 MPHY  | _                           | 0.1                         | —                           | —                           | W    | _                                                         |
|               | UTOPIA-16 SPHY | —                           | 0.094                       | —                           | —                           | W    | _                                                         |
|               | UTOPIA-16 MPHY | —                           | 0.135                       | —                           | —                           | W    | _                                                         |
| CPM - SCC     | HDLC 16 Mbps   | —                           | 0.004                       | —                           | —                           | W    | _                                                         |
| TDMA or TDMB  | Nibble Mode    | —                           | 0.01                        | —                           | —                           | W    | —                                                         |
| TDMA or TDMB  | Per Channel    | -                           | 0.005                       | —                           | _                           | W    | Up to 4 TDM channels, multiply by number of TDM channels. |

### Table 5. Typical I/O Power Dissipation



Ethernet: Three-Speed, MII Management

# 7.2 DUART AC Electrical Specifications

Table 17 provides the AC timing parameters for the DUART interface of the MPC8555E.

| Parameter         | Value                          | Unit | Notes |
|-------------------|--------------------------------|------|-------|
| Minimum baud rate | f <sub>CCB_CLK</sub> / 1048576 | baud | 3     |
| Maximum baud rate | f <sub>CCB_CLK</sub> / 16      | baud | 1, 3  |
| Oversample rate   | 16                             | _    | 2, 3  |

#### Table 17. DUART AC Timing Specifications

#### Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

- The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.
- 3. Guaranteed by design.

# 8 Ethernet: Three-Speed, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.

# 8.1 Three-Speed Ethernet Controller (TSEC) (10/100/1000 Mbps)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to all GMII (gigabit media independent interface), the MII (media independent interface), TBI (ten-bit interface), RGMII (reduced gigabit media independent interface), and RTBI (reduced ten-bit interface) signals except MDIO (management data input/output) and MDC (management data clock). The RGMII and RTBI interfaces are defined for 2.5 V, while the GMII and TBI interfaces can be operated at 3.3 V or 2.5 V. Whether the GMII, MII, or TBI interface is operated at 3.3 or 2.5 V, the timing is compliant with the IEEE 802.3 standard. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

### 8.1.1 TSEC DC Electrical Characteristics

All GMII, MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 18 and Table 19. The potential applied to the input of a GMII, MII, TBI, RGMII, or RTBI receiver may exceed the potential of the receiver's power supply (for example, a GMII driver powered from a 3.6-V supply driving  $V_{OH}$  into a GMII receiver powered from a 2.5-V supply). Tolerance for dissimilar GMII driver and receiver supply potentials is implicit in these specifications. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

### 8.2.2.1 GMII Receive AC Timing Specifications

Table 21 provides the GMII receive AC timing specifications.

#### **Table 21. GMII Receive AC Timing Specifications**

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | —   | 8.0 | —   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40  | —   | 60  | %    |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | <sup>t</sup> GRDVKH                 | 2.0 | —   | —   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | <sup>t</sup> GRDXKH                 | 0.5 | —   | —   | ns   |
| RX_CLK clock rise and fall time             | $t_{GRXR}, t_{GRXF}^{2,3}$          | _   | _   | 1.0 | ns   |

Note:

1. The symbols used for timing specifications herein follow the pattern of t(first two letters of functional block)(signal)(state)

(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>GRDVKH</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>RX</sub> clock reference (K) going to the high state (H) or setup time. Also, t<sub>GRDXKL</sub> symbolizes GMII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>GRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>GRX</sub> represents the GMII (G) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3. Guaranteed by design.

Figure 8 provides the AC test load for TSEC.



Figure 8. TSEC AC Test Load

Figure 9 shows the GMII receive AC timing diagram.



Figure 9. GMII Receive AC Timing Diagram



### 8.2.4.2 TBI Receive AC Timing Specifications

Table 25 provides the TBI receive AC timing specifications.

| Table 25. TBI Receive | e AC Timing | Specifications |
|-----------------------|-------------|----------------|
|-----------------------|-------------|----------------|

At recommended operating conditions with  $LV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                  | Symbol <sup>1</sup>                                  | Min | Тур  | Max | Unit |
|--------------------------------------|------------------------------------------------------|-----|------|-----|------|
| RX_CLK clock period                  | t <sub>TRX</sub>                                     |     | 16.0 |     | ns   |
| RX_CLK skew                          | <sup>t</sup> SKTRX                                   | 7.5 | _    | 8.5 | ns   |
| RX_CLK duty cycle                    | t <sub>TRXH</sub> /t <sub>TRX</sub>                  | 40  | _    | 60  | %    |
| RCG[9:0] setup time to rising RX_CLK | t <sub>TRDVKH</sub>                                  | 2.5 | _    | —   | ns   |
| RCG[9:0] hold time to rising RX_CLK  | t <sub>trdxkh</sub>                                  | 1.5 | _    | —   | ns   |
| RX_CLK clock rise time and fall time | t <sub>TRXR</sub> , t <sub>TRXF</sub> <sup>2,3</sup> | 0.7 |      | 2.4 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of  $t_{(first two letters of functional block)(signal)(state)}$ (reference)(state) for inputs and  $t_{(first two letters of functional block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{TRDVKH}$  symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{TRX}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{TRDXKH}$  symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{TRX}$  clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of  $t_{TRX}$  represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX).

2. Guaranteed by design.

Figure 13 shows the TBI receive AC timing diagram.



Figure 13. TBI Receive AC Timing Diagram



Table 30. Local Bus General Timing Parameters—DLL Enabled (continued)

| Parameter                                            | Configuration <sup>7</sup> | Symbol <sup>1</sup>  | Min | Мах | Unit | Notes |
|------------------------------------------------------|----------------------------|----------------------|-----|-----|------|-------|
| Local bus clock to output high impedance for LAD/LDP | $\overline{LWE[0:1]} = 00$ | t <sub>LBKHOZ2</sub> | —   | 2.8 | ns   | 5, 9  |
|                                                      | LWE[0:1] = 11 (default)    |                      |     | 4.2 |      |       |

Notes:

 The symbols used for timing specifications herein follow the pattern of t<sub>(First two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(First two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one(1). Also, t<sub>LBKHOX</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

- 2. All timings are in reference to LSYNC\_IN for DLL enabled mode.
- 3. All signals are measured from  $OV_{DD}/2$  of the rising edge of LSYNC\_IN for DLL enabled to  $0.4 \times OV_{DD}$  of the signal in question for 3.3-V signaling levels.
- 4. Input timings are measured at the pin.
- 5. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- The value of t<sub>LBOTOT</sub> is defined as the sum of 1/2 or 1 ccb\_clk cycle as programmed by LBCR[AHD], and the number of local bus buffer delays used as programmed at power-on reset with configuration pins LWE[0:1].
- Maximum possible clock skew between a clock LCLK[m] and a relative clock LCLK[n]. Skew measured between complementary signals at OV<sub>DD</sub>/2.
- 8. Guaranteed by characterization.
- 9. Guaranteed by design.

Table 31 describes the general timing parameters of the local bus interface of the MPC8555E with the DLL bypassed.

| Parameter                                                             | Configuration <sup>7</sup>           | Symbol <sup>1</sup>  | Min  | Max | Unit | Notes |
|-----------------------------------------------------------------------|--------------------------------------|----------------------|------|-----|------|-------|
| Local bus cycle time                                                  |                                      | t <sub>LBK</sub>     | 6.0  | —   | ns   | 2     |
| Internal launch/capture clock to LCLK delay                           |                                      | <sup>t</sup> LВКНКТ  | 1.8  | 3.4 | ns   | 8     |
| LCLK[n] skew to LCLK[m] or LSYNC_OUT                                  |                                      | t <sub>LBKSKEW</sub> | _    | 150 | ps   | 7, 9  |
| Input setup to local bus clock (except LUPWAIT)                       |                                      | t <sub>LBIVKH1</sub> | 5.2  | _   | ns   | 3, 4  |
| LUPWAIT input setup to local bus clock                                |                                      | t <sub>LBIVKH2</sub> | 5.1  | —   | ns   | 3, 4  |
| Input hold from local bus clock (except LUPWAIT)                      |                                      | t <sub>LBIXKH1</sub> | -1.3 | _   | ns   | 3, 4  |
| LUPWAIT input hold from local bus clock                               |                                      | t <sub>LBIXKH2</sub> | -0.8 | —   | ns   | 3, 4  |
| LALE output transition to LAD/LDP output transition (LATCH hold time) |                                      | t <sub>LBOTOT</sub>  | 1.5  | _   | ns   | 6     |
| Local bus clock to output valid (except                               | <u>LWE[0:1]</u> = 00                 | t <sub>LBKLOV1</sub> | _    | 0.5 | ns   | 3     |
| LAD/LDP and LALE)                                                     | <u>LWE[0:1]</u> = 11 (default)       |                      |      | 2.0 |      |       |
| Local bus clock to data valid for LAD/LDP                             | LWE[0:1] = 00                        | t <sub>LBKLOV2</sub> | _    | 0.7 | ns   | 3     |
|                                                                       | $\overline{LWE[0:1]} = 11$ (default) |                      |      | 2.2 |      |       |

Table 31. Local Bus General Timing Parameters—DLL Bypassed







Figure 17. Local Bus Signals, Nonspecial Signals Only (DLL Enabled)



```
Local Bus
```



Figure 19. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled)

СРМ

| Characteristic              | Symbol <sup>2</sup> | Min <sup>3</sup> | Unit |
|-----------------------------|---------------------|------------------|------|
| TDM inputs/SI—hold time     | t <sub>TDIXKH</sub> | 3                | ns   |
| PIO inputs—input setup time | t <sub>PIIVKH</sub> | 8                | ns   |
| PIO inputs—input hold time  | t <sub>PIIXKH</sub> | 1                | ns   |
| COL width high (FCC)        | t <sub>FCCH</sub>   | 1.5              | CLK  |

### Table 33. CPM Input AC Timing Specifications <sup>1</sup> (continued)

#### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FIIVKH</sub> symbolizes the FCC inputs internal timing (FI) with respect to the time the input signals (I) reaching the valid state (V) relative to the reference clock t<sub>FCC</sub> (K) going to the high (H) state or setup time. And t<sub>TDIXKH</sub> symbolizes the TDM timing (TD) with respect to the time the input signals (I) reach the invalid state (X) relative to the reference clock t<sub>FCC</sub> (K) going to the high (H) state or setup time.
- 3. PIO and TIMER inputs and outputs are asynchronous to SYSCLK or any other externally visible clock. PIO/TIMER inputs are internally synchronized to the CPM internal clock. PIO/TIMER outputs should be treated as asynchronous.

| Characteristic                                  | Symbol <sup>2</sup> | Min | Max | Unit |
|-------------------------------------------------|---------------------|-----|-----|------|
| FCC outputs—internal clock (NMSI) delay         | t <sub>FIKHOX</sub> | 1   | 5.5 | ns   |
| FCC outputs—external clock (NMSI) delay         | t <sub>FEKHOX</sub> | 2   | 8   | ns   |
| SCC/SMC/SPI outputs—internal clock (NMSI) delay | t <sub>NIKHOX</sub> | 0.5 | 10  | ns   |
| SCC/SMC/SPI outputs—external clock (NMSI) delay | t <sub>NEKHOX</sub> | 2   | 8   | ns   |
| TDM outputs/SI delay                            | t <sub>токнох</sub> | 2.5 | 11  | ns   |
| PIO outputs delay                               | t <sub>PIKHOX</sub> | 1   | 11  | ns   |

### Table 34. CPM Output AC Timing Specifications <sup>1</sup>

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FIKHOX</sub> symbolizes the FCC inputs internal timing (FI) for the time t<sub>FCC</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).</sub>

Figure 23 provides the AC test load for the CPM.



Figure 23. CPM AC Test Load



Figure 27 shows the SCC/SMC/SPI external clock.



Note: The clock edge is selectable on SCC and SPI.



Figure 28 shows the SCC/SMC/SPI internal clock.



Note: The clock edge is selectable on SCC and SPI.

#### Figure 28. SCC/SMC/SPI AC Timing Internal Clock Diagram

### NOTE

<sup>1</sup> SPI AC timings are internal mode when it is master because SPICLK is an output, and external mode when it is slave.

<sup>2</sup> SPI AC timings refer always to SPICLK.



Table 40 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8555E.

### Table 40. I<sup>2</sup>C AC Electrical Specifications

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 39).

| Parameter                                                                                    | Symbol <sup>1</sup>              | Min                                  | Мах                  | Unit |
|----------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------|----------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>                 | 0                                    | 400                  | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub> 6              | 1.3                                  | _                    | μs   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub> 6              | 0.6                                  | _                    | μs   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> <sup>6</sup> | 0.6                                  | _                    | μs   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> 6            | 0.6                                  | _                    | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> 6            | 100                                  | _                    | ns   |
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices                   | t <sub>I2DXKL</sub>              | 0 <sup>2</sup>                       | <br>0.9 <sup>3</sup> | μs   |
| Rise time of both SDA and SCL signals                                                        | t <sub>I2CR</sub>                | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300                  | ns   |
| Fall time of both SDA and SCL signals                                                        | t <sub>I2CF</sub>                | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300                  | ns   |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub>              | 0.6                                  | _                    | μs   |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub>              | 1.3                                  | _                    | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>                  | $0.1 \times OV_{DD}$                 | _                    | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>                  | $0.2 \times OV_{DD}$                 | _                    | V    |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- MPC8555E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{I2DVKH}$  has only to be met if the device does not stretch the LOW period ( $t_{I2CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. Guaranteed by design.



# **13.2 PCI AC Electrical Specifications**

This section describes the general AC timing parameters of the PCI bus of the MPC8555E. Note that the SYSCLK signal is used as the PCI input clock. Table 42 provides the PCI AC timing specifications at 66 MHz.

#### NOTE

PCI Clock can be PCI1\_CLK or SYSCLK based on POR config input.

#### NOTE

The input setup time does not meet the PCI specification.

#### Table 42. PCI AC Timing Specifications at 66 MHz

| Parameter                               | Symbol <sup>1</sup> | Min                 | Max | Unit   | Notes    |
|-----------------------------------------|---------------------|---------------------|-----|--------|----------|
| Clock to output valid                   | <sup>t</sup> PCKHOV |                     | 6.0 | ns     | 2, 3     |
| Output hold from Clock                  | t <sub>PCKHOX</sub> | 2.0                 | —   | ns     | 2, 9     |
| Clock to output high impedance          | t <sub>PCKHOZ</sub> | —                   | 14  | ns     | 2, 3, 10 |
| Input setup to Clock                    | t <sub>PCIVKH</sub> | 3.3                 | —   | ns     | 2, 4, 9  |
| Input hold from Clock                   | t <sub>PCIXKH</sub> | 0                   | —   | ns     | 2, 4, 9  |
| REQ64 to HRESET <sup>9</sup> setup time | t <sub>PCRVRH</sub> | $10 \times t_{SYS}$ | —   | clocks | 5, 6, 10 |
| HRESET to REQ64 hold time               | t <sub>PCRHRX</sub> | 0                   | 50  | ns     | 6, 10    |
| HRESET high to first FRAME assertion    | t <sub>PCRHFV</sub> | 10                  |     | clocks | 7, 10    |

Notes:

Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.

3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

4. Input timings are measured at the pin.

5. The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 15, "Clocking."

- 6. The setup and hold time is with respect to the rising edge of HRESET.
- 7. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI 2.2 Local Bus Specifications.
- 8. The reset assertion timing requirement for  $\overline{\text{HRESET}}$  is 100  $\mu\text{s}.$
- 9. Guaranteed by characterization.

10.Guaranteed by design.

Figure 16 provides the AC test load for PCI.



Figure 39. PCI AC Test Load



Package and Pin Listings

| Signal                            | Signal Package Pin Number                                                                                                                                                        |     | Power<br>Supply  | Notes   |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|---------|
| LA[28:31]                         | T18, T19, T20, T21                                                                                                                                                               | 0   | OV <sub>DD</sub> | 5, 7, 9 |
| LAD[0:31]                         | AD26, AD27, AD28, AC26, AC27, AC28, AA22,<br>AA23, AA26, Y21, Y22, Y26, W20, W22, W26, V19,<br>T22, R24, R23, R22, R21, R18, P26, P25, P20, P19,<br>P18, N22, N23, N24, N25, N26 | I/O | OV <sub>DD</sub> | _       |
| LALE                              | V21                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 5, 8, 9 |
| LBCTL                             | V20                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 9       |
| LCKE                              | U23                                                                                                                                                                              | 0   | OV <sub>DD</sub> | —       |
| LCLK[0:2]                         | U27, U28, V18                                                                                                                                                                    | 0   | OV <sub>DD</sub> | —       |
| LCS[0:4]                          | Y27, Y28, W27, W28, R27                                                                                                                                                          | 0   | OV <sub>DD</sub> | —       |
| LCS5/DMA_DREQ2                    | R28                                                                                                                                                                              | I/O | OV <sub>DD</sub> | 1       |
| LCS6/DMA_DACK2                    | P27                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 1       |
| LCS7/DMA_DDONE2                   | P28                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 1       |
| LDP[0:3]                          | AA27, AA28, T26, P21                                                                                                                                                             | I/O | OV <sub>DD</sub> | —       |
| LGPL0/LSDA10                      | U19                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 5, 9    |
| LGPL1/LSDWE                       | U22                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 5, 9    |
| LGPL2/LOE/LSDRAS                  | V28                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 5, 8, 9 |
| LGPL3/LSDCAS                      | V27                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 5, 9    |
| LGPL4/LGTA/LUPWAIT/<br>LPBSE      | V23                                                                                                                                                                              | I/O | OV <sub>DD</sub> | 21      |
| LGPL5                             | V22                                                                                                                                                                              | 0   | OV <sub>DD</sub> | 5, 9    |
| LSYNC_IN                          | T27                                                                                                                                                                              | I   | OV <sub>DD</sub> | —       |
| LSYNC_OUT                         | T28                                                                                                                                                                              | 0   | OV <sub>DD</sub> | —       |
| LWE[0:1]/LSDDQM[0:1]/<br>LBS[0:1] | AB28, AB27                                                                                                                                                                       | 0   | OV <sub>DD</sub> | 1, 5, 9 |
| LWE[2:3]/LSDDQM[2:3]/<br>LBS[2:3] | T23, P24                                                                                                                                                                         | 0   | OV <sub>DD</sub> | 1, 5, 9 |
|                                   | DMA                                                                                                                                                                              |     |                  |         |
| DMA_DREQ[0:1]                     | H5, G4                                                                                                                                                                           | I   | OV <sub>DD</sub> | _       |
| DMA_DACK[0:1]                     | H6, G5                                                                                                                                                                           | 0   | OV <sub>DD</sub> | —       |
| DMA_DDONE[0:1]                    | H7, G6                                                                                                                                                                           | 0   | OV <sub>DD</sub> | —       |
| Programmable Interrupt Controller |                                                                                                                                                                                  |     |                  |         |
| MCP                               | AG17                                                                                                                                                                             | I   | OV <sub>DD</sub> | —       |
| UDE                               | AG16                                                                                                                                                                             | I   | OV <sub>DD</sub> | —       |

### Table 43. MPC8555E Pinout Listing (continued)



Package and Pin Listings

| Signal            | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Pin Type                                                               | Power<br>Supply   | Notes |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------------|-------|
| GND               | <ul> <li>A12, A17, B3, B14, B20, B26, B27, C2, C4, C11,C17,<br/>C19, C22, C27, D8, E3, E12, E24, F11, F18, F23, G9,<br/>G12, G25, H4, H12, H14, H17, H20, H22, H27, J19,<br/>J24, K5, K9, K18, K23, K28, L6, L20, L25, M4, M12,<br/>M14, M16, M22, M27, N2, N13, N15, N17, P12, P14,<br/>P16, P23, R13, R15, R17, R20, R26, T3, T8, T10,<br/>T12, T14, T16, U6, U13, U15, U16, U17, U21, V7,<br/>V10, V26, W5, W18, W23, Y8, Y16, AA6, AA13, AB4,<br/>AB11, AB19, AC6, AC9, AD3, AD8, AD17, AF2, AF4,<br/>AF10, AF13, AF15, AF27, AG3, AG7</li> </ul> | _                                                                      | _                 | _     |
| GV <sub>DD</sub>  | A14, A20, A25, A26, A27, A28, B17, B22, B28, C12,<br>C28, D16, D19, D21, D24, D28, E17, E22, F12, F15,<br>F19, F25, G13, G18, G20, G23, G28, H19, H24, J12,<br>J17, J22, J27, K15, K20, K25, L13, L23, L28, M25,<br>N21                                                                                                                                                                                                                                                                                                                               | Power for DDR<br>DRAM I/O<br>Voltage<br>(2.5 V)                        | GV <sub>DD</sub>  | _     |
| LV <sub>DD</sub>  | A4, C5, E7, H10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reference<br>Voltage;<br>Three-Speed<br>Ethernet I/O<br>(2.5 V, 3.3 V) | LV <sub>DD</sub>  | _     |
| MV <sub>REF</sub> | N27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reference<br>Voltage Signal;<br>DDR                                    | MV <sub>REF</sub> | —     |
| No Connects       | AA24, AA25, AA3, AA4, AA7 AA8, AB24, AB25,<br>AC24, AC25, AD23, AD24, AD25, AE23, AE24,<br>AE25, AE26, AE27, AF24, AF25, H1, H2, J1, J2, J3,<br>J4, J5, J6, M1, N1, N10, N11, N4, N5, N7, N8, N9,<br>P10, P8, P9, R10, R11, T24, T25, U24, U25, V24,<br>V25, W24, W25, W9, Y24, Y25, Y5, Y6, Y9, AH26,<br>AH28, AG28, AH1, AG1, AH2, B1, B2, A2, A3                                                                                                                                                                                                   | _                                                                      | _                 | 16    |
| OV <sub>DD</sub>  | D1, E4, H3, K4, K10, L7, M5, N3, P22, R19, R25, T2,<br>T7, U5, U20, U26, V8, W4, W13, W19, W21, Y7, Y23,<br>AA5, AA12, AA16, AA20, AB7, AB9, AB26, AC5,<br>AC11, AC17, AD4, AE1, AE8, AE10, AE15, AF7,<br>AF12, AG27, AH4                                                                                                                                                                                                                                                                                                                             | PCI, 10/100<br>Ethernet, and<br>other Standard<br>(3.3 V)              | OV <sub>DD</sub>  | _     |
| RESERVED          | C1, T11, U11, AF1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | —                                                                      | _                 | 15    |
| SENSEVDD          | L12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Power for Core<br>(1.2 V)                                              | $V_{DD}$          | 13    |
| SENSEVSS          | K12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | —                                                                      | _                 | 13    |
| V <sub>DD</sub>   | M13, M15, M17, N14, N16, P13, P15, P17, R12, R14,<br>R16, T13, T15, T17, U12, U14                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Power for Core<br>(1.2 V)                                              | V <sub>DD</sub>   | —     |
| СРМ               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                        |                   |       |
| PA[8:31]          | J7, J8, K8, K7, K6, K3, K2, K1, L1, L2, L3, L4, L5, L8, L9, L10, L11, M10, M9, M8, M7, M6, M3, M2                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I/O                                                                    | OV <sub>DD</sub>  | —     |

### Table 43. MPC8555E Pinout Listing (continued)



#### Package and Pin Listings

#### Table 43. MPC8555E Pinout Listing (continued)

| Signal              | Package Pin Number                                                                                                    | Pin Type | Power<br>Supply  | Notes |
|---------------------|-----------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|
| PB[18:31]           | P7, P6, P5, P4, P3, P2, P1, R1, R2, R3, R4, R5, R6,<br>R7                                                             | I/O      | OV <sub>DD</sub> | _     |
| PC[0, 1, 4–29]      | R8, R9, T9, T6, T5, T4, T1, U1, U2, U3, U4, U7, U8,<br>U9, U10, V9, V6, V5, V4, V3, V2, V1, W1, W2, W3,<br>W6, W7, W8 | I/O      | OV <sub>DD</sub> |       |
| PD[7, 14–25, 29–31] | Y4, AA2, AA1, AB1, AB2, AB3, AB5, AB6, AC7, AC4, AC3, AC2, AC1, AD6, AE3, AE2                                         | Ι/Ο      | OV <sub>DD</sub> | —     |

Notes:

- 1. All multiplexed signals are listed only once and do not re-occur. For example, LCS5/DMA\_REQ2 is listed only once in the Local Bus Controller Interface section, and is not mentioned in the DMA section even though the pin also functions as DMA\_REQ2.
- 2. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 3. TEST\_SEL0 must be pulled-high, TEST\_SEL1 must be tied to ground.
- 4. This pin is an open drain signal.
- 5. This pin is a reset configuration pin. It has a weak internal pull-up P-FET which is enabled only when the MPC8555E is in the reset state. This pull-up is designed such that it can be overpowered by an external 4.7-kΩ pull-down resistor. If an external device connected to this pin might pull it down during reset, then a pull-up or active driver is needed if the signal is intended to be high during reset.
- 6. Treat these pins as no connects (NC) unless using debug address functionality.
- The value of LA[28:31] during reset sets the CCB clock to SYSCLK PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See Section 15.2, "Platform/System PLL Ratio."
- The value of LALE and LGPL2 at reset set the e500 core clock to CCB Clock PLL ratio. These pins require 4.7-kΩ pull-up or pull-down resistors. See the Section 15.3, "e500 Core PLL Ratio."
- 9. Functionally, this pin is an output, but structurally it is an I/O because it either samples configuration input during reset or because it has other manufacturing test functions. This pin therefore is described as an I/O for boundary scan.
- This pin functionally requires a pull-up resistor, but during reset it is a configuration input that controls 32- vs. 64-bit PCI operation. Therefore, it must be actively driven low during reset by reset logic if the device is to be configured to be a 64-bit PCI device. Refer to the PCI Specification.
- 11. This output is actively driven during reset rather than being three-stated during reset.
- 12. These JTAG pins have weak internal pull-up P-FETs that are always enabled.
- 13. These pins are connected to the V<sub>DD</sub>/GND planes internally and may be used by the core power supply to improve tracking and regulation.
- 14. Internal thermally sensitive resistor.
- 15. No connections should be made to these pins.
- 16. These pins are not connected for any functional use.
- 17. PCI specifications recommend that a weak pull-up resistor (2–10 kΩ) be placed on the higher order pins to OV<sub>DD</sub> when using 64-bit buffer mode (pins PCI\_AD[63:32] and PCI2\_C\_BE[7:4]).
- 18. If this pin is connected to a device that pulls down during reset, an external pull-up is required to that is strong enough to pull this signal to a logic 1 during reset.
- 19. Recommend a pull-up resistor (~1 k $\Omega$ ) be placed on this pin to OV<sub>DD</sub>.
- 20. These are test signals for factory use only and must be pulled up (100 $\Omega$  to 1k $\Omega$ ) to OV<sub>DD</sub> for normal machine operation.
- 21. If this signal is used as both an input and an output, a weak pull-up ( $\sim 10 k\Omega$ ) is required on this pin.
- 22. MSYNC\_IN and MSYNC\_OUT should be connected together for proper operation.



# 16.2.2 Internal Package Conduction Resistance

For the packaging technology, shown in Table 49, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

Figure 45 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



<sup>(</sup>Note the internal versus external package resistance)

### Figure 45. Package with Heat Sink Mounted to a Printed-Circuit Board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the lid, then through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

# 16.2.3 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 46 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. The bare joint results in a thermal resistance approximately six times greater than the thermal grease joint.

Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 42). Therefore, the synthetic grease offers the best thermal performance, especially at the low interface pressure.

When removing the heat sink for re-work, it is preferable to slide the heat sink off slowly until the thermal interface material loses its grip. If the support fixture around the package prevents sliding off the heat sink,



# 19.2 Part Marking

Parts are marked as the example shown in Figure 54.



#### Notes:

MMMMM is the 5-digit mask number. ATWLYYWWA is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

Figure 54. Part Marking for FC-PBGA Device