

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                                          |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 533MHz                                                                |
| Co-Processors/DSP               | Communications; CPM                                                   |
| RAM Controllers                 | DDR, SDRAM                                                            |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 (1)                                                           |
| Voltage - I/O                   | 2.5V, 3.3V                                                            |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                    |
| Security Features               | -                                                                     |
| Package / Case                  | 783-BBGA, FCBGA                                                       |
| Supplier Device Package         | 783-FCPBGA (29x29)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8555cpxajd |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# NP

#### Electrical Characteristics

- PCI 3.3-V compatible
- Selectable hardware-enforced coherency
- Selectable clock source (SYSCLK or independent PCI\_CLK)
- Power management
  - Fully static 1.2-V CMOS design with 3.3- and 2.5-V I/O
  - Supports power save modes: doze, nap, and sleep
  - Employs dynamic power management
  - Selectable clock source (sysclk or independent PCI\_CLK)
- System performance monitor
  - Supports eight 32-bit counters that count the occurrence of selected events
  - Ability to count up to 512 counter specific events
  - Supports 64 reference events that can be counted on any of the 8 counters
  - Supports duration and quantity threshold counting
  - Burstiness feature that permits counting of burst events with a programmable time between bursts
  - Triggering and chaining capability
  - Ability to generate an interrupt on overflow
- System access port
  - Uses JTAG interface and a TAP controller to access entire system memory map
  - Supports 32-bit accesses to configuration registers
  - Supports cache-line burst accesses to main memory
  - Supports large block (4-Kbyte) uploads and downloads
  - Supports continuous bit streaming of entire block for fast upload and download
- IEEE Std 1149.1<sup>TM</sup>-compatible, JTAG boundary scan
- 783 FC-PBGA package

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8555E. The MPC8555E is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

## 2.1 Overall DC Electrical Characteristics

This section covers the ratings, conditions, and other characteristics.



**Power Characteristics** 

| Interface     | Parameters     | GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments                                                  |
|---------------|----------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|-----------------------------------------------------------|
| DDR I/O       | CCB = 200 MHz  | 0.46                        | _                           | _                           | _                           | W    | _                                                         |
|               | CCB = 266 MHz  | 0.59                        | _                           | _                           | —                           | W    | —                                                         |
|               | CCB = 300 MHz  | 0.66                        | _                           | _                           | —                           | W    | —                                                         |
|               | CCB = 333 MHz  | 0.73                        | _                           | _                           | —                           | W    | —                                                         |
| PCI I/O       | 64b, 66 MHz    | —                           | 0.14                        | _                           | —                           | W    | —                                                         |
|               | 64b, 33 MHz    | —                           | 0.08                        | _                           | —                           | W    | —                                                         |
|               | 32b, 66 MHz    | —                           | 0.07                        | _                           | —                           | W    | Multiply by 2 if using two 32b ports                      |
|               | 32b, 33 MHz    | —                           | 0.04                        | _                           | —                           | W    |                                                           |
| Local Bus I/O | 32b, 167 MHz   | —                           | 0.30                        | _                           | —                           | W    | —                                                         |
|               | 32b, 133 MHz   | —                           | 0.24                        | _                           | —                           | W    | —                                                         |
|               | 32b, 83 MHz    | —                           | 0.16                        | _                           | —                           | W    | —                                                         |
|               | 32b, 66 MHz    | —                           | 0.13                        | _                           | —                           | W    | —                                                         |
|               | 32b, 33 MHz    | —                           | 0.07                        | _                           | —                           | W    | —                                                         |
| TSEC I/O      | MII            | —                           | _                           | 0.01                        | —                           | W    | Multiply by number of interfaces                          |
|               | GMII or TBI    | —                           | _                           | 0.07                        | —                           | W    | used.                                                     |
|               | RGMII or RTBI  | —                           | _                           | _                           | 0.04                        | W    |                                                           |
| CPM - FCC     | MII            | —                           | 0.015                       | _                           | —                           | W    | —                                                         |
|               | RMII           | —                           | 0.013                       | _                           | —                           | W    | —                                                         |
|               | HDLC 16 Mbps   | —                           | 0.009                       | _                           | —                           | W    | —                                                         |
|               | UTOPIA-8 SPHY  | —                           | 0.06                        | _                           | —                           | W    | —                                                         |
|               | UTOPIA-8 MPHY  | —                           | 0.1                         | _                           | —                           | W    | _                                                         |
|               | UTOPIA-16 SPHY | —                           | 0.094                       | _                           | —                           | W    | —                                                         |
|               | UTOPIA-16 MPHY | —                           | 0.135                       | _                           | —                           | W    | —                                                         |
| CPM - SCC     | HDLC 16 Mbps   | _                           | 0.004                       | _                           | _                           | W    | _                                                         |
| TDMA or TDMB  | Nibble Mode    | —                           | 0.01                        | _                           | —                           | W    | -                                                         |
| TDMA or TDMB  | Per Channel    | -                           | 0.005                       | —                           | —                           | W    | Up to 4 TDM channels, multiply by number of TDM channels. |

### Table 5. Typical I/O Power Dissipation



**RESET** Initialization

## 4.3 Real Time Clock Timing

Table 8 provides the real time clock (RTC) AC timing specifications.

Table 8. RTC AC Timing Specifications

| Parameter/Condition | Symbol            | Min                         | Typical | Max | Unit | Notes |
|---------------------|-------------------|-----------------------------|---------|-----|------|-------|
| RTC clock high time | t <sub>RTCH</sub> | 2 х<br>t <sub>CCB_CLK</sub> | _       | _   | ns   |       |
| RTC clock low time  | t <sub>RTCL</sub> | 2 х<br>t <sub>CCB_CLK</sub> | —       | -   | ns   | —     |

# 5 **RESET Initialization**

This section describes the AC electrical specifications for the RESET initialization timing requirements of the MPC8555E. Table 9 provides the RESET initialization AC timing specifications.

### Table 9. RESET Initialization Timing Specifications

| Parameter/Condition                                                                                     | Min | Мах | Unit    | Notes |
|---------------------------------------------------------------------------------------------------------|-----|-----|---------|-------|
| Required assertion time of HRESET                                                                       | 100 | —   | μs      | _     |
| Minimum assertion time for SRESET                                                                       | 512 | —   | SYSCLKs | 1     |
| PLL input setup time with stable SYSCLK before HRESET negation                                          | 100 | _   | μs      | —     |
| Input setup time for POR configs (other than PLL config) with respect to negation of HRESET             | 4   | _   | SYSCLKs | 1     |
| Input hold time for POR configs (including PLL config) with respect to negation of HRESET               | 2   | _   | SYSCLKs | 1     |
| Maximum valid-to-high impedance time for actively driven POR configs with respect to negation of HRESET | _   | 5   | SYSCLKs | 1     |

Notes:

1. SYSCLK is identical to the PCI\_CLK signal and is the primary clock input for the MPC8555E. See the MPC8555E PowerQUICC<sup>™</sup> III Integrated Communications Processor Reference Manual for more details.

### Table 10 provides the PLL and DLL lock times.

### Table 10. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit       | Notes |
|---------------------|------|---------|------------|-------|
| PLL lock times      | —    | 100     | μs         | _     |
| DLL lock times      | 7680 | 122,880 | CCB Clocks | 1, 2  |

Notes:

1. DLL lock times are a function of the ratio between the output clock and the platform (or CCB) clock. A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The CCB clock is determined by the SYSCLK  $\times$  platform PLL ratio.



Ethernet: Three-Speed, MII Management

# 7.2 DUART AC Electrical Specifications

Table 17 provides the AC timing parameters for the DUART interface of the MPC8555E.

| Parameter         | Value                          | Unit | Notes |
|-------------------|--------------------------------|------|-------|
| Minimum baud rate | f <sub>CCB_CLK</sub> / 1048576 | baud | 3     |
| Maximum baud rate | f <sub>CCB_CLK</sub> / 16      | baud | 1, 3  |
| Oversample rate   | 16                             | —    | 2, 3  |

### Table 17. DUART AC Timing Specifications

### Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

- The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.
- 3. Guaranteed by design.

# 8 Ethernet: Three-Speed, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management.

### 8.1 Three-Speed Ethernet Controller (TSEC) (10/100/1000 Mbps)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to all GMII (gigabit media independent interface), the MII (media independent interface), TBI (ten-bit interface), RGMII (reduced gigabit media independent interface), and RTBI (reduced ten-bit interface) signals except MDIO (management data input/output) and MDC (management data clock). The RGMII and RTBI interfaces are defined for 2.5 V, while the GMII and TBI interfaces can be operated at 3.3 V or 2.5 V. Whether the GMII, MII, or TBI interface is operated at 3.3 or 2.5 V, the timing is compliant with the IEEE 802.3 standard. The RGMII and RTBI interfaces follow the Hewlett-Packard reduced pin-count interface for Gigabit Ethernet Physical Layer Device Specification Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

### 8.1.1 TSEC DC Electrical Characteristics

All GMII, MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 18 and Table 19. The potential applied to the input of a GMII, MII, TBI, RGMII, or RTBI receiver may exceed the potential of the receiver's power supply (for example, a GMII driver powered from a 3.6-V supply driving  $V_{OH}$  into a GMII receiver powered from a 2.5-V supply). Tolerance for dissimilar GMII driver and receiver supply potentials is implicit in these specifications. The RGMII and RTBI signals are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.



### 8.2.4.2 TBI Receive AC Timing Specifications

Table 25 provides the TBI receive AC timing specifications.

| Table 25. | . TBI Receive | <b>AC</b> Timing | Specifications |
|-----------|---------------|------------------|----------------|
|-----------|---------------|------------------|----------------|

At recommended operating conditions with  $LV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                  | Symbol <sup>1</sup>                                  | Min | Тур  | Max | Unit |
|--------------------------------------|------------------------------------------------------|-----|------|-----|------|
| RX_CLK clock period                  | t <sub>TRX</sub>                                     |     | 16.0 |     | ns   |
| RX_CLK skew                          | t <sub>SKTRX</sub>                                   | 7.5 | _    | 8.5 | ns   |
| RX_CLK duty cycle                    | t <sub>TRXH</sub> /t <sub>TRX</sub>                  | 40  | —    | 60  | %    |
| RCG[9:0] setup time to rising RX_CLK | t <sub>TRDVKH</sub>                                  | 2.5 | —    | _   | ns   |
| RCG[9:0] hold time to rising RX_CLK  | t <sub>TRDXKH</sub>                                  | 1.5 | —    | _   | ns   |
| RX_CLK clock rise time and fall time | t <sub>TRXR</sub> , t <sub>TRXF</sub> <sup>2,3</sup> | 0.7 |      | 2.4 | ns   |

#### Note:

1. The symbols used for timing specifications herein follow the pattern of  $t_{(first two letters of functional block)(signal)(state)}$ (reference)(state) for inputs and  $t_{(first two letters of functional block)(reference)(state)(signal)(state)}$  for outputs. For example,  $t_{TRDVKH}$  symbolizes TBI receive timing (TR) with respect to the time data input signals (D) reach the valid state (V) relative to the  $t_{TRX}$  clock reference (K) going to the high (H) state or setup time. Also,  $t_{TRDXKH}$  symbolizes TBI receive timing (TR) with respect to the time data input signals (D) went invalid (X) relative to the  $t_{TRX}$  clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of  $t_{TRX}$  represents the TBI (T) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (TRX).

2. Guaranteed by design.

Figure 13 shows the TBI receive AC timing diagram.



Figure 13. TBI Receive AC Timing Diagram







Figure 21. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 or 8 (DLL Enabled)



Figure 29 shows TDM input and output signals.



Note: There are 4 possible TDM timing conditions:

- 1. Input sampled on the rising edge and output driven on the rising edge (shown).
- 2. Input sampled on the rising edge and output driven on the falling edge.
- 3. Input sampled on the falling edge and output driven on the falling edge.
- 4. Input sampled on the falling edge and output driven on the rising edge.

Figure 29. TDM Signal AC Timing Diagram





### 10.3 CPM I2C AC Specification

### Table 35. I2C Timing

| Characteristic                          | Everencien         | All Frequ                       | Unit                            |      |
|-----------------------------------------|--------------------|---------------------------------|---------------------------------|------|
| Characteristic                          | Expression         | Min                             | Мах                             | Unit |
| SCL clock frequency (slave)             | f <sub>SCL</sub>   | 0                               | F <sub>MAX</sub> <sup>(1)</sup> | Hz   |
| SCL clock frequency (master)            | f <sub>SCL</sub>   | BRGCLK/16512                    | BRGCLK/48                       | Hz   |
| Bus free time between transmissions     | t <sub>SDHDL</sub> | 1/(2.2 * f <sub>SCL</sub> )     | -                               | S    |
| Low period of SCL                       | t <sub>SCLCH</sub> | 1/(2.2 * f <sub>SCL</sub> )     | -                               | S    |
| High period of SCL                      | t <sub>SCHCL</sub> | 1/(2.2 * f <sub>SCL</sub> )     | -                               | S    |
| Start condition setup time <sup>2</sup> | t <sub>SCHDL</sub> | 2/(divider * f <sub>SCL</sub> ) | _ (2)                           | S    |
| Start condition hold time <sup>2</sup>  | t <sub>SDLCL</sub> | 3/(divider * f <sub>SCL</sub> ) | -                               | S    |
| Data hold time <sup>2</sup>             | t <sub>SCLDX</sub> | 2/(divider * f <sub>SCL</sub> ) | -                               | S    |
| Data setup time <sup>2</sup>            | t <sub>SDVCH</sub> | 3/(divider * f <sub>SCL</sub> ) | -                               | S    |
| SDA/SCL rise time                       | t <sub>SRISE</sub> | -                               | 1/(10 * f <sub>SCL</sub> )      | S    |



### JTAG

# 11 JTAG

This section describes the AC electrical specifications for the IEEE 1149.1 (JTAG) interface of the MPC8555E.

Table 38 provides the JTAG AC timing specifications as defined in Figure 33 through Figure 36.

### Table 38. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                                                                  | Symbol <sup>2</sup>                        | Min      | Max      | Unit | Notes |
|----------------------------------------------------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequency of operation                                 | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  |       |
| JTAG external clock cycle time                                             | t <sub>JTG</sub>                           | 30       | —        | ns   |       |
| JTAG external clock pulse width measured at 1.4 V                          | t <sub>JTKHKL</sub>                        | 15       | —        | ns   |       |
| JTAG external clock rise and fall times                                    | t <sub>JTGR</sub> & t <sub>JTGF</sub>      | 0        | 2        | ns   |       |
| TRST assert time                                                           | t <sub>TRST</sub>                          | 25       | —        | ns   | 3     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI                       | t <sub>JTDVKH</sub><br>t <sub>JTIVKH</sub> | 4<br>0   |          | ns   | 4     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI                        | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 20<br>25 |          | ns   | 4     |
| Valid times:<br>Boundary-scan data<br>TDO                                  | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 4<br>4   | 20<br>25 | ns   | 5     |
| Output hold times:<br>Boundary-scan data<br>TDO                            | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | _        | _        | ns   | 5     |
| JTAG external clock to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 3<br>3   | 19<br>9  | ns   | 5, 6  |

### Notes:

 All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 32). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the t<sub>t</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub></sub>

3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.

4. Non-JTAG signal input timing with respect to  $t_{TCLK}$ .

- 5. Non-JTAG signal output timing with respect to  $t_{TCLK}$ .
- 6. Guaranteed by design.



### **13.2 PCI AC Electrical Specifications**

This section describes the general AC timing parameters of the PCI bus of the MPC8555E. Note that the SYSCLK signal is used as the PCI input clock. Table 42 provides the PCI AC timing specifications at 66 MHz.

### NOTE

PCI Clock can be PCI1\_CLK or SYSCLK based on POR config input.

### NOTE

The input setup time does not meet the PCI specification.

### Table 42. PCI AC Timing Specifications at 66 MHz

| Parameter                               | Symbol <sup>1</sup> | Min                 | Max | Unit   | Notes    |
|-----------------------------------------|---------------------|---------------------|-----|--------|----------|
| Clock to output valid                   | <sup>t</sup> PCKHOV | —                   | 6.0 | ns     | 2, 3     |
| Output hold from Clock                  | t <sub>PCKHOX</sub> | 2.0                 | -   | ns     | 2, 9     |
| Clock to output high impedance          | t <sub>PCKHOZ</sub> | —                   | 14  | ns     | 2, 3, 10 |
| Input setup to Clock                    | t <sub>PCIVKH</sub> | 3.3                 | _   | ns     | 2, 4, 9  |
| Input hold from Clock                   | t <sub>PCIXKH</sub> | 0                   | _   | ns     | 2, 4, 9  |
| REQ64 to HRESET <sup>9</sup> setup time | t <sub>PCRVRH</sub> | $10 \times t_{SYS}$ | _   | clocks | 5, 6, 10 |
| HRESET to REQ64 hold time               | t <sub>PCRHRX</sub> | 0                   | 50  | ns     | 6, 10    |
| HRESET high to first FRAME assertion    | t <sub>PCRHFV</sub> | 10                  | —   | clocks | 7, 10    |

Notes:

Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.

3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

4. Input timings are measured at the pin.

5. The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 15, "Clocking."

- 6. The setup and hold time is with respect to the rising edge of HRESET.
- 7. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI 2.2 Local Bus Specifications.
- 8. The reset assertion timing requirement for  $\overline{\text{HRESET}}$  is 100  $\mu\text{s}.$
- 9. Guaranteed by characterization.

10.Guaranteed by design.

Figure 16 provides the AC test load for PCI.



Figure 39. PCI AC Test Load



### 14.2 Mechanical Dimensions of the FC-PBGA

Figure 42 the mechanical dimensions and bottom surface nomenclature of the MPC8555E 783 FC-PBGA package.



#### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.
- 5. Capacitors may not be present on all devices.
- 6. Caution must be taken not to short capacitors or exposed metal capacitor pads on package top.
- 7. The socket lid must always be oriented to A1.



Package and Pin Listings

| Table 43. | MPC8555E | Pinout | Listing | (continued) |
|-----------|----------|--------|---------|-------------|
|-----------|----------|--------|---------|-------------|

| Signal             | Package Pin Number       | Pin Type                      | Power<br>Supply    | Notes |
|--------------------|--------------------------|-------------------------------|--------------------|-------|
|                    | JTAG                     |                               |                    | 1     |
| ТСК                | AF21                     | I                             | OV <sub>DD</sub>   | -     |
| TDI                | AG21                     | I                             | OV <sub>DD</sub>   | 12    |
| TDO                | AF19                     | 0                             | OV <sub>DD</sub>   | 11    |
| TMS                | AF23                     | I                             | OV <sub>DD</sub>   | 12    |
| TRST               | AG23                     | I                             | OV <sub>DD</sub>   | 12    |
|                    | DFT                      |                               |                    |       |
| LSSD_MODE          | AG19                     | Ι                             | OV <sub>DD</sub>   | 20    |
| L1_TSTCLK          | AB22                     | I                             | OV <sub>DD</sub>   | 20    |
| L2_TSTCLK          | AG22                     | I                             | $OV_{DD}$          | 20    |
| TEST_SEL0          | AH20                     | I                             | $OV_{DD}$          | 3     |
| TEST_SEL1          | AG26                     | I                             | $OV_{DD}$          | 3     |
|                    | Thermal Management       |                               |                    |       |
| THERM0             | AG2                      | —                             | _                  | 14    |
| THERM1             | AH3                      | —                             | _                  | 14    |
|                    | Power Management         |                               |                    |       |
| ASLEEP             | AG18                     | —                             | _                  | 9, 18 |
|                    | Power and Ground Signals |                               |                    |       |
| AV <sub>DD</sub> 1 | AH19                     | Power for e500<br>PLL (1.2 V) | AV <sub>DD</sub> 1 | _     |
| AV <sub>DD</sub> 2 | AH18                     | Power for CCB<br>PLL (1.2 V)  | AV <sub>DD</sub> 2 | -     |
| AV <sub>DD</sub> 3 | AH17                     | Power for CPM<br>PLL (1.2 V)  | AV <sub>DD</sub> 3 | -     |
| AV <sub>DD</sub> 4 | AF28                     | Power for PCI1<br>PLL (1.2 V) | $AV_{DD}4$         | -     |
| AV <sub>DD</sub> 5 | AE28                     | Power for PCI2<br>PLL (1.2 V) | $AV_{DD}5$         | —     |



# 15 Clocking

This section describes the PLL configuration of the MPC8555E. Note that the platform clock is identical to the CCB clock.

# 15.1 Clock Ranges

Table 44 provides the clocking specifications for the processor core and Table 44 provides the clocking specifications for the memory bus.

| Characteristic                      | Maximum Processor Core Frequency |     |         |     |         |     |         |     |          |      |      |         |
|-------------------------------------|----------------------------------|-----|---------|-----|---------|-----|---------|-----|----------|------|------|---------|
|                                     | 533 MHz                          |     | 600 MHz |     | 667 MHz |     | 833 MHz |     | 1000 MHz |      | Unit | Notes   |
|                                     | Min                              | Max | Min     | Max | Min     | Max | Min     | Max | Min      | Max  |      |         |
| e500 core<br>processor<br>frequency | 400                              | 533 | 400     | 600 | 400     | 667 | 400     | 833 | 400      | 1000 | MHz  | 1, 2, 3 |

**Table 44. Processor Core Clocking Specifications** 

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2, "Platform/System PLL Ratio," and Section 15.3, "e500 Core PLL Ratio," for ratio settings.

2.) The minimum e500 core frequency is based on the minimum platform frequency of 200 MHz.

3. 1000 MHz frequency supports only a 1.3 V core.

### Table 45. Memory Bus Clocking Specifications

| Characteristic       | Maximum Pro<br>Frequ<br>533, 600, 667, | Unit | Notes |         |  |
|----------------------|----------------------------------------|------|-------|---------|--|
|                      | Min                                    | Мах  |       |         |  |
| Memory bus frequency | 100                                    | 166  | MHz   | 1, 2, 3 |  |

Notes:

- 1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies. Refer to Section 15.2, "Platform/System PLL Ratio," and Section 15.3, "e500 Core PLL Ratio," for ratio settings.
- 2. The memory bus speed is half of the DDR data rate, hence, half of the platform clock frequency.
- 3. 1000 MHz frequency supports only a 1.3 V core.



### 16.2.2 Internal Package Conduction Resistance

For the packaging technology, shown in Table 49, the intrinsic internal conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-board thermal resistance

Figure 45 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



<sup>(</sup>Note the internal versus external package resistance)

### Figure 45. Package with Heat Sink Mounted to a Printed-Circuit Board

The heat sink removes most of the heat from the device. Heat generated on the active side of the chip is conducted through the silicon and through the lid, then through the heat sink attach material (or thermal interface material), and finally to the heat sink. The junction-to-case thermal resistance is low enough that the heat sink attach material and heat sink thermal resistance are the dominant terms.

### 16.2.3 Thermal Interface Materials

A thermal interface material is required at the package-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 46 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. The bare joint results in a thermal resistance approximately six times greater than the thermal grease joint.

Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 42). Therefore, the synthetic grease offers the best thermal performance, especially at the low interface pressure.

When removing the heat sink for re-work, it is preferable to slide the heat sink off slowly until the thermal interface material loses its grip. If the support fixture around the package prevents sliding off the heat sink,



Chanhassen, MN 55317 Internet: www.bergquistcompany.com Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102 Internet: www.thermagon.com

888-246-9050

### 16.2.4 Heat Sink Selection Examples

The following section provides a heat sink selection example using one of the commercially available heat sinks.

### 16.2.4.1 Case 1

For preliminary heat sink sizing, the die-junction temperature can be expressed as follows:

$$T_J = T_I + T_R + (\theta_{JC} + \theta_{INT} + \theta_{SA}) \times P_D$$

where

 $T_J$  is the die-junction temperature

T<sub>I</sub> is the inlet cabinet ambient temperature

 $T_R$  is the air temperature rise within the computer cabinet

 $\theta_{IC}$  is the junction-to-case thermal resistance

 $\theta_{INT}$  is the adhesive or interface material thermal resistance

 $\theta_{SA}$  is the heat sink base-to-ambient thermal resistance

 $P_D$  is the power dissipated by the device. See Table 4 and Table 5.

During operation the die-junction temperatures  $(T_J)$  should be maintained within the range specified in Table 2. The temperature of air cooling the component greatly depends on the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature  $(T_A)$  may range from 30° to 40°C. The air temperature rise within a cabinet  $(T_R)$  may be in the range of 5° to 10°C. The thermal resistance of some thermal interface material ( $\theta_{INT}$ ) may be about 1°C/W. For the purposes of this example, the  $\theta_{JC}$  value given in Table 49 that includes the thermal grease interface and is documented in note 4 is used. If a thermal pad is used,  $\theta_{INT}$  must be added.

Assuming a T<sub>I</sub> of 30°C, a T<sub>R</sub> of 5°C, a FC-PBGA package  $\theta_{JC} = 0.96$ , and a power consumption (P<sub>D</sub>) of 8.0 W, the following expression for T<sub>J</sub> is obtained:

Die-junction temperature:  $T_J = 30^{\circ}C + 5^{\circ}C + (0.96^{\circ}C/W + \theta_{SA}) \times 8.0 W$ 

The heat sink-to-ambient thermal resistance ( $\theta_{SA}$ ) versus airflow velocity for a Thermalloy heat sink #2328B is shown in Figure 47.

Assuming an air velocity of 2 m/s, we have an effective  $\theta_{SA+}$  of about 3.3°C/W, thus

 $T_{\rm J} = 30^{\circ}\text{C} + 5^{\circ}\text{C} + (0.96^{\circ}\text{C/W} + 3.3^{\circ}\text{C/W}) \times 8.0 \text{ W},$ 

resulting in a die-junction temperature of approximately 69°C which is well within the maximum operating temperature of the component.



#### Thermal

The spring mounting should be designed to apply the force only directly above the die. By localizing the force, rocking of the heat sink is minimized. One suggested mounting method attaches a plastic fence to the board to provide the structure on which the heat sink spring clips. The plastic fence also provides the opportunity to minimize the holes in the printed-circuit board and to locate them at the corners of the package. Figure 48 and provide exploded views of the plastic fence, heat sink, and spring clip.



Figure 48. Exploded Views (1) of a Heat Sink Attachment using a Plastic Fence

# NP

### System Design Information

The COP function of these processors allow a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 52 allows the COP port to independently assert  $\overline{\text{HRESET}}$  or  $\overline{\text{TRST}}$ , while ensuring that the target can drive  $\overline{\text{HRESET}}$  as well.

The COP interface has a standard header, shown in Figure 52, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

The COP header adds many benefits such as breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features. An inexpensive option can be to leave the COP header unpopulated until needed.

There is no standardized way to number the COP header; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 52 is common to all known emulators.



Figure 52. COP Connector Physical Pinout



System Design Information



### Notes:

- 1. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown here.
- 2. Populate this with a 10  $\Omega$  resistor for short-circuit/current-limiting protection.
- 3. The KEY location (pin 14) is not physically present on the COP header.
- 4. Although pin 12 is defined as a No-Connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity.
- This switch is included as a precaution for BSDL testing. The switch should be open during BSDL testing to avoid accidentally asserting the TRST line. If BSDL testing is not being performed, this switch should be closed or removed.
- 6. Asserting SRESET causes a machine check interrupt to the e500 core.

### Figure 53. JTAG Interface Connection



Device Nomenclature

# **19 Device Nomenclature**

Ordering information for the parts fully covered by this specification document is provided in Section 19.1, "Nomenclature of Parts Fully Addressed by this Document."

## **19.1** Nomenclature of Parts Fully Addressed by this Document

Table 52 provides the Freescale part numbering nomenclature for the MPC8555E. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number.

| MPC             | nnnn |                                         | t                                      | рр                                          | aa                                                                            | а                                         | r                              |
|-----------------|------|-----------------------------------------|----------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------|--------------------------------|
| Product<br>Code |      | Encryption<br>Acceleration              | Temperature<br>Range <sup>1</sup>      | Package <sup>2</sup>                        | Processor<br>Frequency <sup>3</sup>                                           | Platform<br>Frequency                     | Revision<br>Level <sup>4</sup> |
| MPC             |      | Blank = not<br>included<br>E = included | Blank = 0 to 105°C<br>C = −40 to 105°C | PX = FC-PBGA<br>VT = FC-PBGA<br>(lead free) | AJ = 533 MHz<br>AK = 600 MHz<br>AL = 667 MHz<br>AP = 833 MHz<br>AQ = 1000 MHZ | D = 266 MHz<br>E = 300 MHz<br>F = 333 MHz |                                |

### Table 52. Part Numbering Nomenclature

Notes:

1. For Temperature Range=C, Processor Frequency is limited to 667 MHz with a Platform Frequency selector of 333 MHz, Processor Frequency is limited to 533 MHz with a Platform Frequency selector of 266 MHz.

2. See Section 14, "Package and Pin Listings," for more information on available package types.

 Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.

4. Contact you local Freescale field applications engineer (FAE).



## 19.2 Part Marking

Parts are marked as the example shown in Figure 54.



### Notes:

MMMMM is the 5-digit mask number. ATWLYYWWA is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

Figure 54. Part Marking for FC-PBGA Device

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. IEEE 802.3 and 1149.1 are registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2008. All rights reserved.

Document Number: MPC8555EEC Rev. 4.2 1/2008



