

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

Ξ·ϽϚϜ

| Product Status                  | Active                                                     |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | PowerPC e500                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                             |
| Speed                           | 833MHz                                                     |
| Co-Processors/DSP               | Communications; CPM, Security; SEC                         |
| RAM Controllers                 | DDR, SDRAM                                                 |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers |                                                            |
| Ethernet                        | 10/100/1000Mbps (2)                                        |
| SATA                            | -                                                          |
| USB                             | USB 2.0 (1)                                                |
| Voltage - I/O                   | 2.5V, 3.3V                                                 |
| Operating Temperature           | 0°C ~ 105°C (TA)                                           |
| Security Features               | Cryptography, Random Number Generator                      |
| Package / Case                  | 783-BBGA, FCBGA                                            |
| Supplier Device Package         | 783-FCPBGA (29x29)                                         |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8555epxapf |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Can be partitioned into 128-Kbyte L2 cache plus 128-Kbyte SRAM
- Full ECC support on 64-bit boundary in both cache and SRAM modes
- SRAM operation supports relocation and is byte-accessible
- Cache mode supports instruction caching, data caching, or both
- External masters can force data to be allocated into the cache through programmed memory ranges or special transaction types (stashing).
- Eight-way set-associative cache organization (1024 sets of 32-byte cache lines)
- Supports locking the entire cache or selected lines
  - Individual line locks set and cleared through Book E instructions or by externally mastered transactions
- Global locking and flash clearing done through writes to L2 configuration registers
- Instruction and data locks can be flash cleared separately
- Read and write buffering for internal bus accesses
- Address translation and mapping unit (ATMU)
  - Eight local access windows define mapping within local 32-bit address space
  - Inbound and outbound ATMUs map to larger external address spaces
    - Three inbound windows plus a configuration window on PCI
    - Four inbound windows
    - Four outbound windows plus default translation for PCI
- DDR memory controller
  - Programmable timing supporting first generation DDR SDRAM
  - 64-bit data interface, up to MHz data rate
  - Four banks of memory supported, each up to 1 Gbyte
  - DRAM chip configurations from 64 Mbits to 1 Gbit with x8/x16 data ports
  - Full ECC support
  - Page mode support (up to 16 simultaneous open pages)
  - Contiguous or discontiguous memory mapping
  - Sleep mode support for self refresh DDR SDRAM
  - Supports auto refreshing
  - On-the-fly power management using CKE signal
  - Registered DIMM support
  - Fast memory access via JTAG port
  - 2.5-V SSTL2 compatible I/O
- Programmable interrupt controller (PIC)
  - Programming model is compliant with the OpenPIC architecture
  - Supports 16 programmable interrupt and processor task priority levels
  - Supports 12 discrete external interrupts
  - Supports 4 message interrupts with 32-bit messages



- 10 Mbps IEEE 802.3 MII
- 1000 Mbps IEEE 802.3z TBI
- 10/100/1000 Mbps RGMII/RTBI
- Full- and half-duplex support
- Buffer descriptors are backwards compatible with MPC8260 and MPC860T 10/100 programming models
- 9.6-Kbyte jumbo frame support
- RMON statistics support
- 2-Kbyte internal transmit and receive FIFOs
- MII management interface for control and status
- Programmable CRC generation and checking
- OCeaN switch fabric
  - Three-port crossbar packet switch
  - Reorders packets from a source based on priorities
  - Reorders packets to bypass blocked packets
  - Implements starvation avoidance algorithms
  - Supports packets with payloads of up to 256 bytes
- Integrated DMA controller
  - Four-channel controller
  - All channels accessible by both local and remote masters
  - Extended DMA functions (advanced chaining and striding capability)
  - Support for scatter and gather transfers
  - Misaligned transfer capability
  - Interrupt on completed segment, link, list, and error
  - Supports transfers to or from any local memory or I/O port
  - Selectable hardware-enforced coherency (snoop/no-snoop)
  - Ability to start and flow control each DMA channel from external 3-pin interface
  - Ability to launch DMA from single write transaction
- PCI Controllers
  - PCI 2.2 compatible
  - One 64-bit or two 32-bit PCI ports supported at 16 to 66 MHz
  - Host and agent mode support, 64-bit PCI port can be host or agent, if two 32-bit ports, only one can be an agent
  - 64-bit dual address cycle (DAC) support
  - Supports PCI-to-memory and memory-to-PCI streaming
  - Memory prefetching of PCI read accesses
  - Supports posting of processor-to-PCI and PCI-to-memory writes



Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8555E.



1. Note that  $t_{\mbox{\scriptsize SYS}}$  refers to the clock period associated with the  $\mbox{\scriptsize SYSCLK}$  signal.

### Figure 2. Overshoot/Undershoot Voltage for GV<sub>DD</sub>/OV<sub>DD</sub>/LV<sub>DD</sub>

The MPC8555E core voltage must always be provided at nominal 1.2 V (see Table 2 for actual recommended core voltage). Voltage to the processor interface I/Os are provided through separate sets of supply pins and must be provided at the voltages shown in Table 2. The input voltage threshold scales with respect to the associated I/O supply voltage.  $OV_{DD}$  and  $LV_{DD}$  based receivers are simple CMOS I/O circuits and satisfy appropriate LVCMOS type specifications. The DDR SDRAM interface uses a single-ended differential receiver referenced the externally supplied  $MV_{REF}$  signal (nominally set to  $GV_{DD}/2$ ) as is appropriate for the SSTL2 electrical signaling standard.



#### **Electrical Characteristics**

Figure 3 shows the undershoot and overshoot voltage of the PCI interface of the MPC8555E for the 3.3-V signals, respectively.



Figure 3. Maximum AC Waveforms on PCI interface for 3.3-V Signaling

## 2.1.4 Output Driver Characteristics

Table 3 provides information on the characteristics of the output driver strengths. The values are preliminary estimates.

| Driver Type                           | Programmable Output<br>Impedance ( $\Omega$ ) | Supply<br>Voltage            | Notes |
|---------------------------------------|-----------------------------------------------|------------------------------|-------|
| Local bus interface utilities signals | 25                                            | OV <sub>DD</sub> = 3.3 V     | 1     |
|                                       | 42 (default)                                  |                              |       |
| PCI signals                           | 25                                            |                              | 2     |
|                                       | 42 (default)                                  |                              |       |
| DDR signal                            | 20                                            | GV <sub>DD</sub> = 2.5 V     |       |
| TSEC/10/100 signals                   | 42                                            | LV <sub>DD</sub> = 2.5/3.3 V |       |
| DUART, system control, I2C, JTAG      | 42                                            | OV <sub>DD</sub> = 3.3 V     |       |

### Table 3. Output Drive Capability

#### Notes:

1. The drive strength of the local bus interface is determined by the configuration of the appropriate bits in PORIMPSCR.

2. The drive strength of the PCI interface is determined by the setting of the PCI\_GNT1 signal at reset.



# 4 Clock Timing

## 4.1 System Clock Timing

Table 6 provides the system clock (SYSCLK) AC timing specifications for the MPC8555E.

| Parameter/Condition       | Symbol                                | Min | Typical | Max     | Unit | Notes |
|---------------------------|---------------------------------------|-----|---------|---------|------|-------|
| SYSCLK frequency          | f <sub>SYSCLK</sub>                   | _   | _       | 166     | MHz  | 1     |
| SYSCLK cycle time         | <sup>t</sup> sysclk                   | 6.0 | _       |         | ns   | _     |
| SYSCLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>     | 0.6 | 1.0     | 1.2     | ns   | 2     |
| SYSCLK duty cycle         | t <sub>KHK</sub> /t <sub>SYSCLK</sub> | 40  | _       | 60      | %    | 3     |
| SYSCLK jitter             | —                                     | _   | _       | +/- 150 | ps   | 4, 5  |

## Table 6. SYSCLK AC Timing Specifications

Notes:

1. **Caution:** The CCB to SYSCLK ratio and e500 core to CCB ratio settings must be chosen such that the resulting SYSCLK frequency, e500 (core) frequency, and CCB frequency do not exceed their respective maximum or minimum operating frequencies.

2. Rise and fall times for SYSCLK are measured at 0.6 and 2.7 V.

3. Timing is guaranteed by design and characterization.

4. This represents the total input jitter-short term and long term-and is guaranteed by design.

5. For spread spectrum clocking, guidelines are  $\pm 1\%$  of the input frequency with a maximum of 60 kHz of modulation regardless of the input frequency.

## 4.2 TSEC Gigabit Reference Clock Timing

Table 7 provides the TSEC gigabit reference clock (EC\_GTX\_CLK125) AC timing specifications for the MPC8555E.

| Table 7. EC | _GTX_ | CLK125 | AC . | Timing | Specifications |
|-------------|-------|--------|------|--------|----------------|
|-------------|-------|--------|------|--------|----------------|

| Parameter/Condition                                  | Symbol                                | Min      | Typical | Max      | Unit | Notes |
|------------------------------------------------------|---------------------------------------|----------|---------|----------|------|-------|
| EC_GTX_CLK125 frequency                              | f <sub>G125</sub>                     | —        | 125     | _        | MHz  |       |
| EC_GTX_CLK125 cycle time                             | t <sub>G125</sub>                     | —        | 8       | _        | ns   | _     |
| EC_GTX_CLK125 rise time                              | t <sub>G125R</sub>                    | —        | —       | 1.0      | ns   | 1     |
| EC_GTX_CLK125 fall time                              | t <sub>G125F</sub>                    | —        | —       | 1.0      | ns   | 1     |
| EC_GTX_CLK125 duty cycle<br>GMII, TBI<br>RGMII, RTBI | t <sub>G125H</sub> /t <sub>G125</sub> | 45<br>47 | _       | 55<br>53 | %    | 1, 2  |

Notes:

1. Timing is guaranteed by design and characterization.

2. EC\_GTX\_CLK125 is used to generate GTX clock for TSEC transmitter with 2% degradation. EC\_GTX\_CLK125 duty cycle can be loosened from 47/53% as long as PHY device can tolerate the duty cycle generated by GTX\_CLK of TSEC.



# 6 DDR SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8555E.

## 6.1 DDR SDRAM DC Electrical Characteristics

Table 11 provides the recommended operating conditions for the DDR SDRAM component(s) of the MPC8555E.

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | —     |
| Output leakage current                          | I <sub>OZ</sub>   | -10                      | 10                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>ОН</sub>   | -15.2                    | —                        | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 15.2                     | —                        | mA   | —     |
| MV <sub>REF</sub> input leakage current         | I <sub>VREF</sub> | —                        | 5                        | μA   | —     |

Table 11. DDR SDRAM DC Electrical Characteristics

#### Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

- MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.
- 3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.
- 4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

### Table 12 provides the DDR capacitance.

### Table 12. DDR SDRAM Capacitance

| Parameter/Condition                         | Symbol           | Min | Max | Unit | Notes |
|---------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, MSYNC_IN | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS     | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 2.5 V ± 0.125 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak to peak) = 0.2 V.



### Table 14. DDR SDRAM Output AC Timing Specifications for Source Synchronous Mode (continued)

At recommended operating conditions with  $GV_{DD}$  of 2.5 V ± 5%.

| Parameter                                                                          | Symbol <sup>1</sup>                         | Min                         | Мах                         | Unit | Notes |
|------------------------------------------------------------------------------------|---------------------------------------------|-----------------------------|-----------------------------|------|-------|
| MCS(n) output hold with respect to MCK<br>333 MHz<br>266 MHz<br>200 MHz            | t <sub>DDKHCX</sub>                         | 2.0<br>2.65<br>3.8          | _                           | ns   | 4     |
| MCK to MDQS<br>333 MHz<br>266 MHz<br>200 MHz                                       | t <sub>ddkhmh</sub>                         | -0.9<br>-1.1<br>-1.2        | 0.3<br>0.5<br>0.6           | ns   | 5     |
| MDQ/MECC/MDM output setup with respect to<br>MDQS<br>333 MHz<br>266 MHz<br>200 MHz | <sup>t</sup> ddkhds,<br><sup>t</sup> ddklds | 900<br>900<br>1200          | _                           | ps   | 6     |
| MDQ/MECC/MDM output hold with respect to<br>MDQS<br>333 MHz<br>266 MHz<br>200 MHz  | <sup>t</sup> ddkhdx,<br><sup>t</sup> ddkldx | 900<br>900<br>1200          | _                           | ps   | 6     |
| MDQS preamble start                                                                | t <sub>DDKHMP</sub>                         | $-0.5 \times t_{MCK} - 0.9$ | $-0.5 \times t_{MCK} + 0.3$ | ns   | 7     |
| MDQS epilogue end                                                                  | t <sub>DDKLME</sub>                         | -0.9                        | 0.3                         | ns   | 7     |

#### Notes:

The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
</sub>

- 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V.
- In the source synchronous mode, MCK/MCK can be shifted in 1/4 applied cycle increments through the Clock Control Register. For the skew measurements referenced for t<sub>AOSKEW</sub> it is assumed that the clock adjustment is set to align the address/command valid with the rising edge of MCK.
- 4. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the Clock Control register is set to adjust the memory clocks by 1/2 applied cycle. The MCSx pins are separated from the ADDR/CMD (address and command) bus in the HW spec. This was separated because the MCSx pins typically have different loadings than the rest of the address and command bus, even though they have the same timings.
- 5. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). In the source synchronous mode, MDQS can launch later than MCK by 0.3 ns at the maximum. However, MCK may launch later than MDQS by as much as 0.9 ns. t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. In source synchronous mode, this typically is set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters have been set to the same adjustment value. See the *MPC8555E PowerQUICC™ III Integrated Communications Processor Reference Manual* for a description and understanding of the timing modifications enabled by use of these bits.
- 6. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the MPC8555E.
- 7. All outputs are referenced to the rising edge of MCK(n) at the pins of the MPC8555E. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.



## 8.2.3.2 MII Receive AC Timing Specifications

Table 23 provides the MII receive AC timing specifications.

#### Table 23. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}$  of 3.3 V ± 5%.

| Parameter/Condition                         | Symbol <sup>1</sup>                                  | Min  | Тур | Мах | Unit |
|---------------------------------------------|------------------------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub> 2                                   | _    | 400 | _   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                                     | _    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub>                  | 35   | _   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                                  | 10.0 | _   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                                  | 10.0 | _   | —   | ns   |
| RX_CLK clock rise and fall time             | t <sub>MRXR</sub> , t <sub>MRXF</sub> <sup>2,3</sup> | 1.0  | _   | 4.0 | ns   |

#### Notes:

1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3.Guaranteed by design.

Figure 11 shows the MII receive AC timing diagram.



Figure 11. MII Receive AC Timing Diagram



Ethernet: Three-Speed, MII Management

## 8.2.4 TBI AC Timing Specifications

This section describes the TBI transmit and receive AC timing specifications.

## 8.2.4.1 TBI Transmit AC Timing Specifications

Table 24 provides the MII transmit AC timing specifications.

### Table 24. TBI Transmit AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> of 3.3 V  $\pm$  5%.

| Parameter/Condition                                                | Symbol <sup>1</sup>                                  | Min | Тур | Мах | Unit |
|--------------------------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                                               | t <sub>TTX</sub>                                     | _   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                                                 | t <sub>TTXH</sub> /t <sub>TTX</sub>                  | 40  | —   | 60  | %    |
| GMII data TCG[9:0], TX_ER, TX_EN setup time<br>GTX_CLK going high  | <sup>t</sup> ttkhdv                                  | 2.0 | —   | —   | ns   |
| GMII data TCG[9:0], TX_ER, TX_EN hold time from GTX_CLK going high | <sup>t</sup> тткнdx                                  | 1.0 | —   | —   | ns   |
| GTX_CLK clock rise and fall time                                   | t <sub>TTXR</sub> , t <sub>TTXF</sub> <sup>2,3</sup> |     |     | 1.0 | ns   |

Notes:

1. The symbols used for timing specifications herein follow the pattern of  $t_{(first two letters of functional block)(signal)(state block)}$ 

(inst two letters of inicition a block)(signal)(state) for outputs. For example,  $t_{TTKHDV}$  symbolizes the TBI transmit timing (TT) with respect to the time from  $t_{TTX}$  (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also,  $t_{TTKHDX}$  symbolizes the TBI transmit timing (TT) with respect to the time from  $t_{TTX}$  (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also,  $t_{TTKHDX}$  symbolizes the TBI transmit timing (TT) with respect to the time from  $t_{TTX}$  (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For example, the subscript of  $t_{TTX}$  represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. Signal timings are measured at 0.7 V and 1.9 V voltage levels.

3. Guaranteed by design.

Figure 12 shows the TBI transmit AC timing diagram.



Figure 12. TBI Transmit AC Timing Diagram





Figure 14 shows the RBMII and RTBI AC timing and multiplexing diagrams.

Figure 14. RGMII and RTBI AC Timing and Multiplexing Diagrams

## 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (TSEC) (10/100/1000 Mbps)—GMII/MII/TBI/RGMII/RTBI Electrical Characteristics."

## 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 27.

| Parameter              | Symbol           | Conditions                |                        | Min  | Мах                    | Unit |
|------------------------|------------------|---------------------------|------------------------|------|------------------------|------|
| Supply voltage (3.3 V) | OV <sub>DD</sub> | —                         |                        | 3.13 | 3.47                   | V    |
| Output high voltage    | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | $LV_{DD} = Min$        | 2.10 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | LV <sub>DD</sub> = Min | GND  | 0.50                   | V    |
| Input high voltage     | V <sub>IH</sub>  | —                         |                        | 1.70 | —                      | V    |
| Input low voltage      | V <sub>IL</sub>  | _                         |                        | —    | 0.90                   | V    |



| Parameter          | Symbol          | Conditions             |                                      | Min  | Мах | Unit |
|--------------------|-----------------|------------------------|--------------------------------------|------|-----|------|
| Input high current | I <sub>IH</sub> | LV <sub>DD</sub> = Max | V <sub>IN</sub> <sup>1</sup> = 2.1 V | —    | 40  | μA   |
| Input low current  | ١ <sub>١L</sub> | LV <sub>DD</sub> = Max | V <sub>IN</sub> = 0.5 V              | -600 | —   | μA   |

| Tahla 27 | MII Manadome     | nt DC Electrical | Charactoristics | (continued) |
|----------|------------------|------------------|-----------------|-------------|
|          | i wini wianayeme |                  | Characteristics | (continueu) |

Note:

1. Note that the symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1 and Table 2.

## 8.3.2 MII Management AC Electrical Specifications

Table 28 provides the MII management AC timing specifications.

### Table 28. MII Management AC Timing Specifications

At recommended operating conditions with LV<sub>DD</sub> is 3.3 V  $\pm$  5%.

| Parameter/Condition        | Symbol <sup>1</sup> | Min   | Тур | Мах                             | Unit | Notes |
|----------------------------|---------------------|-------|-----|---------------------------------|------|-------|
| MDC frequency              | f <sub>MDC</sub>    | 0.893 | _   | 10.4                            | MHz  | 2     |
| MDC period                 | t <sub>MDC</sub>    | 96    |     | 1120                            | ns   |       |
| MDC clock pulse width high | t <sub>MDCH</sub>   | 32    |     | _                               | ns   |       |
| MDC to MDIO valid          | t <sub>MDKHDV</sub> |       |     | 2*[1/(f <sub>ccb_clk</sub> /8)] | ns   | 3     |
| MDC to MDIO delay          | t <sub>MDKHDX</sub> | 10    |     | 2*[1/(f <sub>ccb_clk</sub> /8)] | ns   | 3     |
| MDIO to MDC setup time     | t <sub>MDDVKH</sub> | 5     |     | _                               | ns   |       |
| MDIO to MDC hold time      | t <sub>MDDXKH</sub> | 0     |     | _                               | ns   |       |
| MDC rise time              | t <sub>MDCR</sub>   | _     |     | 10                              | ns   |       |
| MDC fall time              | t <sub>MDHF</sub>   | _     | _   | 10                              | ns   |       |

Notes:

 The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

2. This parameter is dependent on the system clock speed (that is, for a system clock of 267 MHz, the delay is 70 ns and for a system clock of 333 MHz, the delay is 58 ns).

3. This parameter is dependent on the CCB clock speed (that is, for a CCB clock of 267 MHz, the delay is 60 ns and for a CCB clock of 333 MHz, the delay is 48 ns).

4. Guaranteed by design.

СРМ

| Characteristic              | Symbol <sup>2</sup> | Min <sup>3</sup> | Unit |
|-----------------------------|---------------------|------------------|------|
| TDM inputs/SI—hold time     | t <sub>TDIXKH</sub> | 3                | ns   |
| PIO inputs—input setup time | t <sub>PIIVKH</sub> | 8                | ns   |
| PIO inputs—input hold time  | t <sub>PIIXKH</sub> | 1                | ns   |
| COL width high (FCC)        | t <sub>FCCH</sub>   | 1.5              | CLK  |

## Table 33. CPM Input AC Timing Specifications <sup>1</sup> (continued)

#### Notes:

- 1. Input specifications are measured from the 50% level of the signal to the 50% level of the rising edge of CLKIN. Timings are measured at the pin.
- 2. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FIIVKH</sub> symbolizes the FCC inputs internal timing (FI) with respect to the time the input signals (I) reaching the valid state (V) relative to the reference clock t<sub>FCC</sub> (K) going to the high (H) state or setup time. And t<sub>TDIXKH</sub> symbolizes the TDM timing (TD) with respect to the time the input signals (I) reach the invalid state (X) relative to the reference clock t<sub>FCC</sub> (K) going to the high (H) state or setup time.
- 3. PIO and TIMER inputs and outputs are asynchronous to SYSCLK or any other externally visible clock. PIO/TIMER inputs are internally synchronized to the CPM internal clock. PIO/TIMER outputs should be treated as asynchronous.

| Characteristic                                  | Symbol <sup>2</sup> | Min | Max | Unit |
|-------------------------------------------------|---------------------|-----|-----|------|
| FCC outputs—internal clock (NMSI) delay         | t <sub>FIKHOX</sub> | 1   | 5.5 | ns   |
| FCC outputs—external clock (NMSI) delay         | t <sub>FEKHOX</sub> | 2   | 8   | ns   |
| SCC/SMC/SPI outputs—internal clock (NMSI) delay | t <sub>NIKHOX</sub> | 0.5 | 10  | ns   |
| SCC/SMC/SPI outputs—external clock (NMSI) delay | t <sub>NEKHOX</sub> | 2   | 8   | ns   |
| TDM outputs/SI delay                            | t <sub>токнох</sub> | 2.5 | 11  | ns   |
| PIO outputs delay                               | t <sub>PIKHOX</sub> | 1   | 11  | ns   |

## Table 34. CPM Output AC Timing Specifications <sup>1</sup>

#### Notes:

- 1. Output specifications are measured from the 50% level of the rising edge of CLKIN to the 50% level of the signal. Timings are measured at the pin.
- 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>FIKHOX</sub> symbolizes the FCC inputs internal timing (FI) for the time t<sub>FCC</sub> memory clock reference (K) goes from the high state (H) until outputs (O) are invalid (X).</sub>

Figure 23 provides the AC test load for the CPM.



Figure 23. CPM AC Test Load



СРМ

### Table 35. I2C Timing (continued)

| Characteristic            | Expression         | All Freq                        | Unit                       |      |
|---------------------------|--------------------|---------------------------------|----------------------------|------|
| Characteristic            | LAPIession         | Min                             | Мах                        | Onit |
| SDA/SCL fall time         | t <sub>SFALL</sub> | -                               | 1/(33 * f <sub>SCL</sub> ) | S    |
| Stop condition setup time | t <sub>SCHDH</sub> | 2/(divider * f <sub>SCL</sub> ) | -                          | S    |

#### Notes:

1. F<sub>MAX</sub> = BRGCLK/(min\_divider\*prescale. Where prescaler=25-I2MODE[PDIV]; and min\_divider=12 if digital filter disabled and 18 if enabled.

Example #1: if I2MODE[PDIV]=11 (prescaler=4) and I2MODE[FLT]=0 (digital filter disabled) then FMAX=BRGCLK/48 Example #2: if I2MODE[PDIV]=00 (prescaler=32) and I2MODE[FLT]=1 (digital filter enabled) then FMAX=BRGCLK/576 2. divider = f<sub>SCI</sub> /prescaler.

In master mode: divider=BRGCLK/(f<sub>SCL</sub>\*prescaler)=2\*(I2BRG[DIV]+3)

In slave mode: divider=BRGCLK/(f<sub>SCL</sub>\*prescaler)



Figure 31. CPM I2C Bus Timing Diagram



The following two tables are examples of I2C AC parameters at I2C clock value of 100k and 400k respectively.

| Characteristic                      | Expression         | Frequenc | y = 100 kHz | Unit |
|-------------------------------------|--------------------|----------|-------------|------|
| Characteristic                      | Expression         | Min      | Max         | Unit |
| SCL clock frequency (slave)         | f <sub>SCL</sub>   | —        | 100         | kHz  |
| SCL clock frequency (master)        | f <sub>SCL</sub>   | —        | 100         | kHz  |
| Bus free time between transmissions | t <sub>SDHDL</sub> | 4.7      | —           | μs   |
| Low period of SCL                   | t <sub>SCLCH</sub> | 4.7      | —           | μs   |
| High period of SCL                  | t <sub>SCHCL</sub> | 4        | —           | μs   |
| Start condition setup time          | t <sub>SCHDL</sub> | 2        | —           | μs   |
| Start condition hold time           | t <sub>SDLCL</sub> | 3        | —           | μs   |
| Data hold time                      | t <sub>SCLDX</sub> | 2        | —           | μs   |
| Data setup time                     | t <sub>SDVCH</sub> | 3        | —           | μs   |
| SDA/SCL rise time                   | t <sub>SRISE</sub> | —        | 1           | μs   |
| SDA/SCL fall time (master)          | t <sub>SFALL</sub> | _        | 303         | ns   |
| Stop condition setup time           | t <sub>SCHDH</sub> | 2        | _           | μs   |

## Table 36. CPM I2C Timing (f<sub>SCL</sub>=100 kHz)

## Table 37. CPM I2C Timing (f<sub>SCL</sub>=400 kHz)

| Characteristic                      | Expression         | Frequency | Unit |      |
|-------------------------------------|--------------------|-----------|------|------|
|                                     | Expression         | Min       | Мах  | Onit |
| SCL clock frequency (slave)         | f <sub>SCL</sub>   | —         | 400  | kHz  |
| SCL clock frequency (master)        | f <sub>SCL</sub>   | —         | 400  | kHz  |
| Bus free time between transmissions | t <sub>SDHDL</sub> | 1.2       | _    | μs   |
| Low period of SCL                   | t <sub>SCLCH</sub> | 1.2       |      | μs   |
| High period of SCL                  | t <sub>SCHCL</sub> | 1         | —    | μs   |
| Start condition setup time          | t <sub>SCHDL</sub> | 420       | —    | ns   |
| Start condition hold time           | t <sub>SDLCL</sub> | 630       | —    | ns   |
| Data hold time                      | t <sub>SCLDX</sub> | 420       | —    | ns   |
| Data setup time                     | t <sub>SDVCH</sub> | 630       | —    | ns   |
| SDA/SCL rise time                   | t <sub>SRISE</sub> | —         | 250  | ns   |
| SDA/SCL fall time                   | t <sub>SFALL</sub> |           | 75   | ns   |
| Stop condition setup time           | t <sub>SCHDH</sub> | 420       | _    | ns   |



Figure 32 provides the AC test load for TDO and the boundary-scan outputs of the MPC8555E.



Figure 32. AC Test Load for the JTAG Interface

Figure 33 provides the JTAG clock input timing diagram.



 $VM = Midpoint Voltage (OV_{DD}/2)$ 

Figure 33. JTAG Clock Input Timing Diagram

Figure 34 provides the TRST timing diagram.



Figure 34. TRST Timing Diagram

Figure 35 provides the boundary-scan timing diagram.



VM = Midpoint Voltage (OV<sub>DD</sub>/2)





Table 40 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8555E.

## Table 40. I<sup>2</sup>C AC Electrical Specifications

All values refer to  $V_{IH}$  (min) and  $V_{IL}$  (max) levels (see Table 39).

| Parameter                                                                                    | Symbol <sup>1</sup>              | Min                                  | Мах                  | Unit |
|----------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------|----------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>                 | 0                                    | 400                  | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub> 6              | 1.3                                  | _                    | μs   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub> 6              | 0.6                                  | _                    | μs   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> <sup>6</sup> | 0.6                                  | _                    | μs   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> 6            | 0.6                                  | _                    | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> 6            | 100                                  | _                    | ns   |
| Data hold time:<br>CBUS compatible masters<br>I <sup>2</sup> C bus devices                   | t <sub>I2DXKL</sub>              | 0 <sup>2</sup>                       | <br>0.9 <sup>3</sup> | μs   |
| Rise time of both SDA and SCL signals                                                        | t <sub>I2CR</sub>                | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300                  | ns   |
| Fall time of both SDA and SCL signals                                                        | t <sub>I2CF</sub>                | 20 + 0.1 C <sub>b</sub> <sup>4</sup> | 300                  | ns   |
| Set-up time for STOP condition                                                               | t <sub>I2PVKH</sub>              | 0.6                                  | _                    | μs   |
| Bus free time between a STOP and START condition                                             | t <sub>I2KHDX</sub>              | 1.3                                  | _                    | μs   |
| Noise margin at the LOW level for each connected device (including hysteresis)               | V <sub>NL</sub>                  | $0.1 \times OV_{DD}$                 | _                    | V    |
| Noise margin at the HIGH level for each connected device (including hysteresis)              | V <sub>NH</sub>                  | $0.2 \times OV_{DD}$                 | _                    | V    |

#### Notes:

- 1. The symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>
- MPC8555E provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- 3. The maximum  $t_{I2DVKH}$  has only to be met if the device does not stretch the LOW period ( $t_{I2CL}$ ) of the SCL signal.
- 4.  $C_B$  = capacitance of one bus line in pF.
- 5. Guaranteed by design.



## **13.2 PCI AC Electrical Specifications**

This section describes the general AC timing parameters of the PCI bus of the MPC8555E. Note that the SYSCLK signal is used as the PCI input clock. Table 42 provides the PCI AC timing specifications at 66 MHz.

### NOTE

PCI Clock can be PCI1\_CLK or SYSCLK based on POR config input.

### NOTE

The input setup time does not meet the PCI specification.

### Table 42. PCI AC Timing Specifications at 66 MHz

| Parameter                               | Symbol <sup>1</sup> | Min                 | Max | Unit   | Notes    |
|-----------------------------------------|---------------------|---------------------|-----|--------|----------|
| Clock to output valid                   | <sup>t</sup> PCKHOV |                     | 6.0 | ns     | 2, 3     |
| Output hold from Clock                  | t <sub>PCKHOX</sub> | 2.0                 | —   | ns     | 2, 9     |
| Clock to output high impedance          | t <sub>PCKHOZ</sub> | —                   | 14  | ns     | 2, 3, 10 |
| Input setup to Clock                    | t <sub>PCIVKH</sub> | 3.3                 | —   | ns     | 2, 4, 9  |
| Input hold from Clock                   | t <sub>PCIXKH</sub> | 0                   | —   | ns     | 2, 4, 9  |
| REQ64 to HRESET <sup>9</sup> setup time | t <sub>PCRVRH</sub> | $10 \times t_{SYS}$ | —   | clocks | 5, 6, 10 |
| HRESET to REQ64 hold time               | t <sub>PCRHRX</sub> | 0                   | 50  | ns     | 6, 10    |
| HRESET high to first FRAME assertion    | t <sub>PCRHFV</sub> | 10                  |     | clocks | 7, 10    |

Notes:

Note that the symbols used for timing specifications herein follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the SYSCLK clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the frame signal (F) going to the valid (V) state.

2. See the timing measurement conditions in the PCI 2.2 Local Bus Specifications.

3. For purposes of active/float timing measurements, the Hi-Z or off state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

4. Input timings are measured at the pin.

5. The timing parameter t<sub>SYS</sub> indicates the minimum and maximum CLK cycle times for the various specified frequencies. The system clock period must be kept within the minimum and maximum defined ranges. For values see Section 15, "Clocking."

- 6. The setup and hold time is with respect to the rising edge of HRESET.
- 7. The timing parameter t<sub>PCRHFV</sub> is a minimum of 10 clocks rather than the minimum of 5 clocks in the PCI 2.2 Local Bus Specifications.
- 8. The reset assertion timing requirement for  $\overline{\text{HRESET}}$  is 100  $\mu\text{s}.$
- 9. Guaranteed by characterization.

10.Guaranteed by design.

Figure 16 provides the AC test load for PCI.



Figure 39. PCI AC Test Load

## Table 43. MPC8555E Pinout Listing (continued)

| Signal                     | Package Pin Number                                                                                                                                                                                                                                                                                                                               | Pin Type | Power<br>Supply  | Notes |  |  |
|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|-------|--|--|
| PCI2_GNT[1:4]              | AD18, AE18, AE19, AD19                                                                                                                                                                                                                                                                                                                           | 0        | OV <sub>DD</sub> | 5, 9  |  |  |
| PCI2_IDSEL                 | AC22                                                                                                                                                                                                                                                                                                                                             | I        | OV <sub>DD</sub> | —     |  |  |
| PCI2_IRDY                  | AD20                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI2_PERR                  | AC20                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI2_REQ[0]                | AD21                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | —     |  |  |
| PCI2_REQ[1:4]              | AE21, AD22, AE22, AC23                                                                                                                                                                                                                                                                                                                           | I        | OV <sub>DD</sub> | —     |  |  |
| PCI2_SERR                  | AE20                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2,4   |  |  |
| PCI2_STOP                  | AC21                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |  |  |
| PCI2_TRDY                  | AC19                                                                                                                                                                                                                                                                                                                                             | I/O      | OV <sub>DD</sub> | 2     |  |  |
| DDR SDRAM Memory Interface |                                                                                                                                                                                                                                                                                                                                                  |          |                  |       |  |  |
| MDQ[0:63]                  | M26, L27, L22, K24, M24, M23, K27, K26, K22, J28,<br>F26, E27, J26, J23, H26, G26, C26, E25, C24, E23,<br>D26, C25, A24, D23, B23, F22, J21, G21, G22, D22,<br>H21, E21, N18, J18, D18, L17, M18, L18, C18, A18,<br>K17, K16, C16, B16, G17, L16, A16, L15, G15, E15,<br>C14, K13, C15, D15, E14, D14, D13, E13, D12, A11,<br>F13, H13, A13, B12 | I/O      | GV <sub>DD</sub> |       |  |  |
| MECC[0:7]                  | N20, M20, L19, E19, C21, A21, G19, A19                                                                                                                                                                                                                                                                                                           | I/O      | GV <sub>DD</sub> |       |  |  |
| MDM[0:8]                   | L24, H28, F24, L21, E18, E16, G14, B13, M19                                                                                                                                                                                                                                                                                                      | 0        | GV <sub>DD</sub> | —     |  |  |
| MDQS[0:8]                  | L26, J25, D25, A22, H18, F16, F14, C13, C20                                                                                                                                                                                                                                                                                                      | I/O      | GV <sub>DD</sub> | —     |  |  |
| MBA[0:1]                   | B18, B19                                                                                                                                                                                                                                                                                                                                         | 0        | GV <sub>DD</sub> |       |  |  |
| MA[0:14]                   | N19, B21, F21, K21, M21, C23, A23, B24, H23, G24,<br>K19, B25, D27, J14, J13                                                                                                                                                                                                                                                                     | 0        | GV <sub>DD</sub> | _     |  |  |
| MWE                        | D17                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | —     |  |  |
| MRAS                       | F17                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | —     |  |  |
| MCAS                       | J16                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | —     |  |  |
| MCS[0:3]                   | H16, G16, J15, H15                                                                                                                                                                                                                                                                                                                               | 0        | GV <sub>DD</sub> | —     |  |  |
| MCKE[0:1]                  | E26, E28                                                                                                                                                                                                                                                                                                                                         | 0        | GV <sub>DD</sub> | 11    |  |  |
| MCK[0:5]                   | J20, H25, A15, D20, F28, K14                                                                                                                                                                                                                                                                                                                     | 0        | GV <sub>DD</sub> | —     |  |  |
| MCK[0:5]                   | F20, G27, B15, E20, F27, L14                                                                                                                                                                                                                                                                                                                     | 0        | GV <sub>DD</sub> | —     |  |  |
| MSYNC_IN                   | M28                                                                                                                                                                                                                                                                                                                                              | I        | GV <sub>DD</sub> | 22    |  |  |
| MSYNC_OUT                  | N28                                                                                                                                                                                                                                                                                                                                              | 0        | GV <sub>DD</sub> | 22    |  |  |
|                            | Local Bus Controller Interface                                                                                                                                                                                                                                                                                                                   |          |                  |       |  |  |
| LA[27]                     | U18                                                                                                                                                                                                                                                                                                                                              | 0        | OV <sub>DD</sub> | 5, 9  |  |  |





# 16 Thermal

This section describes the thermal specifications of the MPC8555E.

## 16.1 Thermal Characteristics

Table 49 provides the package thermal characteristics for the MPC8555E.

| Characteristic                                                          | Symbol                 | Value | Unit | Notes |
|-------------------------------------------------------------------------|------------------------|-------|------|-------|
| Junction-to-ambient Natural Convection on four layer board (2s2p)       | $R_{	extsf{	heta}JMA}$ | 17    | °C/W | 1, 2  |
| Junction-to-ambient (@200 ft/min or 1.0 m/s) on four layer board (2s2p) | $R_{	extsf{	heta}JMA}$ | 14    | °C/W | 1, 2  |
| Junction-to-ambient (@400 ft/min or 2.0 m/s) on four layer board (2s2p) | $R_{	extsf{	heta}JMA}$ | 13    | °C/W | 1, 2  |
| Junction-to-board thermal                                               | $R_{\theta J B}$       | 10    | °C/W | 3     |
| Junction-to-case thermal                                                | $R_{	extsf{	heta}JC}$  | 0.96  | °C/W | 4     |

Notes

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance

- 2. Per JEDEC JESD51-6 with the board horizontal.
- 3. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 4. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). Cold plate temperature is used for case temperature; measured value includes the thermal resistance of the interface layer.

## **16.2 Thermal Management Information**

This section provides thermal management information for the flip chip plastic ball grid array (FC-PBGA) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material. The recommended attachment method to the heat sink is illustrated in Figure 43. The heat sink should be attached to the printed-circuit board with the spring force centered over the die. This spring force should not exceed 10 pounds force.



the heat sink should be slowly removed. Heating the heat sink to 40–50°C with an air gun can soften the interface material and make the removal easier. The use of an adhesive for heat sink attach is not recommended.



Figure 46. Thermal Performance of Select Thermal Interface Materials

The system board designer can choose between several types of thermal interface. There are several commercially-available thermal interfaces provided by the following vendors:

| Chomerics, Inc.                  | 781-935-4850 |
|----------------------------------|--------------|
| 77 Dragon Ct.                    |              |
| Woburn, MA 01888-4014            |              |
| Internet: www.chomerics.com      |              |
| Dow-Corning Corporation          | 800-248-2481 |
| Dow-Corning Electronic Materials |              |
| 2200 W. Salzburg Rd.             |              |
| Midland, MI 48686-0997           |              |
| Internet: www.dowcorning.com     |              |
| Shin-Etsu MicroSi, Inc.          | 888-642-7674 |
| 10028 S. 51st St.                |              |
| Phoenix, AZ 85044                |              |
| Internet: www.microsi.com        |              |
| The Bergquist Company            | 800-347-4572 |
| 18930 West 78 <sup>th</sup> St.  |              |