Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 64MHz | | Connectivity | I <sup>2</sup> C, MMC, SPI, SSC, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V | | Data Converters | A/D 8x10/12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-VFQFN Exposed Pad | | Supplier Device Package | 48-QFN (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/atmel/atsam3s1aa-mu | Figure 2-3. SAM3S 48-pin Version Block Diagram ## 3. Signal Description Table 3-1 gives details on the signal names classified by peripheral. Table 3-1. Signal Description List | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | | |--------------|----------------------------------------------------------------------|---------------|-----------------|-------------------|--------------------------------------------------------------------------------------------------|--| | | Power S | Supplies | | | | | | VDDIO | Peripherals I/O Lines and USB transceiver Power Supply | Power | | | 1.62V to 3.6V | | | VDDIN | Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply | Power | | | 1.8V to 3.6V <sup>(4)</sup> | | | VDDOUT | Voltage Regulator Output | Power | | | 1.8V Output | | | VDDPLL | Oscillator and PLL Power Supply | Power | | | 1.62 V to 1.95V | | | VDDCORE | Power the core, the embedded memories and the peripherals | Power | | | 1.62V to 1.95V | | | GND | Ground | Ground | | | | | | | Clocks, Oscilla | ators and PLI | _S | ! | | | | XIN | Main Oscillator Input | Input | | | Reset State: | | | XOUT | Main Oscillator Output | Output | | | - PIO Input | | | XIN32 | Slow Clock Oscillator Input | Input | | | - Internal Pull-up disabled | | | XOUT32 | Slow Clock Oscillator Output | Output | | VDDIO | - Schmitt Trigger enabled <sup>(1)</sup> | | | PCK0 - PCK2 | Programmable Clock Output | Output | | | Reset State: - PIO Input - Internal Pull-up enabled - Schmitt Trigger enabled <sup>(1)</sup> | | | | Serial Wire/JTAG De | ebug Port - S | WJ-DP | | | | | TCK/SWCLK | Test Clock/Serial Wire Clock | Input | | | _ | | | TDI | Test Data In | Input | | | Reset State: - SWJ-DP Mode | | | TDO/TRACESWO | Test Data Out / Trace Asynchronous Data<br>Out | Output | | VDDIO | - Internal pull-up disabled - Schmitt Trigger enabled <sup>(1)</sup> | | | TMS/SWDIO | Test Mode Select /Serial Wire Input/Output | Input / I/O | | | Committe miggor onabled | | | JTAGSEL | JTAG Selection | Input | High | | Permanent Internal pull-down | | | | Flash M | /lemory | | | | | | ERASE | Flash and NVM Configuration Bits Erase<br>Command | Input | High | VDDIO | Reset State: - Erase Input - Internal pull-down enabled - Schmitt Trigger enabled <sup>(1)</sup> | | | | Rese | t/Test | | | | | | NRST | Synchronous Microcontroller Reset | I/O | Low | VDDIO | Permanent Internal pull-up | | | TST | Test Select | Input | | | Permanent Internal pull-down | | Table 3-1. Signal Description List (Continued) | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | |--------------------------|---------------------------------------------|--------------------|-----------------|-------------------|--------------------------------------------------------------------------------| | | Synchronous Seri | al Controller | - SSC | | | | TD | SSC Transmit Data | Output | | | | | RD | SSC Receive Data | Input | | | | | TK | SSC Transmit Clock | I/O | | | | | RK | SSC Receive Clock | I/O | | | | | TF | SSC Transmit Frame Sync | I/O | | | | | RF | SSC Receive Frame Sync | I/O | | | | | | Timer/Co | unter - TC | | | | | TCLKx | TC Channel x External Clock Input | Input | | | | | TIOAx | TC Channel x I/O Line A | I/O | | | | | TIOBx | TC Channel x I/O Line B | I/O | | | | | | Pulse Width Modulati | on Controlle | r- PWMC | 1 | | | PWMHx | PWM Waveform Output High for channel x | Output | | | | | PWMLx | PWM Waveform Output Low for channel x | Output | | | only output in<br>complementary mode when<br>dead time insertion is<br>enabled | | PWMFI0 | PWM Fault Input | Input | | | | | | Serial Periphera | I Interface - | SPI | | | | MISO | Master In Slave Out | I/O | | | | | MOSI | Master Out Slave In | I/O | | | | | SPCK | SPI Serial Clock | I/O | | | | | SPI_NPCS0 | SPI Peripheral Chip Select 0 | I/O | Low | | | | SPI_NPCS1 -<br>SPI_NPCS3 | SPI Peripheral Chip Select | Output | Low | | | | | Two-Wire In | terface- TWI | | | | | TWDx | TWIx Two-wire Serial Data | I/O | | | | | TWCKx | TWIx Two-wire Serial Clock | I/O | | | | | | Ana | alog | | | | | ADVREF | ADC, DAC and Analog Comparator<br>Reference | Analog | | | | | | Analog-to-Digital | Converter - | ADC | | | | AD0 - AD14 | Analog Inputs | Analog,<br>Digital | | | | | ADTRG | ADC Trigger | Input | | VDDIO | | | | 12-bit Digital-to-Ana | log Converte | er - DAC | | | | DAC0 - DAC1 | Analog output | Analog,<br>Digital | | | | | DACTRG | DAC Trigger | Input | | VDDIO | | | | I . | 1 | 1 | 1 | 1 | ### 4.3.1 48-Lead LQFP and QFN Pinout **Table 4-4.** 48-pin SAM3S4/2/1A Pinout | Iable | 4-4. 40-piii 3Aivi334/2/ i | | | | |-------|----------------------------|----|--|--| | 1 | ADVREF | 13 | | | | 2 | GND | 14 | | | | 3 | PB0/AD4 | 15 | | | | 4 | PB1/AD5 | 16 | | | | 5 | PB2/AD6 | 17 | | | | 6 | PB3/AD7 | 18 | | | | 7 | VDDIN | 19 | | | | 8 | VDDOUT | 20 | | | | 9 | PA17/PGMD5/<br>AD0 | 21 | | | | 10 | PA18/PGMD6/<br>AD1 | 22 | | | | 11 | PA19/PGMD7/<br>AD2 | 23 | | | | 12 | PA20/AD3 | 24 | | | | 13 | VDDIO | |----|-------------| | 14 | PA16/PGMD4 | | 15 | PA15/PGMD3 | | 16 | PA14/PGMD2 | | 17 | PA13/PGMD1 | | 18 | VDDCORE | | 19 | PA12/PGMD0 | | 20 | PA11/PGMM3 | | 21 | PA10/PGMM2 | | 22 | PA9/PGMM1 | | 23 | PA8/XOUT32/ | | | PGMM0 | | 24 | PA7/XIN32/ | | 24 | PGMNVALID | | 25 | TDI/PB4 | | | |----|-------------|--|--| | 26 | PA6/PGMNOE | | | | 27 | PA5/PGMRDY | | | | 28 | PA4/PGMNCMD | | | | 29 | NRST | | | | 30 | TST | | | | 31 | PA3 | | | | 32 | PA2/PGMEN2 | | | | 33 | VDDIO | | | | 34 | GND | | | | 35 | PA1/PGMEN1 | | | | 36 | PA0/PGMEN0 | | | | 37 | TDO/TRACESWO/<br>PB5 | |----|----------------------| | 38 | JTAGSEL | | 39 | TMS/SWDIO/PB6 | | 40 | TCK/SWCLK/PB7 | | 41 | VDDCORE | | 42 | ERASE/PB12 | | 43 | DDM/PB10 | | 44 | DDP/PB11 | | 45 | XOUT/PB8 | | 46 | XIN/PB9/PGMCK | | 47 | VDDIO | | 48 | VDDPLL | Note: The bottom pad of the QFN package must be connected to ground. ### 5. Power Considerations ### 5.1 Power Supplies The SAM3S product has several types of power supply pins: - VDDCORE pins: Power the core, the embedded memories and the peripherals; voltage ranges from 1.62V and 1.95V. - VDDIO pins: Power the Peripherals I/O lines (Input/Output Buffers); USB transceiver; Backup part, 32kHz crystal oscillator and oscillator pads; ranges from 1.62V and 3.6V - VDDIN pin: Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply; Voltage ranges from 1.8V to 3.6V - VDDPLL pin: Powers the PLLA, PLLB, the Fast RC and the 3 to 20 MHz oscillator; voltage ranges from 1.62V and 1.95V. ### 5.2 Voltage Regulator The SAM3S embeds a voltage regulator that is managed by the Supply Controller. This internal regulator is intended to supply the internal core of SAM3S. It features two different operating modes: - In Normal mode, the voltage regulator consumes less than 700 μA static current and draws 80 mA of output current. Internal adaptive biasing adjusts the regulator quiescent current depending on the required load current. In Wait Mode quiescent current is only 7 μA. - In Backup mode, the voltage regulator consumes less than 1 $\mu$ A while its output (VDDOUT) is driven internally to GND. The default output voltage is 1.80V and the start-up time to reach Normal mode is inferior to 100 $\mu$ s. For adequate input and output power supply decoupling/bypassing, refer to the Voltage Regulator section in the Electrical Characteristics section of the datasheet. ### 5.3 Typical Powering Schematics The SAM3S supports a 1.62V-3.6V single supply mode. The internal regulator input connected to the source and its output feeds VDDCORE. Figure 5-1 shows the power schematics. As VDDIN powers the voltage regulator, the ADC/DAC and the analog comparator, when the user does not want to use the embedded voltage regulator, it can be disabled by software via the SUPC (note that it is different from Backup mode). Figure 5-3. Backup Battery Note: The two diodes provide a "switchover circuit" (for illustration purpose; between the backup battery and the main supply when the system is put in backup mode. ### 5.4 Active Mode Active mode is the normal running mode with the core clock running from the fast RC oscillator, the main crystal oscillator or the PLLA. The power management controller can be used to adapt the frequency and to disable the peripheral clocks. #### 5.5 Low Power Modes The various low power modes of the SAM3S are described below: ### 5.5.1 Backup Mode The purpose of backup mode is to achieve the lowest power consumption possible in a system which is performing periodic wake-ups to perform tasks but not requiring fast startup time (<0.1ms). Total current consumption is 3 µA typical. The Supply Controller, zero-power power-on reset, RTT, RTC, Backup registers and 32 kHz oscillator (RC or crystal oscillator selected by software in the Supply Controller) are running. The regulator and the core supply are off. Backup mode is based on the Cortex-M3 deepsleep mode with the voltage regulator disabled. The SAM3S can be awakened from this mode through WUP0-15 pins, the supply monitor (SM), the RTT or RTC wake-up event. Backup mode is entered by using WFE instructions with the SLEEPDEEP bit in the System Control Register of the Cortex-M3 set to 1. (See the Power management description in The ARM Cortex M3 Processor section of the product datasheet). Exit from Backup mode happens if one of the following enable wake up events occurs: - WKUPEN0-15 pins (level transition, configurable debouncing) - Supply Monitor alarm - RTC alarm - RTT alarm #### 5.5.2 Wait Mode The purpose of the wait mode is to achieve very low power consumption while maintaining the whole device in a powered state for a startup time of less than 10 $\mu$ s. Current Consumption in Wait mode is typically 15 $\mu$ A (total current consumption) if the internal voltage regulator is used or 8 $\mu$ A if an external regulator is used. In this mode, the clocks of the core, peripherals and memories are stopped. However, the core, peripherals and memories power supplies are still powered. From this mode, a fast start up is available. This mode is entered via Wait for Event (WFE) instructions with LPM = 1 (Low Power Mode bit in PMC\_FSMR). The Cortex-M3 is able to handle external events or internal events in order to wake-up the core (WFE). This is done by configuring the external lines WUP0-15 as fast startup wake-up pins (refer to Section 5.7 "Fast Startup"). RTC or RTT Alarm and USB wake-up events can be used to wake up the CPU (exit from WFE). ### Entering Wait Mode: - Select the 4/8/12 MHz fast RC oscillator as Main Clock - Set the LPM bit in the PMC Fast Startup Mode Register (PMC\_FSMR) - Execute the Wait-For-Event (WFE) instruction of the processor Note: Internal Main clock resynchronization cycles are necessary between the writing of MOSCRCEN bit and the effective entry in Wait mode. Depending on the user application, Waiting for MOSCRCEN bit to be cleared is recommended to ensure that the core will not execute undesired instructions. #### 5.5.3 Sleep Mode The purpose of sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clock is stopped. The peripheral clocks can be enabled. The current consumption in this mode is application dependent. This mode is entered via Wait for Interrupt (WFI) or Wait for Event (WFE) instructions with LPM = 0 in PMC FSMR. The processor can be woke up from an interrupt if WFI instruction of the Cortex M3 is used, or from an event if the WFE instruction is used to enter this mode. ### 5.5.4 Low Power Mode Summary Table The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes. Table 5-1. Low Power Mode Configuration Summary | Mode | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals | Mode Entry | Potential Wake Up<br>Sources | Core at<br>Wake Up | PIO State<br>while in Low<br>Power Mode | PIO State<br>at Wake Up | Consumption (2) (3) | Wake-up<br>Time <sup>(1)</sup> | |----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------------| | Backup<br>Mode | ON | OFF | OFF<br>(Not powered) | WFE<br>+SLEEPDEEP<br>bit = 1 | WUP0-15 pins<br>SM alarm<br>RTC alarm<br>RTT alarm | Reset | Previous<br>state saved | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μA typ <sup>(4)</sup> | < 0.1 ms | | Wait<br>Mode | ON | ON | Powered<br>(Not clocked) | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1 | Any Event from: Fast<br>startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm<br>USB wake-up | Clocked<br>back | Previous<br>state saved | Unchanged | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 μs | | Sleep<br>Mode | ON | ON | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode =WFI Interrupt Only; Entry mode =WFE Any Enabled Interrupt and/or Any Event from: Fast start-up through WUP0-15 pins RTC alarm RTT alarm USB wake-up | Clocked<br>back | Previous<br>state saved | Unchanged | (6) | (6) | Notes: - 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched. - 2. The external loads on PIOs are not taken into account in the calculation. - 3. Supply Monitor current consumption is not included. - 4. Total Current consumption. - 5. $5 \mu A$ on VDDCORE, $15 \mu A$ for total current consumption (using internal voltage regulator), $8 \mu A$ for total current consumption (without using internal voltage regulator). - 6. Depends on MCK frequency. - 7. In this mode the core is supplied and not clocked but some peripherals can be clocked. ### 6.3 Test Pin The TST pin is used for JTAG Boundary Scan Manufacturing Test or Fast Flash programming mode of the SAM3S series. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$ to GND, so that it can be left unconnected for normal operations. To enter fast programming mode, see the Fast Flash Programming Interface (FFPI) section. For more on the manufacturing and test mode, refer to the "Debug and Test" section of the product datasheet. ### 6.4 NRST Pin The NRST pin is bidirectional. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. It will reset the Core and the peripherals except the Backup region (RTC, RTT and Supply Controller). There is no constraint on the length of the reset pulse and the reset controller can guarantee a minimum pulse length. The NRST pin integrates a permanent pull-up resistor to VDDIO of about 100 k $\Omega$ By default, the NRST pin is configured as an input. #### 6.5 ERASE Pin The ERASE pin is used to reinitialize the Flash content (and some of its NVM bits) to an erased state (all bits read as logic level 1). It integrates a pull-down resistor of about 100 k $\Omega$ to GND, so that it can be left unconnected for normal operations. This pin is debounced by SCLK to improve the glitch tolerance. When the ERASE pin is tied high during less than 100 ms, it is not taken into account. The pin must be tied high during more than 220 ms to perform a Flash erase operation. The ERASE pin is a system I/O pin and can be used as a standard I/O. At startup, the ERASE pin is not configured as a PIO pin. If the ERASE pin is used as a standard I/O, startup level of this pin must be low to prevent unwanted erasing. Please refer to Section 11.2 "Peripheral Signal Multiplexing on I/O Lines" on page 43. Also, if the ERASE pin is used as a standard I/O output, asserting the pin to low does not erase the Flash. ### 7. Processor and Architecture ### 7.1 ARM Cortex-M3 Processor - Version 2.0 - Thumb-2 (ISA) subset consisting of all base Thumb-2 instructions, 16-bit and 32-bit - · Harvard processor architecture enabling simultaneous instruction fetch with data load/store - Three-stage pipeline - Single cycle 32-bit multiply - · Hardware divide - Thumb and Debug states - · Handler and Thread modes - · Low latency ISR entry and exit ### 7.2 APB/AHB bridge The SAM3S product embeds one peripheral bridge: The peripherals of the bridge are clocked by MCK. ### 7.3 Matrix Masters The Bus Matrix of the SAM3S product manages 4 masters, which means that each master can perform an access concurrently with others, to an available slave. Each master has its own decoder, which is defined specifically for each master. In order to simplify the addressing, all the masters have the same decodings. Table 7-1. List of Bus Matrix Masters | Master 0 | Cortex-M3 Instruction/Data | |----------|---------------------------------| | Master 1 | Cortex-M3 System | | Master 2 | Peripheral DMA Controller (PDC) | | Master 3 | CRC Calculation Unit | ### 7.4 Matrix Slaves The Bus Matrix of the SAM3S product manages 5 slaves. Each slave has its own arbiter, allowing a different arbitration per slave. Table 7-2. List of Bus Matrix Slaves | Slave 0 | Internal SRAM | |---------|------------------------| | Slave 1 | Internal ROM | | Slave 2 | Internal Flash | | Slave 3 | External Bus Interface | | Slave 4 | Peripheral Bridge | ### 7.5 Master to Slave Access All the Masters can normally access all the Slaves. However, some paths do not make sense, for example allowing access from the Cortex-M3 S Bus to the Internal ROM. Thus, these paths are forbidden or simply not wired and shown as "-" in the following table. Table 7-3. SAM3S Master to Slave Access | | Masters | 0 | 1 | 2 | 3 | |--------|------------------------|----------------------|--------------------|-----|-------| | Slaves | | Cortex-M3 I/D<br>Bus | Cortex-M3 S<br>Bus | PDC | CRCCU | | 0 | Internal SRAM | - | Х | X | Х | | 1 | Internal ROM | X | - | Х | Х | | 2 | Internal Flash | X | - | - | Х | | 3 | External Bus Interface | - | Х | Х | Х | | 4 | Peripheral Bridge | - | Х | Х | - | ### 7.6 Peripheral DMA Controller - Handles data transfer between peripherals and memories - · Low bus arbitration overhead - One Master Clock cycle needed for a transfer from memory to peripheral - Two Master Clock cycles needed for a transfer from peripheral to memory - Next Pointer management for reducing interrupt latency requirement The Peripheral DMA Controller handles transfer requests from the channel according to the following priorities (Low to High priorities): **Table 7-4.** Peripheral DMA Controller | Instance Name | Channel T/R | 100 & 64 Pins | 48 Pins | |---------------|-------------|---------------|---------| | PWM | Transmit | x | х | | TWI1 | Transmit | x | х | | TWIO | Transmit | x | х | | UART1 | Transmit | x | х | | UART0 | Transmit | x | х | | USART1 | Transmit | x | N/A | | USART0 | Transmit | x | х | | DAC | Transmit | x | N/A | | SPI | Transmit | x | x | | SSC | Transmit | x | х | | HSMCI | Transmit | x | N/A | | PIOA | Transmit | x | x | | TWI1 | Receive | x | х | | TWI0 | Receive | x | х | | UART1 | Receive | x | N/A | **Table 7-4.** Peripheral DMA Controller (Continued) | Instance Name | Channel T/R | 100 & 64 Pins | 48 Pins | |---------------|-------------|---------------|---------| | UART0 | Receive | x | х | | USART1 | Receive | х | х | | USART0 | Receive | х | х | | ADC | Receive | х | х | | SPI | Receive | х | х | | SSC | Receive | х | х | | HSMCI | Receive | х | N/A | | PIOA | Receive | х | х | ### 7.7 Debug and Test Features - Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset. - Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches - Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - IEEE1149.1 JTAG Boundary-can on All Digital Pins ### 9. Memories #### 9.1 Embedded Memories #### 9.1.1 Internal SRAM The ATSAM3S4 product (256-Kbyte internal Flash version) embeds a total of 48 Kbytes high-speed SRAM. The ATSAM3S2 product (128-Kbyte internal Flash version) embeds a total of 32 Kbytes high-speed SRAM. The ATSAM3S1 product (64-Kbyte internal Flash version) embeds a total of 16 Kbytes high-speed SRAM. The SRAM is accessible over System Cortex-M3 bus at address 0x2000 0000. The SRAM is in the bit band region. The bit band alias region is mapped from 0x2200 0000 to 0x23FF FFFF. #### 9.1.2 Internal ROM The SAM3S product embeds an Internal ROM, which contains the SAM Boot Assistant (SAM-BA), In Application Programming routines (IAP) and Fast Flash Programming Interface (FFPI). At any time, the ROM is mapped at address 0x0080 0000. #### 9.1.3 Embedded Flash #### 9.1.3.1 Flash Overview The Flash of the ATSAM3S4 (256-Kbytes internal Flash version) is organized in one bank of 1024 pages (Single plane) of 256 bytes. The Flash of the ATSAM3S2 (128-Kbytes internal Flash version) is organized in one bank of 512 pages (Single plane) of 256 bytes. The Flash of the ATSAM3S1 (64-Kbytes internal Flash version) is organized in one bank of 256 pages (Single plane) of 256 bytes. The Flash contains a 128-byte write buffer, accessible through a 32-bit interface. ### 9.1.3.2 Flash Power Supply The Flash is supplied by VDDCORE. #### 9.1.3.3 Enhanced Embedded Flash Controller The Enhanced Embedded Flash Controller (EEFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB. The Enhanced Embedded Flash Controller ensures the interface of the Flash block with the 32-bit internal bus. Its 128-bit wide memory interface increases performance. The user can choose between high performance or lower current consumption by selecting either 128-bit or 64-bit access. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands. One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic. #### 9.1.3.4 Flash Speed The user needs to set the number of wait states depending on the frequency used. For more details, refer to the AC Characteristics sub section in the product Electrical Characteristics Section. #### 9.1.3.5 Lock Regions Several lock bits used to protect write and erase operations on lock regions. A lock region is composed of several consecutive pages, and each lock region has its associated lock bit. Table 9-1. Number of Lock Bits | Product | Number of Lock Bits | Lock Region Size | |----------|---------------------|----------------------| | ATSAM3S4 | 16 | 16 kbytes (64 pages) | | ATSAM3S2 | 8 | 16 kbytes (64 pages) | | ATSAM3S1 | 4 | 16 kbytes (64 pages) | If a locked-region's erase or program command occurs, the command is aborted and the EEFC triggers an interrupt. The lock bits are software programmable through the EEFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region. Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash. #### 9.1.3.6 Security Bit Feature The SAM3S features a security bit, based on a specific General Purpose NVM bit (GPNVM bit 0). When the security is enabled, any access to the Flash, SRAM, Core Registers and Internal Peripherals either through the ICE interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash. This security bit can only be enabled, through the command "Set General Purpose NVM Bit 0" of the EEFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash, SRAM, Core registers, Internal Peripherals are permitted. It is important to note that the assertion of the ERASE pin should always be longer than 200 ms. As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application. ### 9.1.3.7 Calibration Bits NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits. ### 9.1.3.8 Unique Identifier Each device integrates its own 128-bit unique identifier. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the unique identifier. ### 10.14 UART - Two-pin UART - Implemented features are 100% compatible with the standard Atmel USART - Independent receiver and transmitter with a common programmable Baud Rate Generator - Even, Odd, Mark or Space Parity Generation - Parity, Framing and Overrun Error Detection - Automatic Echo, Local Loopback and Remote Loopback Channel Modes - Support for two PDC channels with connection to receiver and transmitter ### 10.15 PIO Controllers - 3 PIO Controllers, PIOA, PIOB and PIOC (100-pin version only) controlling a maximum of 79 I/O Lines - Fully programmable through Set/Clear Registers Table 10-2. PIO available according to pin count | Version | 48 pin | 64 pin | 100 pin | |---------|--------|--------|---------| | PIOA | 21 | 32 | 32 | | PIOB | 13 | 15 | 15 | | PIOC | - | - | 32 | - Multiplexing of four peripheral functions per I/O Line - For each I/O Line (whether assigned to a peripheral or used as general purpose I/O) - Input change, rising edge, falling edge, low level and level interrupt - Debouncing and Glitch filter - Multi-drive option enables driving in open drain - Programmable pull-up or pull-down on each I/O line - Pin data status register, supplies visibility of the level on the pin at any time - Synchronous output, provides Set and Clear of several I/O lines in a single write ## 11. Peripherals ### 11.1 Peripheral Identifiers Table 11-1 defines the Peripheral Identifiers of the SAM3S. A peripheral identifier is required for the control of the peripheral interrupt with the Nested Vectored Interrupt Controller and for the control of the peripheral clock with the Power Management Controller. **Table 11-1.** Peripheral Identifiers | Instance ID | Instance Name | NVIC Interrupt | PMC Clock Control | Instance Description | |-------------|---------------|----------------|-------------------|--------------------------------------| | 0 | SUPC | Х | | Supply Controller | | 1 | RSTC | X | | Reset Controller | | 2 | RTC | X | | Real Time Clock | | 3 | RTT | X | | Real Time Timer | | 4 | WDT | X | | Watchdog Timer | | 5 | PMC | X | | Power Management Controller | | 6 | EEFC | X | | Enhanced Embedded Flash Controller | | 7 | - | - | | Reserved | | 8 | UART0 | X | X | UART 0 | | 9 | UART1 | Х | Х | UART 1 | | 10 | SMC | Х | Х | SMC | | 11 | PIOA | X | X | Parallel I/O Controller A | | 12 | PIOB | X | X | Parallel I/O Controller B | | 13 | PIOC | X | X | Parallel I/O Controller C | | 14 | USART0 | X | X | USART 0 | | 15 | USART1 | X | X | USART 1 | | 16 | - | - | - | Reserved | | 17 | - | - | - | Reserved | | 18 | HSMCI | X | X | High Speed Multimedia Card Interface | | 19 | TWI0 | X | X | Two Wire Interface 0 | | 20 | TWI1 | X | X | Two Wire Interface 1 | | 21 | SPI | X | X | Serial Peripheral Interface | | 22 | SSC | X | X | Synchronous Serial Controller | | 23 | TC0 | X | X | Timer/Counter 0 | | 24 | TC1 | X | X | Timer/Counter 1 | | 25 | TC2 | X | X | Timer/Counter 2 | | 26 | TC3 | X | X | Timer/Counter 3 | | 27 | TC4 | X | X | Timer/Counter 4 | | 28 | TC5 | X | X | Timer/Counter 5 | | 29 | ADC | X | X | Analog-to-Digital Converter | | 30 | DACC | Х | х | Digital-to-Analog Converter | | 31 | PWM | Х | х | Pulse Width Modulation | | 32 | CRCCU | Х | х | CRC Calculation Unit | | 33 | ACC | X | X | Analog Comparator | | 34 | UDP | Х | х | USB Device Port | ### 11.2.1 PIO Controller A Multiplexing Table 11-2. Multiplexing on PIO Controller A (PIOA) | I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments | |----------|--------------|--------------|--------------|-----------------|-----------------|---------------------| | PA0 | PWMH0 | TIOA0 | A17 | WKUP0 | | High drive | | PA1 | PWMH1 | TIOB0 | A18 | WKUP1 | | High drive | | PA2 | PWMH2 | SCK0 | DATRG | WKUP2 | | High drive | | PA3 | TWD0 | NPCS3 | | | | High drive | | PA4 | TWCK0 | TCLK0 | | WKUP3 | | | | PA5 | RXD0 | NPCS3 | | WKUP4 | | | | PA6 | TXD0 | PCK0 | | | | | | PA7 | RTS0 | PWMH3 | | | XIN32 | | | PA8 | CTS0 | ADTRG | | WKUP5 | XOUT32 | | | PA9 | URXD0 | NPCS1 | PWMFI0 | WKUP6 | | | | PA10 | UTXD0 | NPCS2 | | | | | | PA11 | NPCS0 | PWMH0 | | WKUP7 | | | | PA12 | MISO | PWMH1 | | | | | | PA13 | MOSI | PWMH2 | | | | | | PA14 | SPCK | PWMH3 | | WKUP8 | | | | PA15 | TF | TIOA1 | PWML3 | WKUP14/PIODCEN1 | | | | PA16 | TK | TIOB1 | PWML2 | WKUP15/PIODCEN2 | | | | PA17 | TD | PCK1 | PWMH3 | AD0 | | | | PA18 | RD | PCK2 | A14 | AD1 | | | | PA19 | RK | PWML0 | A15 | AD2/WKUP9 | | | | PA20 | RF | PWML1 | A16 | AD3/WKUP10 | | | | PA21 | RXD1 | PCK1 | | AD8 | | 64/100-pin versions | | PA22 | TXD1 | NPCS3 | NCS2 | AD9 | | 64/100-pin versions | | PA23 | SCK1 | PWMH0 | A19 | PIODCCLK | | 64/100-pin versions | | PA24 | RTS1 | PWMH1 | A20 | PIODC0 | | 64/100-pin versions | | PA25 | CTS1 | PWMH2 | A23 | PIODC1 | | 64/100-pin versions | | PA26 | DCD1 | TIOA2 | MCDA2 | PIODC2 | | 64/100-pin versions | | PA27 | DTR1 | TIOB2 | MCDA3 | PIODC3 | | 64/100-pin versions | | PA28 | DSR1 | TCLK1 | MCCDA | PIODC4 | | 64/100-pin versions | | PA29 | RI1 | TCLK2 | MCCK | PIODC5 | | 64/100-pin versions | | PA30 | PWML2 | NPCS2 | MCDA0 | WKUP11/PIODC6 | | 64/100-pin versions | | PA31 | NPCS1 | PCK2 | MCDA1 | PIODC7 | | 64/100-pin versions | ## 13. Package Drawings The SAM3S series devices are available in LQFP, QFN and LFBGA packages. Figure 13-1. 100-lead LQFP Package Mechanical Drawing | OTROL | DIMENS | IONS A | RE IN | MILLIME | ETERS. | | |--------------------------------|-------------|----------|-------|---------|---------|-----| | SYMBOL | м | ILLIMETI | ER | INCH | | | | SIMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | ١ | | Α | | | 1.60 | | _ | О | | A1 | 0.05 | | 0.15 | 0.002 | _ | 0 | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0 | | D | 10 | 6.00 B | SC. | 0. | 630 BS | SC. | | D1 | 1. | 4.00 B | SC. | 0. | 551 BS | SC | | E | 14 | 5.00 B | SC. | 0. | 630 BS | SC | | E1 | 1. | 4.00 B | SC. | 0. | 551 BS | SC | | R2 | 0.08 | _ | 0.20 | 0.003 | _ | 0 | | R1 | 0.08 | _ | — | 0.003 | _ | Γ. | | θ | 0. | 3.5° | 7° | 0, | 3.5° | | | θ1 | 0. | _ | _ | 0. | _ | Γ. | | θг | 11' | 12* | 13° | 11" | 12* | | | θз | 11" | 12' | 13° | 11° | 12* | | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0 | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0 | | L <sub>1</sub> | 1 | .00 RE | F | 0. | .039 RI | EF | | S | 0.20 | | | 0.008 | | | | b | 0.17 | 0.20 | 0.27 | 0.007 | 0.008 | С | | е | | 0.50 | | 0.0 | 20 BS | Ξ. | | D2 | 12.00 0.472 | | | | | | | E2 | | 12.00 | ) | 0 | .472 | _ | | TOLERANCES OF FORM AND POSITIC | | | | | | | | aaa | 0.20 0.008 | | | | | _ | | bbb | 0.20 | | | | .008 | _ | | CCC | | 0.08 | ( | 0.003 | _ | | | ddd | 0.08 0.003 | | | | | | Note: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-026 for additional information. Table 13-1. 48-lead LQFP Package Dimensions (in mm) | | Millimeter | | | | Inch | | | | |------------|---------------------------------|-----------|------|------------|-----------|-------|--|--| | Symbol | Min | Nom | Max | Min | Nom | Max | | | | А | _ | _ | 1.60 | _ | _ | 0.063 | | | | A1 | 0.05 | _ | 0.15 | 0.002 | _ | 0.006 | | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | | D | | 9.00 BSC | | | 0.354 BSC | | | | | D1 | | 7.00 BSC | | | 0.276 BSC | | | | | Е | | 9.00 BSC | | | 0.354 BSC | | | | | E1 | | 7.00 BSC | | | 0.276 BSC | | | | | R2 | 0.08 | _ | 0.20 | 0.003 | _ | 0.008 | | | | R1 | 0.08 | _ | _ | 0.003 | _ | _ | | | | q | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | | $\theta_1$ | 0° | _ | _ | 0° | _ | _ | | | | $\theta_2$ | 11° | 12° | 13° | 11° | 12° | 13° | | | | $\theta_3$ | 11° | 12° | 13° | 11° | 12° | 13° | | | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0.008 | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | | L1 | | 1.00 REF | | 0.039 REF | | | | | | S | 0.20 | _ | - | 0.008 | _ | - | | | | b | 0.17 | 0.20 | 0.27 | 0.007 | 0.008 | 0.011 | | | | е | | 0.50 BSC. | | 0.020 BSC. | | | | | | D2 | | 5.50 | | 0.217 | | | | | | E2 | 5.50 | | | 0.217 | | | | | | | Tolerances of Form and Position | | | | | | | | | aaa | 0.20 | | | 0.008 | | | | | | bbb | 0.20 | | | 0.008 | | | | | | ccc | | 0.08 | | 0.003 | | | | | | ddd | | 0.08 | | 0.003 | | | | | # 14. Ordering Information Table 14-1. Ordering Codes for SAM3S Devices | Ordering Code | MRL | Flash<br>(Kbytes) | Package (Kbytes) | Package Type | Temperature<br>Operating Range | |---------------|-----|-------------------|------------------|--------------|--------------------------------| | ATSAM3S4CA-AU | А | 256 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4CA-CU | А | 256 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4BA-AU | А | 256 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4BA-MU | А | 256 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4AA-AU | А | 256 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4AA-MU | А | 256 | QFN48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2CA-AU | А | 128 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2CA-CU | А | 128 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2BA-AU | А | 128 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2BA-MU | А | 128 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2AA-AU | А | 128 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2AA-MU | А | 128 | QFN48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1CA-AU | А | 64 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1CA-CU | А | 64 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1BA-AU | А | 64 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1BA-MU | А | 64 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1AA-AU | А | 64 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1AA-MU | А | 64 | QFN48 | Green | Industrial<br>-40°C to 85°C |