



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                     |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                              |
| Core Size                  | 32-Bit Single-Core                                           |
| Speed                      | 64MHz                                                        |
| Connectivity               | I <sup>2</sup> C, MMC, SPI, SSC, UART/USART, USB             |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT |
| Number of I/O              | 47                                                           |
| Program Memory Size        | 64KB (64K x 8)                                               |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | -                                                            |
| RAM Size                   | 16K × 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                 |
| Data Converters            | A/D 10x10/12b; D/A 2x12b                                     |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                            |
| Mounting Type              | Surface Mount                                                |
| Package / Case             | 64-LQFP                                                      |
| Supplier Device Package    | 64-LQFP (10x10)                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/atsam3s1ba-au     |
|                            |                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2. SAM3S Block Diagram









Figure 2-2. SAM3S 64-pin Version Block Diagram



4

# Table 3-1. Signal Description List (Continued)

| Signal Name   | Function                       | Туре               | Active<br>Level | Voltage reference | Comments                                                                                    |
|---------------|--------------------------------|--------------------|-----------------|-------------------|---------------------------------------------------------------------------------------------|
|               | Universal Asynchronou          | s Receiver Trans   | smitter - U     | ARTx              |                                                                                             |
| URXDx         | UART Receive Data              | Input              |                 |                   |                                                                                             |
| UTXDx         | UART Transmit Data             | Output             |                 |                   |                                                                                             |
|               | PIO Controlle                  | r - PIOA - PIOB -  | PIOC            |                   |                                                                                             |
| PA0 - PA31    | Parallel IO Controller A       | I/O                |                 |                   | Reset State:                                                                                |
| PB0 - PB14    | Parallel IO Controller B       | I/O                |                 | VDDIO             | - PIO or System IOs <sup>(2)</sup>                                                          |
| PC0 - PC31    | Parallel IO Controller C       | I/O                |                 |                   | <ul> <li>Internal pull-up enabled</li> <li>Schmitt Trigger enabled<sup>(1)</sup></li> </ul> |
|               | PIO Controller - Paral         | lel Capture Mod    | e (PIOA OI      | nly)              |                                                                                             |
| PIODC0-PIODC7 | Parallel Capture Mode Data     | Input              |                 |                   |                                                                                             |
| PIODCCLK      | Parallel Capture Mode Clock    | Input              |                 | VDDIO             |                                                                                             |
| PIODCEN1-2    | Parallel Capture Mode Enable   | Input              |                 | -                 |                                                                                             |
|               | Externa                        | al Bus Interface   | 1               |                   | 1                                                                                           |
| D0 - D7       | Data Bus                       | I/O                |                 |                   |                                                                                             |
| A0 - A23      | Address Bus                    | Output             |                 |                   |                                                                                             |
| NWAIT         | External Wait Signal           | Input              | Low             |                   |                                                                                             |
|               | Static Memo                    | ory Controller - S | БМС             |                   |                                                                                             |
| NCS0 - NCS3   | Chip Select Lines              | Output             | Low             |                   |                                                                                             |
| NRD           | Read Signal                    | Output             | Low             |                   |                                                                                             |
| NWE           | Write Enable                   | Output             | Low             |                   |                                                                                             |
|               | NANE                           | ) Flash Logic      | 1               |                   |                                                                                             |
| NANDOE        | NAND Flash Output Enable       | Output             | Low             |                   |                                                                                             |
| NANDWE        | NAND Flash Write Enable        | Output             | Low             |                   |                                                                                             |
|               | High Speed Multime             | edia Card Interfa  | ice - HSMC      |                   |                                                                                             |
| MCCK          | Multimedia Card Clock          | I/O                |                 |                   |                                                                                             |
| MCCDA         | Multimedia Card Slot A Command | I/O                |                 |                   |                                                                                             |
| MCDA0 - MCDA3 | Multimedia Card Slot A Data    | I/O                |                 |                   |                                                                                             |
|               | Universal Synchronous Asynch   | hronous Receive    | er Transmi      | tter USARTx       | (                                                                                           |
| SCKx          | USARTx Serial Clock            | I/O                |                 |                   |                                                                                             |
| TXDx          | USARTx Transmit Data           | I/O                |                 |                   |                                                                                             |
| RXDx          | USARTx Receive Data            | Input              |                 |                   |                                                                                             |
| RTSx          | USARTx Request To Send         | Output             |                 |                   |                                                                                             |
| CTSx          | USARTx Clear To Send           | Input              |                 |                   |                                                                                             |
| DTR1          | USART1 Data Terminal Ready     | I/O                |                 |                   |                                                                                             |
| DSR1          | USART1 Data Set Ready          | Input              |                 |                   |                                                                                             |
| DCD1          | USART1 Data Carrier Detect     | Input              |                 |                   |                                                                                             |
| RI1           | USART1 Ring Indicator          | Input              |                 |                   |                                                                                             |



# 4.1.3 100-Lead LQFP Pinout

| 1  | ADVREF          |
|----|-----------------|
| 2  | GND             |
| 3  | PB0/AD4         |
| 4  | PC29/AD13       |
| 5  | PB1/AD5         |
| 6  | PC30/AD14       |
| 7  | PB2/AD6         |
| 8  | PC31            |
| 9  | PB3/AD7         |
| 10 | VDDIN           |
| 11 | VDDOUT          |
| 12 | PA17/PGMD5/AD0  |
| 13 | PC26            |
| 14 | PA18/PGMD6/AD1  |
| 15 | PA21/PGMD9/AD8  |
| 16 | VDDCORE         |
| 17 | PC27            |
| 18 | PA19/PGMD7/AD2  |
| 19 | PC15/AD11       |
| 20 | PA22/PGMD10/AD9 |
| 21 | PC13/AD10       |
| 22 | PA23/PGMD1      |
| 23 | PC12/AD12       |
| 24 | PA20/PGMD8/AD3  |
| 25 | PC0             |

 Table 4-1.
 100-lead LQFP SAM3S4/2/1C Pinout

| 26 | GND                     |
|----|-------------------------|
| 27 | VDDIO                   |
| 28 | PA16/PGMD4              |
| 29 | PC7                     |
| 30 | PA15/PGMD3              |
| 31 | PA14/PGMD2              |
| 32 | PC6                     |
| 33 | PA13/PGMD1              |
| 34 | PA24/PGMD12             |
| 35 | PC5                     |
| 36 | VDDCORE                 |
| 37 | PC4                     |
| 38 | PA25/PGMD13             |
| 39 | PA26/PGMD14             |
| 40 | PC3                     |
| 41 | PA12/PGMD0              |
| 42 | PA11/PGMM3              |
| 43 | PC2                     |
| 44 | PA10/PGMM2              |
| 45 | GND                     |
| 46 | PA9/PGMM1               |
| 47 | PC1                     |
| 48 | PA8/XOUT32/<br>PGMM0    |
| 49 | PA7/XIN32/<br>PGMNVALID |
| 50 | VDDIO                   |

| 51 | TDI/PB4     |
|----|-------------|
| 52 | PA6/PGMNOE  |
| 53 | PA5/PGMRDY  |
| 54 | PC28        |
| 55 | PA4/PGMNCMD |
| 56 | VDDCORE     |
| 57 | PA27/PGMD15 |
| 58 | PC8         |
| 59 | PA28        |
| 60 | NRST        |
| 61 | TST         |
| 62 | PC9         |
| 63 | PA29        |
| 64 | PA30        |
| 65 | PC10        |
| 66 | PA3         |
| 67 | PA2/PGMEN2  |
| 68 | PC11        |
| 69 | VDDIO       |
| 70 | GND         |
| 71 | PC14        |
| 72 | PA1/PGMEN1  |
| 73 | PC16        |
| 74 | PA0/PGMEN0  |
| 75 | PC17        |
|    |             |

| 76  | TDO/TRACESWO/PB<br>5 |
|-----|----------------------|
| 77  | JTAGSEL              |
| 78  | PC18                 |
| 79  | TMS/SWDIO/PB6        |
| 80  | PC19                 |
| 81  | PA31                 |
| 82  | PC20                 |
| 83  | TCK/SWCLK/PB7        |
| 84  | PC21                 |
| 85  | VDDCORE              |
| 86  | PC22                 |
| 87  | ERASE/PB12           |
| 88  | DDM/PB10             |
| 89  | DDP/PB11             |
| 90  | PC23                 |
| 91  | VDDIO                |
| 92  | PC24                 |
| 93  | PB13/DAC0            |
| 94  | PC25                 |
| 95  | GND                  |
| 96  | PB8/XOUT             |
| 97  | PB9/PGMCK/XIN        |
| 98  | VDDIO                |
| 99  | PB14/DAC1            |
| 100 | VDDPLL               |







Note: The two diodes provide a "switchover circuit" (for illustration purpose) between the backup battery and the main supply when the system is put in backup mode.

## 5.4 Active Mode

Active mode is the normal running mode with the core clock running from the fast RC oscillator, the main crystal oscillator or the PLLA. The power management controller can be used to adapt the frequency and to disable the peripheral clocks.

### 5.5 Low Power Modes

The various low power modes of the SAM3S are described below:

#### 5.5.1 Backup Mode

The purpose of backup mode is to achieve the lowest power consumption possible in a system which is performing periodic wake-ups to perform tasks but not requiring fast startup time (<0.1ms). Total current consumption is  $3 \mu A$  typical.

The Supply Controller, zero-power power-on reset, RTT, RTC, Backup registers and 32 kHz oscillator (RC or crystal oscillator selected by software in the Supply Controller) are running. The regulator and the core supply are off.

Backup mode is based on the Cortex-M3 deepsleep mode with the voltage regulator disabled.

The SAM3S can be awakened from this mode through WUP0-15 pins, the supply monitor (SM), the RTT or RTC wake-up event.

Backup mode is entered by using WFE instructions with the SLEEPDEEP bit in the System Control Register of the Cortex-M3 set to 1. (See the Power management description in The ARM Cortex M3 Processor section of the product datasheet).

Exit from Backup mode happens if one of the following enable wake up events occurs:



#### 5.5.4 Low Power Mode Summary Table

The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes.

 Table 5-1.
 Low Power Mode Configuration Summary

| Mode           | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals           | Mode Entry                                          | Potential Wake Up<br>Sources                                                                                                                                                                  | Core at<br>Wake Up | PIO State<br>while in Low<br>Power Mode | PIO State<br>at Wake Up                             | Consumption               | Wake-up<br>Time <sup>(1)</sup> |
|----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------------|
| Backup<br>Mode | ON                                                                                            | OFF       | OFF<br>(Not powered)                    | WFE<br>+SLEEPDEEP<br>bit = 1                        | WUP0-15 pins<br>SM alarm<br>RTC alarm<br>RTT alarm                                                                                                                                            | Reset              | Previous<br>state saved                 | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μΑ typ <sup>(4)</sup>   | < 0.1 ms                       |
| Wait<br>Mode   | ON                                                                                            | ON        | Powered<br>(Not clocked)                | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1        | Any Event from: Fast<br>startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm<br>USB wake-up                                                                                              | Clocked<br>back    | Previous<br>state saved                 | Unchanged                                           | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 µs                        |
| Sleep<br>Mode  | ON                                                                                            | ON        | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode =WFI<br>Interrupt Only; Entry<br>mode =WFE Any<br>Enabled Interrupt<br>and/or Any Event<br>from: Fast start-up<br>through WUP0-15<br>pins<br>RTC alarm<br>RTT alarm<br>USB wake-up | Clocked<br>back    | Previous<br>state saved                 | Unchanged                                           | (6)                       | (6)                            |

Notes: 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched.

- 2. The external loads on PIOs are not taken into account in the calculation.
- 3. Supply Monitor current consumption is not included.
- 4. Total Current consumption.
- 5. 5 μA on VDDCORE, 15 μA for total current consumption (using internal voltage regulator), 8 μA for total current consumption (without using internal voltage regulator).
- 6. Depends on MCK frequency.
- 7. In this mode the core is supplied and not clocked but some peripherals can be clocked.



# 5.7 Fast Startup

The device allows the processor to restart in a few microseconds while the processor is in wait mode. A fast start up can occur upon detection of a low level on one of the 19 wake-up inputs (WKUP0 to 15 + SM + RTC + RTT).

The fast restart circuitry, as shown in Figure 5-5, is fully asynchronous and provides a fast startup signal to the Power Management Controller. As soon as the fast start-up signal is asserted, the PMC automatically restarts the embedded 4/8/12 MHz fast RC oscillator, switches the master clock on this 4MHz clock and reenables the processor clock.



Figure 5-5. Fast Start-Up Circuitry





# 6.3 Test Pin

The TST pin is used for JTAG Boundary Scan Manufacturing Test or Fast Flash programming mode of the SAM3S series. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations. To enter fast programming mode, see the Fast Flash Programming Interface (FFPI) section. For more on the manufacturing and test mode, refer to the "Debug and Test" section of the product datasheet.

# 6.4 NRST Pin

The NRST pin is bidirectional. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. It will reset the Core and the peripherals except the Backup region (RTC, RTT and Supply Controller). There is no constraint on the length of the reset pulse and the reset controller can guarantee a minimum pulse length. The NRST pin integrates a permanent pull-up resistor to VDDIO of about 100 k $\Omega$ . By default, the NRST pin is configured as an input.

## 6.5 ERASE Pin

The ERASE pin is used to reinitialize the Flash content (and some of its NVM bits) to an erased state (all bits read as logic level 1). It integrates a pull-down resistor of about 100 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

This pin is debounced by SCLK to improve the glitch tolerance. When the ERASE pin is tied high during less than 100 ms, it is not taken into account. The pin must be tied high during more than 220 ms to perform a Flash erase operation.

The ERASE pin is a system I/O pin and can be used as a standard I/O. At startup, the ERASE pin is not configured as a PIO pin. If the ERASE pin is used as a standard I/O, startup level of this pin must be low to prevent unwanted erasing. Please refer to Section 11.2 "Peripheral Signal Multiplexing on I/O Lines" on page 43. Also, if the ERASE pin is used as a standard I/O output, asserting the pin to low does not erase the Flash.

| Instance Name | Channel T/R | 100 & 64 Pins | 48 Pins |  |  |  |
|---------------|-------------|---------------|---------|--|--|--|
| UART0         | Receive     | х             | х       |  |  |  |
| USART1        | Receive     | х             | х       |  |  |  |
| USART0        | Receive     | x             | х       |  |  |  |
| ADC           | Receive     | x             | х       |  |  |  |
| SPI           | Receive     | x             | х       |  |  |  |
| SSC           | Receive     | x             | х       |  |  |  |
| HSMCI         | Receive     | х             | N/A     |  |  |  |
| PIOA          | Receive     | х             | х       |  |  |  |

**Table 7-4.** Peripheral DMA Controller (Continued)

# 7.7 Debug and Test Features

- Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset.
- Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access
- Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches
- Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling
- Instrumentation Trace Macrocell (ITM) for support of printf style debugging
- IEEE1149.1 JTAG Boundary-can on All Digital Pins





# 8. Product Mapping





# 9. Memories

# 9.1 Embedded Memories

### 9.1.1 Internal SRAM

The ATSAM3S4 product (256-Kbyte internal Flash version) embeds a total of 48 Kbytes high-speed SRAM.

The ATSAM3S2 product (128-Kbyte internal Flash version) embeds a total of 32 Kbytes highspeed SRAM.

The ATSAM3S1 product (64-Kbyte internal Flash version) embeds a total of 16 Kbytes high-speed SRAM.

The SRAM is accessible over System Cortex-M3 bus at address 0x2000 0000.

The SRAM is in the bit band region. The bit band alias region is mapped from 0x2200 0000 to 0x23FF FFFF.

#### 9.1.2 Internal ROM

The SAM3S product embeds an Internal ROM, which contains the SAM Boot Assistant (SAM-BA), In Application Programming routines (IAP) and Fast Flash Programming Interface (FFPI).

At any time, the ROM is mapped at address 0x0080 0000.

#### 9.1.3 Embedded Flash

#### 9.1.3.1 Flash Overview

The Flash of the ATSAM3S4 (256-Kbytes internal Flash version) is organized in one bank of 1024 pages (Single plane) of 256 bytes.

The Flash of the ATSAM3S2 (128-Kbytes internal Flash version) is organized in one bank of 512 pages (Single plane) of 256 bytes.

The Flash of the ATSAM3S1 (64-Kbytes internal Flash version) is organized in one bank of 256 pages (Single plane) of 256 bytes.

The Flash contains a 128-byte write buffer, accessible through a 32-bit interface.

# 9.1.3.2 Flash Power Supply

The Flash is supplied by VDDCORE.

### 9.1.3.3 Enhanced Embedded Flash Controller

The Enhanced Embedded Flash Controller (EEFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB.

The Enhanced Embedded Flash Controller ensures the interface of the Flash block with the 32bit internal bus. Its 128-bit wide memory interface increases performance.

The user can choose between high performance or lower current consumption by selecting either 128-bit or 64-bit access. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands.





One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic.

#### 9.1.3.4 Flash Speed

The user needs to set the number of wait states depending on the frequency used.

For more details, refer to the AC Characteristics sub section in the product Electrical Characteristics Section.

#### 9.1.3.5 Lock Regions

Several lock bits used to protect write and erase operations on lock regions. A lock region is composed of several consecutive pages, and each lock region has its associated lock bit.

| Product  | Number of Lock Bits | Lock Region Size     |
|----------|---------------------|----------------------|
| ATSAM3S4 | 16                  | 16 kbytes (64 pages) |
| ATSAM3S2 | 8                   | 16 kbytes (64 pages) |
| ATSAM3S1 | 4                   | 16 kbytes (64 pages) |

|--|

If a locked-region's erase or program command occurs, the command is aborted and the EEFC triggers an interrupt.

The lock bits are software programmable through the EEFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 9.1.3.6 Security Bit Feature

The SAM3S features a security bit, based on a specific General Purpose NVM bit (GPNVM bit 0). When the security is enabled, any access to the Flash, SRAM, Core Registers and Internal Peripherals either through the ICE interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash.

This security bit can only be enabled, through the command "Set General Purpose NVM Bit 0" of the EEFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash, SRAM, Core registers, Internal Peripherals are permitted.

It is important to note that the assertion of the ERASE pin should always be longer than 200 ms.

As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application.

#### 9.1.3.7 Calibration Bits

NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

#### 9.1.3.8 Unique Identifier

Each device integrates its own 128-bit unique identifier. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the unique identifier.

# 32 SAM3S Summary



- Asynchronous read in Page Mode supported (4- up to 32-byte page size)
- Multiple device adaptability
  - Control signals programmable setup, pulse and hold time for each Memory Bank
- Multiple Wait State Management
  - Programmable Wait State Generation
  - External Wait Request
  - Programmable Data Float Time
- Slow Clock mode supported
- Additional Logic for NAND Flash



# 10.1 System Controller and Peripherals Mapping

Please refer to Section 8-1 "SAM3S Product Mapping" on page 30.

All the peripherals are in the bit band region and are mapped in the bit band alias region.

## 10.2 Power-on-Reset, Brownout and Supply Monitor

The SAM3S embeds three features to monitor, warn and/or reset the chip:

- Power-on-Reset on VDDIO
- Brownout Detector on VDDCORE
- Supply Monitor on VDDIO

#### 10.2.1 Power-on-Reset

The Power-on-Reset monitors VDDIO. It is always activated and monitors voltage at start up but also during power down. If VDDIO goes below the threshold voltage, the entire chip is reset. For more information, refer to the Electrical Characteristics section of the datasheet.

#### 10.2.2 Brownout Detector on VDDCORE

The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC\_MR). It is especially recommended to disable it during low-power modes such as wait or sleep modes.

If VDDCORE goes below the threshold voltage, the reset of the core is asserted. For more information, refer to the Supply Controller (SUPC) and Electrical Characteristics sections of the datasheet.

#### 10.2.3 Supply Monitor on VDDIO

The Supply Monitor monitors VDDIO. It is not active by default. It can be activated by software and is fully programmable with 16 steps for the threshold (between 1.9V to 3.4V). It is controlled by the Supply Controller (SUPC). A sample mode is possible. It allows to divide the supply monitor power consumption by a factor of up to 2048. For more information, refer to the SUPC and Electrical Characteristics sections of the datasheet.

#### 10.3 Reset Controller

The Reset Controller is based on a Power-on-Reset cell, and a Supply Monitor on VDDCORE.

The Reset Controller is capable to return to the software the source of the last reset, either a general reset, a wake-up reset, a software reset, a user reset or a watchdog reset.

The Reset Controller controls the internal resets of the system and the NRST pin input/output. It is capable to shape a reset signal for the external devices, simplifying to a minimum connection of a push-button on the NRST pin to implement a manual reset.

The configuration of the Reset Controller is saved as supplied on VDDIO.

## 10.4 Supply Controller (SUPC)

The Supply Controller controls the power supplies of each section of the processor and the peripherals (via Voltage regulator control)

The Supply Controller has its own reset circuitry and is clocked by the 32 kHz Slow clock generator.

# **SAM3S Summary**



 Alarm register capable to generate a wake-up of the system through the Shut Down Controller

# 10.10 Real Time Clock

- Low power consumption
- Full asynchronous design
- Two hundred year calendar
- Programmable Periodic Interrupt
- Alarm and update parallel load
- Control of alarm and update Time/Calendar Data In

# **10.11 General Purpose Backup Registers**

• Eight 32-bit general-purpose backup registers

# 10.12 Nested Vectored Interrupt Controller

- Thirty maskable external interrupts
- Sixteen priority levels
- Processor state automatically saved on interrupt entry, and restored on
- Dynamic reprioritization of interrupts
- Priority grouping.
  - selection of preempting interrupt levels and non-preempting interrupt levels.
- Support for tail-chaining and late arrival of interrupts.
  - back-to-back interrupt processing without the overhead of state saving and restoration between interrupts.
- Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead.

# **10.13 Chip Identification**

• Chip Identifier (CHIPID) registers permit recognition of the device and its revision.

 Table 10-1.
 SAM3S Chip IDs Register

|                   | Flash Size |           |            |             |
|-------------------|------------|-----------|------------|-------------|
| Chip Name         | (KBytes)   | Pin Count | DBGU_CIDR  | CHIPID_EXID |
| ATSAM3S4A (Rev A) | 256        | 48        | 0x28800960 | 0x0         |
| ATSAM3S2A (Rev A) | 128        | 48        | 0x288A0760 | 0x0         |
| ATSAM3S1A (Rev A) | 64         | 48        | 0x28890560 | 0x0         |
| ATSAM3S4B (Rev A) | 256        | 64        | 0x28900960 | 0x0         |
| ATSAM3S2B (Rev A) | 128        | 64        | 0x289A0760 | 0x0         |
| ATSAM3S1B (Rev A) | 64         | 64        | 0x28990560 | 0x0         |
| ATSAM3S4C (Rev A) | 256        | 100       | 0x28A00960 | 0x0         |
| ATSAM3S2C (Rev A) | 128        | 100       | 0x28AA0760 | 0x0         |
| ATSAM3S1C (Rev A) | 64         | 100       | 0x28A90560 | 0x0         |

• JTAG ID: 0x05B2D03F



- output selection:
  - Internal signal
  - external pin
  - selectable inverter
- Interrupt on:
  - Rising edge, Falling edge, toggle

# 12.14 Cyclic Redundancy Check Calculation Unit (CRCCU)

- 32-bit cyclic redundancy check automatic calculation
- CRC calculation between two addresses of the memory

INCH

0.053 0.055 0

0.630 BSC

0.551 BSC

0.630 BSC

0.551 BSC

3.5°

12\*

12\*

0.039 REF

0.018 0.024 0

0.007 0.008 C

0.472

0.472

0.008

0.008

0.003

0.003

0.020 BSC.

0

0

0

0

MIN. NOM.

0.002

0.003

0\*

0.004

0.008

MILLIMETER

NOM. MAX.

1.40 1.45

16.00 BSC

14.00 BSC

16.00 BSC.

14.00 BSC.

3.5°

12

12'

0.60 0.75

1.00 REF

\_\_\_\_

0.20

0.50 BSC

12.00

12.00

0.20

0.20

0.08

0.08

1.60

0.15

0.20 0.003

> 7° 0\*

13° 11°

13° 1 1°

0.20

0.27

TOLERANCES OF FORM AND POSITIC

MIN.

0.05

1.35

0.08

0.08

0\*

0.

11.

11\*

0.09

0.45

0.20

0.17

# 13. Package Drawings

The SAM3S series devices are available in LQFP, QFN and LFBGA packages.



Figure 13-1. 100-lead LQFP Package Mechanical Drawing

Note: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-026 for additional information.





| Cumb -     |            | Millimeter |                |            | Inch       |            |
|------------|------------|------------|----------------|------------|------------|------------|
| Symbol     | Min        | Nom        | Max            | Min        | Nom        | Мах        |
| А          | _          | _          | 1.60           | _          | _          | 0.063      |
| A1         | 0.05       | -          | 0.15           | 0.002      | _          | 0.006      |
| A2         | 1.35       | 1.40       | 1.45           | 0.053      | 0.055      | 0.057      |
| D          |            | 9.00 BSC   |                |            | 0.354 BSC  |            |
| D1         |            | 7.00 BSC   |                |            | 0.276 BSC  |            |
| E          |            | 9.00 BSC   |                |            | 0.354 BSC  |            |
| E1         |            | 7.00 BSC   |                |            | 0.276 BSC  |            |
| R2         | 0.08       | -          | 0.20           | 0.003      | _          | 0.008      |
| R1         | 0.08       | -          | _              | 0.003      | -          | _          |
| q          | <b>0</b> ° | 3.5°       | <b>7</b> °     | 0°         | 3.5°       | <b>7</b> ° |
| $\theta_1$ | 0°         | -          | _              | 0°         | -          | _          |
| $\theta_2$ | 11°        | 12°        | 13°            | 11°        | 12°        | 13°        |
| $\theta_3$ | 11°        | 12°        | 13°            | 11°        | 12°        | 13°        |
| С          | 0.09       | -          | 0.20           | 0.004      | -          | 0.008      |
| L          | 0.45       | 0.60       | 0.75           | 0.018      | 0.024      | 0.030      |
| L1         |            | 1.00 REF   |                |            | 0.039 REF  |            |
| S          | 0.20       | -          | _              | 0.008      | _          | _          |
| b          | 0.17       | 0.20       | 0.27           | 0.007      | 0.008      | 0.011      |
| е          |            | 0.50 BSC.  |                |            | 0.020 BSC. |            |
| D2         |            | 5.50       |                |            | 0.217      |            |
| E2         |            | 5.50       |                |            | 0.217      |            |
|            |            | Tolerance  | es of Form and | d Position |            |            |
| aaa        | 0.20       |            |                |            | 0.008      |            |
| bbb        | 0.20       |            |                | 0.008      |            |            |
| CCC        |            | 0.08       |                |            | 0.003      |            |
| ddd        |            | 0.08       |                |            | 0.003      |            |

## Table 13-1. 48-lead LQFP Package Dimensions (in mm)

| Symbol | Millimeter |          |                | Inch      |       |       |
|--------|------------|----------|----------------|-----------|-------|-------|
|        | Min        | Nom      | Мах            | Min       | Nom   | Мах   |
| А      | _          | _        | 090            | _         | _     | 0.035 |
| A1     | _          | _        | 0.050          | _         | _     | 0.002 |
| A2     | _          | 0.65     | 0.70           | _         | 0.026 | 0.028 |
| A3     | 0.20 REF   |          |                | 0.008 REF |       |       |
| b      | 0.18       | 0.20     | 0.23           | 0.007     | 0.008 | 0.009 |
| D      | 7.00 bsc   |          |                | 0.276 bsc |       |       |
| D2     | 5.45       | 5.60     | 5.75           | 0.215     | 0.220 | 0.226 |
| Е      | 7.00 bsc   |          |                | 0.276 bsc |       |       |
| E2     | 5.45       | 5.60     | 5.75           | 0.215     | 0.220 | 0.226 |
| L      | 0.35       | 0.40     | 0.45           | 0.014     | 0.016 | 0.018 |
| е      | 0.50 bsc   |          |                | 0.020 bsc |       |       |
| R      | 0.09       | -        | _              | 0.004     | _     | _     |
|        |            | Toleranc | es of Form and | Position  |       |       |
| aaa    | 0.10       |          |                | 0.004     |       |       |
| bbb    | 0.10       |          |                | 0.004     |       |       |
| CCC    | 0.05       |          |                | 0.002     |       |       |

 Table 13-3.
 48-pad QFN Package Dimensions (in mm)





#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

#### Web Site

www.atmel.com www.atmel.com/AT91SAM **Technical Support** AT91SAM Support Atmel technical support Sales Contacts www.atmel.com/contacts/

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.



© 2011 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, SAM-BA<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, ARM<sup>®</sup>Powered logo, Cortex<sup>®</sup>, Thumb<sup>®</sup>-2 and others are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.