



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 64MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, MMC, SPI, SSC, UART/USART, USB                         |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT             |
| Number of I/O              | 47                                                                       |
| Program Memory Size        | 64KB (64K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 16K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                             |
| Data Converters            | A/D 10x10/12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-LQFP                                                                  |
| Supplier Device Package    | 64-LQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam3s1ba-aur |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







# 4.3 SAM3S4/2/1A Package and Pinout



Figure 4-5. Orientation of the 48-pad QFN Package









### 5.6 Wake-up Sources

The wake-up events allow the device to exit the backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and the SRAM power supply, if they are not already enabled.

#### Figure 5-4. Wake-up Source



# 5.7 Fast Startup

The device allows the processor to restart in a few microseconds while the processor is in wait mode. A fast start up can occur upon detection of a low level on one of the 19 wake-up inputs (WKUP0 to 15 + SM + RTC + RTT).

The fast restart circuitry, as shown in Figure 5-5, is fully asynchronous and provides a fast startup signal to the Power Management Controller. As soon as the fast start-up signal is asserted, the PMC automatically restarts the embedded 4/8/12 MHz fast RC oscillator, switches the master clock on this 4MHz clock and reenables the processor clock.



Figure 5-5. Fast Start-Up Circuitry





# 6. Input/Output Lines

The SAM3S has several kinds of input/output (I/O) lines such as general purpose I/Os (GPIO) and system I/Os. GPIOs can have alternate functionality due to multiplexing capabilities of the PIO controllers. The same PIO line can be used whether in IO mode or by the multiplexed peripheral. System I/Os include pins such as test pins, oscillators, erase or analog inputs.

# 6.1 General Purpose I/O Lines

GPIO Lines are managed by PIO Controllers. All I/Os have several input or output modes such as pull-up or pull-down, input Schmitt triggers, multi-drive (open-drain), glitch filters, debouncing or input change interrupt. Programming of these modes is performed independently for each I/O line through the PIO controller user interface. For more details, refer to the product PIO controller section.

The input output buffers of the PIO lines are supplied through VDDIO power supply rail.

The SAM3S embeds high speed pads able to handle up to 32 MHz for HSMCI (MCK/2), 45 MHz for SPI clock lines and 35 MHz on other lines. See AC Characteristics Section in the Electrical Characteristics Section of the datasheet for more details. Typical pull-up and pull-down value is 100 k $\Omega$  for all I/Os.

Each I/O line also embeds an ODT (On-Die Termination), see Figure 6-1. It consists of an internal series resistor termination scheme for impedance matching between the driver output (SAM3S) and the PCB trace impedance preventing signal reflection. The series resistor helps to reduce IOs switching current (di/dt) thereby reducing in turn, EMI. It also decreases overshoot and undershoot (ringing) due to inductance of interconnect between devices or between boards. In conclusion ODT helps diminish signal integrity issues.



### Figure 6-1. On-Die Termination

# 6.2 System I/O Lines

System I/O lines are pins used by oscillators, test mode, reset and JTAG to name but a few. Described below are the SAM3S system I/O lines shared with PIO lines:

These pins are software configurable as general purpose I/O or system pins. At startup the default function of these pins is always used.

| SYSTEM_IO<br>bit number | Default function<br>after reset | Other function | Constraints for<br>normal start     | Configuration                                                                 |
|-------------------------|---------------------------------|----------------|-------------------------------------|-------------------------------------------------------------------------------|
| 12                      | ERASE                           | PB12           | Low Level at startup <sup>(1)</sup> |                                                                               |
| 10                      | DDM                             | PB10           | -                                   |                                                                               |
| 11                      | DDP                             | PB11           | -                                   | In Matrix User Interface Registers                                            |
| 7                       | TCK/SWCLK                       | PB7            | -                                   | (Refer to the SystemIO Configuration<br>Register in the Bus Matrix section of |
| 6                       | TMS/SWDIO                       | PB6            | -                                   | the product datasheet.)                                                       |
| 5                       | TDO/TRACESWO                    | PB5            | -                                   |                                                                               |
| 4                       | TDI                             | PB4            | -                                   |                                                                               |
| -                       | PA7                             | XIN32          | -                                   | On a factor sta (2) history                                                   |
| -                       | PA8                             | XOUT32         | -                                   | See footnote <sup>(2)</sup> below                                             |
| -                       | PB9                             | XIN            | -                                   | On a factorista (3) halans                                                    |
| -                       | PB8                             | XOUT           | -                                   | See footnote <sup>(3)</sup> below                                             |

#### Table 6-1. System I/O Configuration Pin List.

Notes: 1. If PB12 is used as PIO input in user applications, a low level must be ensured at startup to prevent Flash erase before the user application sets PB12 into PIO mode,

- 2. In the product Datasheet Refer to: Slow Clock Generator of the Supply Controller section.
- 3. In the product Datasheet Refer to: 3 to 20 MHZ Crystal Oscillator information in PMC section.

#### 6.2.1 Serial Wire JTAG Debug Port (SWJ-DP) Pins

The SWJ-DP pins are TCK/SWCLK, TMS/SWDIO, TDO/SWO, TDI and commonly provided on a standard 20-pin JTAG connector defined by ARM. For more details about voltage reference and reset state, refer to Table 3-1 on page 6.

At startup, SWJ-DP pins are configured in SWJ-DP mode to allow connection with debugging probe. Please refer to the Debug and Test Section of the product datasheet.

SWJ-DP pins can be used as standard I/Os to provide users more general input/output pins when the debug port is not needed in the end application. Mode selection between SWJ-DP mode (System IO mode) and general IO mode is performed through the AHB Matrix Special Function Registers (MATRIX\_SFR). Configuration of the pad for pull-up, triggers, debouncing and glitch filters is possible regardless of the mode.

The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. It integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

By default, the JTAG Debug Port is active. If the debugger host wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables the JTAG-DP and enables the SW-DP. When the Serial Wire Debug Port is active, TDO/TRACESWO can be used for trace.

The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. So the asynchronous trace can only be used with SW-DP, not JTAG-DP. For more information about SW-DP and JTAG-DP switching, please refer to the Debug and Test Section.



#### 9.1.3.9 Fast Flash Programming Interface

The Fast Flash Programming Interface allows programming the device through either a serial JTAG interface or through a multiplexed fully-handshaked parallel port. It allows gang programming with market-standard industrial programmers.

The FFPI supports read, page program, page erase, full erase, lock, unlock and protect commands.

The Fast Flash Programming Interface is enabled and the Fast Programming Mode is entered when TST and PA0 and PA1are tied low.

#### 9.1.3.10 SAM-BA<sup>®</sup> Boot

The SAM-BA Boot is a default Boot Program which provides an easy way to program in-situ the on-chip Flash memory.

The SAM-BA Boot Assistant supports serial communication via the UART and USB.

The SAM-BA Boot provides an interface with SAM-BA Graphic User Interface (GUI).

#### 9.1.3.11 GPNVM Bits

The SAM3S features two GPNVM bits that can be cleared or set respectively through the commands "Clear GPNVM Bit" and "Set GPNVM Bit" of the EEFC User Interface.

 Table 9-2.
 General Purpose Non-volatile Memory Bits

| GPNVMBit[#] | Function            |
|-------------|---------------------|
| 0           | Security bit        |
| 1           | Boot mode selection |

#### 9.1.4 Boot Strategies

The system always boots at address 0x0. To ensure maximum boot possibilities, the memory layout can be changed via GPNVM.

A general-purpose NVM (GPNVM) bit is used to boot either on the ROM (default) or from the Flash.

The GPNVM bit can be cleared or set respectively through the commands "Clear General-purpose NVM Bit" and "Set General-purpose NVM Bit" of the EEFC User Interface.

Setting GPNVM Bit 1 selects the boot from the Flash, clearing it selects the boot from the ROM. Asserting ERASE clears the GPNVM Bit 1 and thus selects the boot from the ROM by default.

#### 9.2 External Memories

The SAM3S features an External Bus Interface to provide the interface to a wide range of external memories and to any parallel peripheral.

#### 9.2.1 Static Memory Controller

- 8-bit Data Bus
- Up to 24-bit Address Bus (up to 16 MBytes linear per chip select)
- Up to 4 chip selects, Configurable Assignment
- Multiple Access Modes supported
  - Chip Select, Write enable or Read enable Control Mode





## 10.1 System Controller and Peripherals Mapping

Please refer to Section 8-1 "SAM3S Product Mapping" on page 30.

All the peripherals are in the bit band region and are mapped in the bit band alias region.

### 10.2 Power-on-Reset, Brownout and Supply Monitor

The SAM3S embeds three features to monitor, warn and/or reset the chip:

- Power-on-Reset on VDDIO
- Brownout Detector on VDDCORE
- Supply Monitor on VDDIO

#### 10.2.1 Power-on-Reset

The Power-on-Reset monitors VDDIO. It is always activated and monitors voltage at start up but also during power down. If VDDIO goes below the threshold voltage, the entire chip is reset. For more information, refer to the Electrical Characteristics section of the datasheet.

#### 10.2.2 Brownout Detector on VDDCORE

The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC\_MR). It is especially recommended to disable it during low-power modes such as wait or sleep modes.

If VDDCORE goes below the threshold voltage, the reset of the core is asserted. For more information, refer to the Supply Controller (SUPC) and Electrical Characteristics sections of the datasheet.

#### 10.2.3 Supply Monitor on VDDIO

The Supply Monitor monitors VDDIO. It is not active by default. It can be activated by software and is fully programmable with 16 steps for the threshold (between 1.9V to 3.4V). It is controlled by the Supply Controller (SUPC). A sample mode is possible. It allows to divide the supply monitor power consumption by a factor of up to 2048. For more information, refer to the SUPC and Electrical Characteristics sections of the datasheet.

#### 10.3 Reset Controller

The Reset Controller is based on a Power-on-Reset cell, and a Supply Monitor on VDDCORE.

The Reset Controller is capable to return to the software the source of the last reset, either a general reset, a wake-up reset, a software reset, a user reset or a watchdog reset.

The Reset Controller controls the internal resets of the system and the NRST pin input/output. It is capable to shape a reset signal for the external devices, simplifying to a minimum connection of a push-button on the NRST pin to implement a manual reset.

The configuration of the Reset Controller is saved as supplied on VDDIO.

### 10.4 Supply Controller (SUPC)

The Supply Controller controls the power supplies of each section of the processor and the peripherals (via Voltage regulator control)

The Supply Controller has its own reset circuitry and is clocked by the 32 kHz Slow clock generator.

# **SAM3S Summary**

The reset circuitry is based on a zero-power power-on reset cell and a brownout detector cell. The zero-power power-on reset allows the Supply Controller to start properly, while the software-programmable brownout detector allows detection of either a battery discharge or main voltage loss.

The Slow Clock generator is based on a 32 kHz crystal oscillator and an embedded 32 kHz RC oscillator. The Slow Clock defaults to the RC oscillator, but the software can enable the crystal oscillator and select it as the Slow Clock source.

The Supply Controller starts up the device by sequentially enabling the internal power switches and the Voltage Regulator, then it generates the proper reset signals to the core power supply.

It also enables to set the system in different low power modes and to wake it up from a wide range of events.

### 10.5 Clock Generator

The Clock Generator is made up of:

- One Low Power 32768Hz Slow Clock oscillator with bypass mode
- One Low-Power RC oscillator
- One 3-20 MHz Crystal Oscillator, which can be bypassed
- One Fast RC oscillator factory programmed, 3 output frequencies can be selected: 4, 8 or 12 MHz. By default 4 MHz is selected.
- One 60 to 130 MHz PLL (PLLB) providing a clock for the USB Full Speed Controller
- One 60 to 130 MHz programmable PLL (PLLA), capable to provide the clock MCK to the processor and to the peripherals. The PLLA input frequency is from 3.5 to 20 MHz.





Figure 10-2. Clock Generator Block Diagram



# 10.6 Power Management Controller

The Power Management Controller provides all the clock signals to the system. It provides:

- the Processor Clock, HCLK
- the Free running processor clock, FCLK
- the Cortex SysTick external clock
- the Master Clock, MCK, in particular to the Matrix and the memory interfaces
- the USB Clock, UDPCK
- independent peripheral clocks, typically at the frequency of MCK
- three programmable clock outputs: PCK0, PCK1 and PCK2

The Supply Controller selects between the 32 kHz RC oscillator or the crystal oscillator. The unused oscillator is disabled automatically so that power consumption is optimized.

By default, at startup the chip runs out of the Master Clock using the fast RC oscillator running at 4 MHz.

The user can trim the 8 and 12 MHz RC Oscillator frequency by software.





The SysTick calibration value is fixed at 8000 which allows the generation of a time base of 1 ms with SystTick clock at 8 MHz (max HCLK/8 = 64 MHz/8).

# 10.7 Watchdog Timer

- 16-bit key-protected only-once-Programmable Counter
- Windowed, prevents the processor to be in a dead-lock on the watchdog access.

# 10.8 SysTick Timer

- 24-bit down counter
- · Self-reload capability
- Flexible System timer

# 10.9 Real Time Timer

- Real Time Timer, allowing backup of time with different accuracies
  - 32-bit free-running back-up counter
  - Integrates a 16-bit programmable prescaler running on slow clock



# 11. Peripherals

# **11.1** Peripheral Identifiers

Table 11-1 defines the Peripheral Identifiers of the SAM3S. A peripheral identifier is required for the control of the peripheral interrupt with the Nested Vectored Interrupt Controller and for the control of the peripheral clock with the Power Management Controller.

**Table 11-1.**Peripheral Identifiers

| Instance ID | Instance Name | NVIC Interrupt | PMC Clock Control | Instance Description                 |
|-------------|---------------|----------------|-------------------|--------------------------------------|
| 0           | SUPC          | X              |                   | Supply Controller                    |
| 1           | RSTC          | X              |                   | Reset Controller                     |
| 2           | RTC           | X              |                   | Real Time Clock                      |
| 3           | RTT           | X              |                   | Real Time Timer                      |
| 4           | WDT           | X              |                   | Watchdog Timer                       |
| 5           | PMC           | X              |                   | Power Management Controller          |
| 6           | EEFC          | X              |                   | Enhanced Embedded Flash Controller   |
| 7           | -             | -              |                   | Reserved                             |
| 8           | UART0         | X              | X                 | UART 0                               |
| 9           | UART1         | X              | X                 | UART 1                               |
| 10          | SMC           | X              | X                 | SMC                                  |
| 11          | PIOA          | X              | X                 | Parallel I/O Controller A            |
| 12          | PIOB          | X              | X                 | Parallel I/O Controller B            |
| 13          | PIOC          | X              | X                 | Parallel I/O Controller C            |
| 14          | USART0        | X              | X                 | USART 0                              |
| 15          | USART1        | X              | X                 | USART 1                              |
| 16          | -             | -              | -                 | Reserved                             |
| 17          | -             | -              | -                 | Reserved                             |
| 18          | HSMCI         | X              | X                 | High Speed Multimedia Card Interface |
| 19          | TWIO          | X              | X                 | Two Wire Interface 0                 |
| 20          | TWI1          | X              | X                 | Two Wire Interface 1                 |
| 21          | SPI           | X              | X                 | Serial Peripheral Interface          |
| 22          | SSC           | X              | X                 | Synchronous Serial Controller        |
| 23          | TC0           | X              | X                 | Timer/Counter 0                      |
| 24          | TC1           | X              | X                 | Timer/Counter 1                      |
| 25          | TC2           | X              | X                 | Timer/Counter 2                      |
| 26          | TC3           | X              | X                 | Timer/Counter 3                      |
| 27          | TC4           | X              | X                 | Timer/Counter 4                      |
| 28          | TC5           | X              | X                 | Timer/Counter 5                      |
| 29          | ADC           | X              | X                 | Analog-to-Digital Converter          |
| 30          | DACC          | X              | X                 | Digital-to-Analog Converter          |
| 31          | PWM           | X              | X                 | Pulse Width Modulation               |
| 32          | CRCCU         | X              | X                 | CRC Calculation Unit                 |
| 33          | ACC           | X              | X                 | Analog Comparator                    |
| 34          | UDP           | X              | X                 | USB Device Port                      |



# 11.2.1 PIO Controller A Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function  | System Function | Comments            |
|----------|--------------|--------------|--------------|-----------------|-----------------|---------------------|
| PA0      | PWMH0        | TIOA0        | A17          | WKUP0           |                 | High drive          |
| PA1      | PWMH1        | TIOB0        | A18          | WKUP1           |                 | High drive          |
| PA2      | PWMH2        | SCK0         | DATRG        | WKUP2           |                 | High drive          |
| PA3      | TWD0         | NPCS3        |              |                 |                 | High drive          |
| PA4      | TWCK0        | TCLK0        |              | WKUP3           |                 |                     |
| PA5      | RXD0         | NPCS3        |              | WKUP4           |                 |                     |
| PA6      | TXD0         | PCK0         |              |                 |                 |                     |
| PA7      | RTS0         | PWMH3        |              |                 | XIN32           |                     |
| PA8      | CTS0         | ADTRG        |              | WKUP5           | XOUT32          |                     |
| PA9      | URXD0        | NPCS1        | PWMFI0       | WKUP6           |                 |                     |
| PA10     | UTXD0        | NPCS2        |              |                 |                 |                     |
| PA11     | NPCS0        | PWMH0        |              | WKUP7           |                 |                     |
| PA12     | MISO         | PWMH1        |              |                 |                 |                     |
| PA13     | MOSI         | PWMH2        |              |                 |                 |                     |
| PA14     | SPCK         | PWMH3        |              | WKUP8           |                 |                     |
| PA15     | TF           | TIOA1        | PWML3        | WKUP14/PIODCEN1 |                 |                     |
| PA16     | ТК           | TIOB1        | PWML2        | WKUP15/PIODCEN2 |                 |                     |
| PA17     | TD           | PCK1         | PWMH3        | AD0             |                 |                     |
| PA18     | RD           | PCK2         | A14          | AD1             |                 |                     |
| PA19     | RK           | PWML0        | A15          | AD2/WKUP9       |                 |                     |
| PA20     | RF           | PWML1        | A16          | AD3/WKUP10      |                 |                     |
| PA21     | RXD1         | PCK1         |              | AD8             |                 | 64/100-pin versions |
| PA22     | TXD1         | NPCS3        | NCS2         | AD9             |                 | 64/100-pin versions |
| PA23     | SCK1         | PWMH0        | A19          | PIODCCLK        |                 | 64/100-pin versions |
| PA24     | RTS1         | PWMH1        | A20          | PIODC0          |                 | 64/100-pin versions |
| PA25     | CTS1         | PWMH2        | A23          | PIODC1          |                 | 64/100-pin versions |
| PA26     | DCD1         | TIOA2        | MCDA2        | PIODC2          |                 | 64/100-pin versions |
| PA27     | DTR1         | TIOB2        | MCDA3        | PIODC3          |                 | 64/100-pin versions |
| PA28     | DSR1         | TCLK1        | MCCDA        | PIODC4          |                 | 64/100-pin versions |
| PA29     | RI1          | TCLK2        | MCCK         | PIODC5          |                 | 64/100-pin versions |
| PA30     | PWML2        | NPCS2        | MCDA0        | WKUP11/PIODC6   |                 | 64/100-pin versions |
| PA31     | NPCS1        | PCK2         | MCDA1        | PIODC7          |                 | 64/100-pin versions |

 Table 11-2.
 Multiplexing on PIO Controller A (PIOA)

# 11.2.2 PIO Controller B Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments            |
|----------|--------------|--------------|--------------|----------------|-----------------|---------------------|
| PB0      | PWMH0        |              |              | AD4            |                 |                     |
| PB1      | PWMH1        |              |              | AD5            |                 |                     |
| PB2      | URXD1        | NPCS2        |              | AD6/ WKUP12    |                 |                     |
| PB3      | UTXD1        | PCK2         |              | AD7            |                 |                     |
| PB4      | TWD1         | PWMH2        |              |                | TDI             |                     |
| PB5      | TWCK1        | PWML0        |              | WKUP13         | TDO/TRACESWO    |                     |
| PB6      |              |              |              |                | TMS/SWDIO       |                     |
| PB7      |              |              |              |                | TCK/SWCLK       |                     |
| PB8      |              |              |              |                | XOUT            |                     |
| PB9      |              |              |              |                | XIN             |                     |
| PB10     |              |              |              |                | DDM             |                     |
| PB11     |              |              |              |                | DDP             |                     |
| PB12     | PWML1        |              |              |                | ERASE           |                     |
| PB13     | PWML2        | PCK0         |              | DAC0           |                 | 64/100-pin versions |
| PB14     | NPCS1        | PWMH3        |              | DAC1           |                 | 64/100-pin versions |

 Table 11-3.
 Multiplexing on PIO Controller B (PIOB)





# 12.4 Universal Synchronous Asynchronous Receiver Transceiver (USART)

- Programmable Baud Rate Generator with Fractional Baud rate support
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB- or LSB-first
  - Optional break generation and detection
  - By 8 or by-16 over-sampling receiver frequency
  - Hardware handshaking RTS-CTS
  - Receiver time-out and transmitter timeguard
  - Optional Multi-drop Mode with address generation and detection
  - Optional Manchester Encoding
  - Full modem line support on USART1 (DCD-DSR-DTR-RI)
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
  - NACK handling, error counter with repetition and iteration limit
- SPI Mode
  - Master or Slave
  - Serial Clock programmable Phase and Polarity
  - SPI Serial Clock (SCK) Frequency up to MCK/4
- IrDA modulation and demodulation
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo

# 12.5 Synchronous Serial Controller (SSC)

- Provides serial synchronous communication links used in audio and telecom applications (with CODECs in Master or Slave Modes, I<sup>2</sup>S, TDM Buses, Magnetic Card Reader)
- · Contains an independent receiver and transmitter and a common clock divider
- Offers configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal

# 12.6 Timer Counter (TC)

- Six 16-bit Timer Counter Channels
- Wide range of functions including:
  - Frequency Measurement
  - Event Counting
- 48 SAM3S Summary

| Symbol     |            | Millimeter |                |           | Inch       |            |  |
|------------|------------|------------|----------------|-----------|------------|------------|--|
| Symbol     | Min        | Nom        | Max            | Min       | Nom        | Max        |  |
| А          | -          | —          | 1.60           | _         | _          | 0.063      |  |
| A1         | 0.05       | _          | 0.15           | 0.002     | _          | 0.006      |  |
| A2         | 1.35       | 1.40       | 1.45           | 0.053     | 0.055      | 0.057      |  |
| D          |            | 12.00 BSC  |                |           | 0.472 BSC  |            |  |
| D1         |            | 10.00 BSC  |                |           | 0.383 BSC  |            |  |
| Е          |            | 12.00 BSC  |                |           | 0.472 BSC  |            |  |
| E1         |            | 10.00 BSC  |                |           | 0.383 BSC  |            |  |
| R2         | 0.08       | -          | 0.20           | 0.003     | -          | 0.008      |  |
| R1         | 0.08       | -          | -              | 0.003     | _          | _          |  |
| q          | <b>0</b> ° | 3.5°       | <b>7</b> °     | 0°        | 3.5°       | <b>7</b> ° |  |
| $\theta_1$ | 0°         | -          | -              | 0°        | _          | _          |  |
| $\theta_2$ | 11°        | 12°        | 13°            | 11°       | 12°        | 13°        |  |
| $\theta_3$ | 11°        | 12°        | 13°            | 11°       | 12°        | 13°        |  |
| С          | 0.09       | _          | 0.20           | 0.004     | _          | 0.008      |  |
| L          | 0.45       | 0.60       | 0.75           | 0.018     | 0.024      | 0.030      |  |
| L1         |            | 1.00 REF   |                | 0.039 REF |            |            |  |
| S          | 0.20       | -          | -              | 0.008     | -          | -          |  |
| b          | 0.17       | 0.20       | 0.27           | 0.007     | 0.008      | 0.011      |  |
| е          |            | 0.50 BSC.  |                |           | 0.020 BSC. |            |  |
| D2         |            | 7.50       |                |           | 0.285      |            |  |
| E2         |            | 7.50       |                |           | 0.285      |            |  |
|            |            | Tolerance  | es of Form and | Position  |            |            |  |
| aaa        | 0.20       |            |                |           | 0.008      |            |  |
| bbb        | 0.20       |            |                | 0.008     |            |            |  |
| CCC        |            | 0.08       |                |           | 0.003      |            |  |
| ddd        |            | 0.08       |                |           | 0.003      |            |  |

| Table 13-2. | 64-lead LQFP Package Dimensions (in mm) |
|-------------|-----------------------------------------|



| 0      |      | Millimeter |                |           | Inch      |       |  |
|--------|------|------------|----------------|-----------|-----------|-------|--|
| Symbol | Min  | Nom        | Мах            | Min       | Nom       | Мах   |  |
| А      | _    | _          | 090            | _         | _         | 0.035 |  |
| A1     | _    | _          | 0.050          | _         | _         | 0.002 |  |
| A2     | _    | 0.65       | 0.70           | _         | 0.026     | 0.028 |  |
| A3     |      | 0.20 REF   |                |           | 0.008 REF |       |  |
| b      | 0.18 | 0.20       | 0.23           | 0.007     | 0.008     | 0.009 |  |
| D      |      | 7.00 bsc   |                |           | 0.276 bsc |       |  |
| D2     | 5.45 | 5.60       | 5.75           | 0.215     | 0.220     | 0.226 |  |
| Е      |      | 7.00 bsc   |                | 0.276 bsc |           |       |  |
| E2     | 5.45 | 5.60       | 5.75           | 0.215     | 0.220     | 0.226 |  |
| L      | 0.35 | 0.40       | 0.45           | 0.014     | 0.016     | 0.018 |  |
| е      |      | 0.50 bsc   |                |           | 0.020 bsc |       |  |
| R      | 0.09 | -          | _              | 0.004     | _         | _     |  |
|        |      | Toleranc   | es of Form and | Position  |           |       |  |
| aaa    | 0.10 |            |                |           | 0.004     |       |  |
| bbb    | 0.10 |            |                | 0.004     |           |       |  |
| CCC    |      | 0.05       |                |           | 0.002     |       |  |

 Table 13-3.
 48-pad QFN Package Dimensions (in mm)





#### Figure 13-5. 64-pad QFN Package Drawing



# 14. Ordering Information

| Table 14-1. | Ordering Codes for SAM3S Devices |
|-------------|----------------------------------|
|-------------|----------------------------------|

| Ordering Code | MRL | Flash<br>(Kbytes) | Package (Kbytes) | Package Type | Temperature<br>Operating Range |
|---------------|-----|-------------------|------------------|--------------|--------------------------------|
| ATSAM3S4CA-AU | А   | 256               | QFP100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4CA-CU | А   | 256               | BGA100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4BA-AU | А   | 256               | QFP64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4BA-MU | A   | 256               | QFN64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4AA-AU | А   | 256               | QFP48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4AA-MU | A   | 256               | QFN48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2CA-AU | A   | 128               | QFP100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2CA-CU | А   | 128               | BGA100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2BA-AU | А   | 128               | QFP64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2BA-MU | А   | 128               | QFN64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2AA-AU | А   | 128               | QFP48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2AA-MU | А   | 128               | QFN48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1CA-AU | A   | 64                | QFP100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1CA-CU | А   | 64                | BGA100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1BA-AU | А   | 64                | QFP64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1BA-MU | А   | 64                | QFN64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1AA-AU | А   | 64                | QFP48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1AA-MU | А   | 64                | QFN48            | Green        | Industrial<br>-40°C to 85°C    |



