Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 64MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, Memory Card, SPI, SSC, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 79 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V | | Data Converters | A/D 15x10/12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TFBGA | | Supplier Device Package | 100-TFBGA (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/atmel/atsam3s1ca-cu | Figure 2-2. SAM3S 64-pin Version Block Diagram Figure 2-3. SAM3S 48-pin Version Block Diagram # 3. Signal Description Table 3-1 gives details on the signal names classified by peripheral. Table 3-1. Signal Description List | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | | |--------------|----------------------------------------------------------------------|---------------|-----------------|-------------------|--------------------------------------------------------------------------------------------------|--| | | Power S | Supplies | | | | | | VDDIO | Peripherals I/O Lines and USB transceiver Power Supply | Power | | | 1.62V to 3.6V | | | VDDIN | Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply | Power | | | 1.8V to 3.6V <sup>(4)</sup> | | | VDDOUT | Voltage Regulator Output | Power | | | 1.8V Output | | | VDDPLL | Oscillator and PLL Power Supply | Power | | | 1.62 V to 1.95V | | | VDDCORE | Power the core, the embedded memories and the peripherals | Power | | | 1.62V to 1.95V | | | GND | Ground | Ground | | | | | | | Clocks, Oscilla | ators and PLI | _S | ! | | | | XIN | Main Oscillator Input | Input | | | Reset State: | | | XOUT | Main Oscillator Output | Output | | | - PIO Input | | | XIN32 | Slow Clock Oscillator Input | Input | | | - Internal Pull-up disabled | | | XOUT32 | Slow Clock Oscillator Output | Output | | VDDIO | - Schmitt Trigger enabled <sup>(1)</sup> | | | PCK0 - PCK2 | Programmable Clock Output | Output | | | Reset State: - PIO Input - Internal Pull-up enabled - Schmitt Trigger enabled <sup>(1)</sup> | | | | Serial Wire/JTAG De | ebug Port - S | WJ-DP | | | | | TCK/SWCLK | Test Clock/Serial Wire Clock | Input | | | _ | | | TDI | Test Data In | Input | | | Reset State: - SWJ-DP Mode | | | TDO/TRACESWO | Test Data Out / Trace Asynchronous Data<br>Out | Output | | VDDIO | - Internal pull-up disabled - Schmitt Trigger enabled <sup>(1)</sup> | | | TMS/SWDIO | Test Mode Select /Serial Wire Input/Output | Input / I/O | | | Committe miggor onabled | | | JTAGSEL | JTAG Selection | Input | High | | Permanent Internal pull-down | | | | Flash M | /lemory | | | | | | ERASE | Flash and NVM Configuration Bits Erase<br>Command | Input | High | VDDIO | Reset State: - Erase Input - Internal pull-down enabled - Schmitt Trigger enabled <sup>(1)</sup> | | | | Rese | t/Test | | | | | | NRST | Synchronous Microcontroller Reset | I/O | Low | VDDIO | Permanent Internal pull-up | | | TST | Test Select | Input | | | Permanent Internal pull-down | | Table 3-1. Signal Description List (Continued) | Signal Name | Function | Туре | Active<br>Level | Voltage reference | Comments | |--------------------------|---------------------------------------------|--------------------|-----------------|-------------------|--------------------------------------------------------------------------------| | | Synchronous Seri | al Controller | - SSC | | | | TD | SSC Transmit Data | Output | | | | | RD | SSC Receive Data | Input | | | | | TK | SSC Transmit Clock | I/O | | | | | RK | SSC Receive Clock | I/O | | | | | TF | SSC Transmit Frame Sync | I/O | | | | | RF | SSC Receive Frame Sync | I/O | | | | | | Timer/Co | unter - TC | | | | | TCLKx | TC Channel x External Clock Input | Input | | | | | TIOAx | TC Channel x I/O Line A | I/O | | | | | TIOBx | TC Channel x I/O Line B | I/O | | | | | | Pulse Width Modulati | on Controlle | r- PWMC | 1 | | | PWMHx | PWM Waveform Output High for channel x | Output | | | | | PWMLx | PWM Waveform Output Low for channel x | Output | | | only output in<br>complementary mode when<br>dead time insertion is<br>enabled | | PWMFI0 | PWM Fault Input | Input | | | | | | Serial Periphera | I Interface - | SPI | | | | MISO | Master In Slave Out | I/O | | | | | MOSI | Master Out Slave In | I/O | | | | | SPCK | SPI Serial Clock | I/O | | | | | SPI_NPCS0 | SPI Peripheral Chip Select 0 | I/O | Low | | | | SPI_NPCS1 -<br>SPI_NPCS3 | SPI Peripheral Chip Select | Output | Low | | | | | Two-Wire In | terface- TWI | | | | | TWDx | TWIx Two-wire Serial Data | I/O | | | | | TWCKx | TWIx Two-wire Serial Clock | I/O | | | | | | Ana | alog | | | | | ADVREF | ADC, DAC and Analog Comparator<br>Reference | Analog | | | | | | Analog-to-Digital | Converter - | ADC | | | | AD0 - AD14 | Analog Inputs | Analog,<br>Digital | | | | | ADTRG | ADC Trigger | Input | | VDDIO | | | | 12-bit Digital-to-Ana | log Converte | er - DAC | | | | DAC0 - DAC1 | Analog output | Analog,<br>Digital | | | | | DACTRG | DAC Trigger | Input | | VDDIO | | | | I . | 1 | 1 | 1 | 1 | ## 4. Package and Pinout ## 4.1 SAM3S4/2/1C Package and Pinout Figure 4-2 shows the orientation of the 100-ball LFBGA Package ### 4.1.1 100-lead LQFP Package Outline Figure 4-1. Orientation of the 100-lead LQFP Package ### 4.1.2 100-ball LFBGA Package Outline The 100-Ball LFBGA package has a 0.8 mm ball pitch and respects Green Standards. Its dimensions are 9 x 9 x 1.1 mm. Figure 4-2. Orientation of the 100-BALL LFBGA Package ### 4.1.4 100-ball LFBGA Pinout Table 4-2. 100-ball LFBGA SAM3S4/2/1C Pinout | A1 | PB1/AD5 | |------------|----------------------| | A2 | PC29 | | А3 | VDDIO | | A4 | PB9/PGMCK/XIN | | <b>A</b> 5 | PB8/XOUT | | A6 | PB13/DAC0 | | A7 | DDP/PB11 | | A8 | DDM/PB10 | | A9 | TMS/SWDIO/PB6 | | A10 | JTAGSEL | | B1 | PC30 | | B2 | ADVREF | | В3 | GNDANA | | B4 | PB14/DAC1 | | B5 | PC21 | | В6 | PC20 | | В7 | PA31 | | В8 | PC19 | | В9 | PC18 | | B10 | TDO/TRACESWO/<br>PB5 | | C1 | PB2/AD6 | | C2 | VDDPLL | | C3 | PC25 | | C4 | PC23 | | C5 | ERASE/PB12 | | C6 | TCK/SWCLK/PB7 | | | | |-----|----------------|--|--|--| | C7 | PC16 | | | | | C8 | PA1/PGMEN1 | | | | | C9 | PC17 | | | | | C10 | PA0/PGMEN0 | | | | | D1 | PB3/AD7 | | | | | D2 | PB0/AD4 | | | | | D3 | PC24 | | | | | D4 | PC22 | | | | | D5 | GND | | | | | D6 | GND | | | | | D7 | VDDCORE | | | | | D8 | PA2/PGMEN2 | | | | | D9 | PC11 | | | | | D10 | PC14 | | | | | E1 | PA17/PGMD5/AD0 | | | | | E2 | PC31 | | | | | E3 | VDDIN | | | | | E4 | GND | | | | | E5 | GND | | | | | E6 | NRST | | | | | E7 | PA29/AD13 | | | | | E8 | PA30/AD14 | | | | | E9 | PC10 | | | | | E10 | PA3 | | | | | F1 | PA18/PGMD6/AD1 | | | |-----|----------------|--|--| | F2 | PC26 | | | | F3 | VDDOUT | | | | F4 | GND | | | | F5 | VDDIO | | | | F6 | PA27/PGMD15 | | | | F7 | PC8 | | | | F8 | PA28 | | | | F9 | TST | | | | F10 | PC9 | | | | G1 | PA21/PGMD9/AD8 | | | | G2 | PC27 | | | | G3 | PA15/PGMD3 | | | | G4 | VDDCORE | | | | G5 | VDDCORE | | | | G6 | PA26/PGMD14 | | | | G7 | PA12/PGMD0 | | | | G8 | PC28 | | | | G9 | PA4/PGMNCMD | | | | G10 | PA5/PGMRDY | | | | H1 | PA19/PGMD7/AD2 | | | | H2 | PA23/PGMD11 | | | | НЗ | PC7 | | | | H4 | PA14/PGMD2 | | | | H5 | PA13/PGMD1 | | | | H6 | PC4 | |-----|-------------------------| | H7 | PA11/PGMM3 | | Н8 | PC1 | | H9 | PA6/PGMNOE | | H10 | TDI/PB4 | | J1 | PC15/AD11 | | J2 | PC0 | | J3 | PA16/PGMD4 | | J4 | PC6 | | J5 | PA24/PGMD12 | | J6 | PA25/PGMD13 | | J7 | PA10/PGMM2 | | J8 | GND | | J9 | VDDCORE | | J10 | VDDIO | | K1 | PA22/PGMD10/AD9 | | K2 | PC13/AD10 | | КЗ | PC12/AD12 | | K4 | PA20/PGMD8/AD3 | | K5 | PC5 | | K6 | PC3 | | K7 | PC2 | | K8 | PA9/PGMM1 | | K9 | PA8/XOUT32/PGMM0 | | K10 | PA7/XIN32/<br>PGMNVALID | Figure 5-3. Backup Battery Note: The two diodes provide a "switchover circuit" (for illustration purpose; between the backup battery and the main supply when the system is put in backup mode. ### 5.4 Active Mode Active mode is the normal running mode with the core clock running from the fast RC oscillator, the main crystal oscillator or the PLLA. The power management controller can be used to adapt the frequency and to disable the peripheral clocks. #### 5.5 Low Power Modes The various low power modes of the SAM3S are described below: ### 5.5.1 Backup Mode The purpose of backup mode is to achieve the lowest power consumption possible in a system which is performing periodic wake-ups to perform tasks but not requiring fast startup time (<0.1ms). Total current consumption is 3 µA typical. The Supply Controller, zero-power power-on reset, RTT, RTC, Backup registers and 32 kHz oscillator (RC or crystal oscillator selected by software in the Supply Controller) are running. The regulator and the core supply are off. Backup mode is based on the Cortex-M3 deepsleep mode with the voltage regulator disabled. The SAM3S can be awakened from this mode through WUP0-15 pins, the supply monitor (SM), the RTT or RTC wake-up event. Backup mode is entered by using WFE instructions with the SLEEPDEEP bit in the System Control Register of the Cortex-M3 set to 1. (See the Power management description in The ARM Cortex M3 Processor section of the product datasheet). Exit from Backup mode happens if one of the following enable wake up events occurs: ### 5.5.4 Low Power Mode Summary Table The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes. Table 5-1. Low Power Mode Configuration Summary | Mode | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals | Mode Entry | Potential Wake Up<br>Sources | Core at<br>Wake Up | PIO State<br>while in Low<br>Power Mode | PIO State<br>at Wake Up | Consumption (2) (3) | Wake-up<br>Time <sup>(1)</sup> | |----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------------| | Backup<br>Mode | ON | OFF | OFF<br>(Not powered) | WFE<br>+SLEEPDEEP<br>bit = 1 | WUP0-15 pins<br>SM alarm<br>RTC alarm<br>RTT alarm | Reset | Previous<br>state saved | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μA typ <sup>(4)</sup> | < 0.1 ms | | Wait<br>Mode | ON | ON | Powered<br>(Not clocked) | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1 | Any Event from: Fast<br>startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm<br>USB wake-up | Clocked<br>back | Previous<br>state saved | Unchanged | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 μs | | Sleep<br>Mode | ON | ON | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode =WFI Interrupt Only; Entry mode =WFE Any Enabled Interrupt and/or Any Event from: Fast start-up through WUP0-15 pins RTC alarm RTT alarm USB wake-up | Clocked<br>back | Previous<br>state saved | Unchanged | (6) | (6) | Notes: - 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched. - 2. The external loads on PIOs are not taken into account in the calculation. - 3. Supply Monitor current consumption is not included. - 4. Total Current consumption. - 5. $5 \mu A$ on VDDCORE, $15 \mu A$ for total current consumption (using internal voltage regulator), $8 \mu A$ for total current consumption (without using internal voltage regulator). - 6. Depends on MCK frequency. - 7. In this mode the core is supplied and not clocked but some peripherals can be clocked. ## 5.6 Wake-up Sources The wake-up events allow the device to exit the backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and the SRAM power supply, if they are not already enabled. Figure 5-4. Wake-up Source Table 6-1. System I/O Configuration Pin List. | SYSTEM_IO<br>bit number | Default function after reset | Other function | Constraints for normal start | Configuration | |-------------------------|------------------------------|----------------|-------------------------------------|----------------------------------------------------------------------------| | 12 | ERASE | PB12 | Low Level at startup <sup>(1)</sup> | | | 10 | DDM | PB10 | - | | | 11 | DDP | PB11 | - | In Matrix User Interface Registers | | 7 | TCK/SWCLK | PB7 | - | (Refer to the SystemIO Configuration Register in the Bus Matrix section of | | 6 | TMS/SWDIO | PB6 | - | the product datasheet.) | | 5 | TDO/TRACESWO | PB5 | - | | | 4 | TDI | PB4 | - | | | - | PA7 | XIN32 | - | See footnote (2) below | | - | PA8 | XOUT32 | - | See loothote - below | | - | PB9 | XIN | - | 0 - 1 - 1 - 1 - (3) - 1 - 1 | | - | PB8 | XOUT | - | See footnote <sup>(3)</sup> below | - Notes: 1. If PB12 is used as PIO input in user applications, a low level must be ensured at startup to prevent Flash erase before the user application sets PB12 into PIO mode, - 2. In the product Datasheet Refer to: Slow Clock Generator of the Supply Controller section. - 3. In the product Datasheet Refer to: 3 to 20 MHZ Crystal Oscillator information in PMC section. #### 6.2.1 Serial Wire JTAG Debug Port (SWJ-DP) Pins The SWJ-DP pins are TCK/SWCLK, TMS/SWDIO, TDO/SWO, TDI and commonly provided on a standard 20-pin JTAG connector defined by ARM. For more details about voltage reference and reset state, refer to Table 3-1 on page 6. At startup, SWJ-DP pins are configured in SWJ-DP mode to allow connection with debugging probe. Please refer to the Debug and Test Section of the product datasheet. SWJ-DP pins can be used as standard I/Os to provide users more general input/output pins when the debug port is not needed in the end application. Mode selection between SWJ-DP mode (System IO mode) and general IO mode is performed through the AHB Matrix Special Function Registers (MATRIX SFR). Configuration of the pad for pull-up, triggers, debouncing and glitch filters is possible regardless of the mode. The JTAGSEL pin is used to select the JTAG boundary scan when asserted at a high level. It integrates a permanent pull-down resistor of about 15 $k\Omega$ to GND, so that it can be left unconnected for normal operations. By default, the JTAG Debug Port is active. If the debugger host wants to switch to the Serial Wire Debug Port, it must provide a dedicated JTAG sequence on TMS/SWDIO and TCK/SWCLK which disables the JTAG-DP and enables the SW-DP. When the Serial Wire Debug Port is active, TDO/TRACESWO can be used for trace. The asynchronous TRACE output (TRACESWO) is multiplexed with TDO. So the asynchronous trace can only be used with SW-DP, not JTAG-DP. For more information about SW-DP and JTAG-DP switching, please refer to the Debug and Test Section. ## 7. Processor and Architecture ### 7.1 ARM Cortex-M3 Processor - Version 2.0 - Thumb-2 (ISA) subset consisting of all base Thumb-2 instructions, 16-bit and 32-bit - · Harvard processor architecture enabling simultaneous instruction fetch with data load/store - Three-stage pipeline - Single cycle 32-bit multiply - · Hardware divide - Thumb and Debug states - · Handler and Thread modes - · Low latency ISR entry and exit ## 7.2 APB/AHB bridge The SAM3S product embeds one peripheral bridge: The peripherals of the bridge are clocked by MCK. ### 7.3 Matrix Masters The Bus Matrix of the SAM3S product manages 4 masters, which means that each master can perform an access concurrently with others, to an available slave. Each master has its own decoder, which is defined specifically for each master. In order to simplify the addressing, all the masters have the same decodings. Table 7-1. List of Bus Matrix Masters | Master 0 | Cortex-M3 Instruction/Data | |----------|---------------------------------| | Master 1 | Cortex-M3 System | | Master 2 | Peripheral DMA Controller (PDC) | | Master 3 | CRC Calculation Unit | ### 7.4 Matrix Slaves The Bus Matrix of the SAM3S product manages 5 slaves. Each slave has its own arbiter, allowing a different arbitration per slave. Table 7-2. List of Bus Matrix Slaves | Slave 0 | Internal SRAM | |---------|------------------------| | Slave 1 | Internal ROM | | Slave 2 | Internal Flash | | Slave 3 | External Bus Interface | | Slave 4 | Peripheral Bridge | **Table 7-4.** Peripheral DMA Controller (Continued) | Instance Name | Channel T/R | 100 & 64 Pins | 48 Pins | |---------------|-------------|---------------|---------| | UART0 | Receive | x | х | | USART1 | Receive | х | х | | USART0 | Receive | х | х | | ADC | Receive | х | х | | SPI | Receive | х | х | | SSC | Receive | х | х | | HSMCI | Receive | х | N/A | | PIOA | Receive | х | х | ## 7.7 Debug and Test Features - Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset. - Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access - Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches - Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling - Instrumentation Trace Macrocell (ITM) for support of printf style debugging - IEEE1149.1 JTAG Boundary-can on All Digital Pins ## 9. Memories #### 9.1 Embedded Memories #### 9.1.1 Internal SRAM The ATSAM3S4 product (256-Kbyte internal Flash version) embeds a total of 48 Kbytes high-speed SRAM. The ATSAM3S2 product (128-Kbyte internal Flash version) embeds a total of 32 Kbytes high-speed SRAM. The ATSAM3S1 product (64-Kbyte internal Flash version) embeds a total of 16 Kbytes high-speed SRAM. The SRAM is accessible over System Cortex-M3 bus at address 0x2000 0000. The SRAM is in the bit band region. The bit band alias region is mapped from 0x2200 0000 to 0x23FF FFFF. #### 9.1.2 Internal ROM The SAM3S product embeds an Internal ROM, which contains the SAM Boot Assistant (SAM-BA), In Application Programming routines (IAP) and Fast Flash Programming Interface (FFPI). At any time, the ROM is mapped at address 0x0080 0000. #### 9.1.3 Embedded Flash #### 9.1.3.1 Flash Overview The Flash of the ATSAM3S4 (256-Kbytes internal Flash version) is organized in one bank of 1024 pages (Single plane) of 256 bytes. The Flash of the ATSAM3S2 (128-Kbytes internal Flash version) is organized in one bank of 512 pages (Single plane) of 256 bytes. The Flash of the ATSAM3S1 (64-Kbytes internal Flash version) is organized in one bank of 256 pages (Single plane) of 256 bytes. The Flash contains a 128-byte write buffer, accessible through a 32-bit interface. ## 9.1.3.2 Flash Power Supply The Flash is supplied by VDDCORE. #### 9.1.3.3 Enhanced Embedded Flash Controller The Enhanced Embedded Flash Controller (EEFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB. The Enhanced Embedded Flash Controller ensures the interface of the Flash block with the 32-bit internal bus. Its 128-bit wide memory interface increases performance. The user can choose between high performance or lower current consumption by selecting either 128-bit or 64-bit access. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands. - Asynchronous read in Page Mode supported (4- up to 32-byte page size) - Multiple device adaptability - Control signals programmable setup, pulse and hold time for each Memory Bank - Multiple Wait State Management - Programmable Wait State Generation - External Wait Request - Programmable Data Float Time - Slow Clock mode supported - Additional Logic for NAND Flash ## 10.1 System Controller and Peripherals Mapping Please refer to Section 8-1 "SAM3S Product Mapping" on page 30. All the peripherals are in the bit band region and are mapped in the bit band alias region. ## 10.2 Power-on-Reset, Brownout and Supply Monitor The SAM3S embeds three features to monitor, warn and/or reset the chip: - Power-on-Reset on VDDIO - Brownout Detector on VDDCORE - Supply Monitor on VDDIO #### 10.2.1 Power-on-Reset The Power-on-Reset monitors VDDIO. It is always activated and monitors voltage at start up but also during power down. If VDDIO goes below the threshold voltage, the entire chip is reset. For more information, refer to the Electrical Characteristics section of the datasheet. #### 10.2.2 Brownout Detector on VDDCORE The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC\_MR). It is especially recommended to disable it during low-power modes such as wait or sleep modes. If VDDCORE goes below the threshold voltage, the reset of the core is asserted. For more information, refer to the Supply Controller (SUPC) and Electrical Characteristics sections of the datasheet. ### 10.2.3 Supply Monitor on VDDIO The Supply Monitor monitors VDDIO. It is not active by default. It can be activated by software and is fully programmable with 16 steps for the threshold (between 1.9V to 3.4V). It is controlled by the Supply Controller (SUPC). A sample mode is possible. It allows to divide the supply monitor power consumption by a factor of up to 2048. For more information, refer to the SUPC and Electrical Characteristics sections of the datasheet. #### 10.3 Reset Controller The Reset Controller is based on a Power-on-Reset cell, and a Supply Monitor on VDDCORE. The Reset Controller is capable to return to the software the source of the last reset, either a general reset, a wake-up reset, a software reset, a user reset or a watchdog reset. The Reset Controller controls the internal resets of the system and the NRST pin input/output. It is capable to shape a reset signal for the external devices, simplifying to a minimum connection of a push-button on the NRST pin to implement a manual reset. The configuration of the Reset Controller is saved as supplied on VDDIO. ## 10.4 Supply Controller (SUPC) The Supply Controller controls the power supplies of each section of the processor and the peripherals (via Voltage regulator control) The Supply Controller has its own reset circuitry and is clocked by the 32 kHz Slow clock generator. Figure 10-2. Clock Generator Block Diagram ## 10.6 Power Management Controller The Power Management Controller provides all the clock signals to the system. It provides: - the Processor Clock, HCLK - the Free running processor clock, FCLK - the Cortex SysTick external clock - the Master Clock, MCK, in particular to the Matrix and the memory interfaces - the USB Clock, UDPCK - independent peripheral clocks, typically at the frequency of MCK - three programmable clock outputs: PCK0, PCK1 and PCK2 The Supply Controller selects between the 32 kHz RC oscillator or the crystal oscillator. The unused oscillator is disabled automatically so that power consumption is optimized. By default, at startup the chip runs out of the Master Clock using the fast RC oscillator running at 4 MHz. The user can trim the 8 and 12 MHz RC Oscillator frequency by software. ### 10.14 UART - Two-pin UART - Implemented features are 100% compatible with the standard Atmel USART - Independent receiver and transmitter with a common programmable Baud Rate Generator - Even, Odd, Mark or Space Parity Generation - Parity, Framing and Overrun Error Detection - Automatic Echo, Local Loopback and Remote Loopback Channel Modes - Support for two PDC channels with connection to receiver and transmitter ### 10.15 PIO Controllers - 3 PIO Controllers, PIOA, PIOB and PIOC (100-pin version only) controlling a maximum of 79 I/O Lines - Fully programmable through Set/Clear Registers Table 10-2. PIO available according to pin count | Version | 48 pin | 64 pin | 100 pin | |---------|--------|--------|---------| | PIOA | 21 | 32 | 32 | | PIOB | 13 | 15 | 15 | | PIOC | - | - | 32 | - Multiplexing of four peripheral functions per I/O Line - For each I/O Line (whether assigned to a peripheral or used as general purpose I/O) - Input change, rising edge, falling edge, low level and level interrupt - Debouncing and Glitch filter - Multi-drive option enables driving in open drain - Programmable pull-up or pull-down on each I/O line - Pin data status register, supplies visibility of the level on the pin at any time - Synchronous output, provides Set and Clear of several I/O lines in a single write ## 12. Embedded Peripherals Overview ### 12.1 Serial Peripheral Interface (SPI) - Supports communication with serial external devices - Four chip selects with external decoder support allow communication with up to 15 peripherals - Serial memories, such as DataFlash and 3-wire EEPROMs - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors - External co-processors - Master or slave serial peripheral bus interface - 8- to 16-bit programmable data length per chip select - Programmable phase and polarity per chip select - Programmable transfer delays between consecutive transfers and between clock and data per chip select - Programmable delay between consecutive transfers - Selectable mode fault detection - · Very fast transfers supported - Transfers with baud rates up to MCK - The chip select line may be left active to speed up transfers on the same device ## 12.2 Two Wire Interface (TWI) - Master, Multi-Master and Slave Mode Operation - Compatibility with Atmel two-wire interface, serial memory and I<sup>2</sup>C compatible devices - · One, two or three bytes for slave address - Sequential read/write operations - Bit Rate: Up to 400 kbit/s - General Call Supported in Slave Mode - · Connecting to PDC channel capabilities optimizes data transfers in Master Mode only - One channel for the receiver, one channel for the transmitter - Next buffer support ## 12.3 Universal Asynchronous Receiver Transceiver (UART) - Two-pin UART - Independent receiver and transmitter with a common programmable Baud Rate Generator - Even, Odd, Mark or Space Parity Generation - Parity, Framing and Overrun Error Detection - Automatic Echo, Local Loopback and Remote Loopback Channel Modes - Support for two PDC channels with connection to receiver and transmitter ## 12.4 Universal Synchronous Asynchronous Receiver Transceiver (USART) - Programmable Baud Rate Generator with Fractional Baud rate support - 5- to 9-bit full-duplex synchronous or asynchronous serial communications - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode - Parity generation and error detection - Framing error detection, overrun error detection - MSB- or LSB-first - Optional break generation and detection - By 8 or by-16 over-sampling receiver frequency - Hardware handshaking RTS-CTS - Receiver time-out and transmitter timeguard - Optional Multi-drop Mode with address generation and detection - Optional Manchester Encoding - Full modem line support on USART1 (DCD-DSR-DTR-RI) - RS485 with driver control signal - ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards - NACK handling, error counter with repetition and iteration limit - SPI Mode - Master or Slave - Serial Clock programmable Phase and Polarity - SPI Serial Clock (SCK) Frequency up to MCK/4 - · IrDA modulation and demodulation - Communication at up to 115.2 Kbps - Test Modes - Remote Loopback, Local Loopback, Automatic Echo ## 12.5 Synchronous Serial Controller (SSC) - Provides serial synchronous communication links used in audio and telecom applications (with CODECs in Master or Slave Modes, I<sup>2</sup>S, TDM Buses, Magnetic Card Reader) - Contains an independent receiver and transmitter and a common clock divider - Offers configurable frame sync and data length - Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal - Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal ## 12.6 Timer Counter (TC) - Six 16-bit Timer Counter Channels - Wide range of functions including: - Frequency Measurement - Event Counting # **Revision History** | Doc. Rev | Comments | Change<br>Request Ref. | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | 6500CS | Missing PGMD8 to 15 added to Table 4-1, "100-lead LQFP SAM3S4/2/1C Pinout" and Table 4-2, "100-ball LFBGA SAM3S4/2/1C Pinout". | rfo | | | Section 5.7 "Fast Startup" updated. Typo fixed on back page: 'techincal'> 'technical'. Typos fixed in Section 1. "SAM3S Description". Missing title added to Table 14-1. PLLA input frequency range updated in Section 10.5 "Clock Generator". A sentence completed in Section 5.5.2 "Wait Mode". Last sentence removed from Section 9.1.3.10 "SAM-BA® Boot". | | | | 'three GPNVM bits' replaced by 'two GPNVM bits' in Section 9.1.3.11 "GPNVM Bits". Leftover sentence removed from Section 4.1 "SAM3S4/2/1C Package and Pinout". | 7394 | | 6500BS | "Packages" on page 1, package size or pitch updated. Table 1-1, "Configuration Summary", ADC column updated, footnote gives precision on reserved channel. Table 4-2, "100-ball LFBGA SAM3S4/2/1C Pinout", pinout information is available. Figure 5-1, "Single Supply", Figure 5-2, "Core Externally Supplied", updated notes below figures. Figure 5-2, "Core Externally Supplied", Figure 5-3, "Backup Battery", ADC, DAC, Analog Comparator supply is 2.0V-3.6V. Section 12.13 "Analog Comparator", "Peripherals" on page 1, reference to "window function" removed. Section 9.1.3.8 "Unique Identifier", Each device integrates its own 128-bit unique identifier. | 7214<br>6981<br>7201<br>7243/rfo<br>7103 | | 6500AS | First issue | |