



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 64MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, MMC, SPI, SSC, UART/USART, USB                        |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT            |
| Number of I/O              | 47                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 32K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                            |
| Data Converters            | A/D 10x10/12b; D/A 2x12b                                                |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP                                                                 |
| Supplier Device Package    | 64-LQFP (10x10)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam3s2ba-au |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2. SAM3S Block Diagram









## 3. Signal Description

Table 3-1 gives details on the signal names classified by peripheral.

| Table 3-1. | Signal Description List |
|------------|-------------------------|
|------------|-------------------------|

| Signal Name    | Function                                                             | Туре          | Active<br>Level | Voltage reference | Comments                                                                                                  |  |  |
|----------------|----------------------------------------------------------------------|---------------|-----------------|-------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| Power Supplies |                                                                      |               |                 |                   |                                                                                                           |  |  |
| VDDIO          | Peripherals I/O Lines and USB transceiver<br>Power Supply            | Power         |                 |                   | 1.62V to 3.6V                                                                                             |  |  |
| VDDIN          | Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply | Power         |                 |                   | 1.8V to 3.6V <sup>(4)</sup>                                                                               |  |  |
| VDDOUT         | Voltage Regulator Output                                             | Power         |                 |                   | 1.8V Output                                                                                               |  |  |
| VDDPLL         | Oscillator and PLL Power Supply                                      | Power         |                 |                   | 1.62 V to 1.95V                                                                                           |  |  |
| VDDCORE        | Power the core, the embedded memories and the peripherals            | Power         |                 |                   | 1.62V to 1.95V                                                                                            |  |  |
| GND            | Ground                                                               | Ground        |                 |                   |                                                                                                           |  |  |
|                | Clocks, Oscilla                                                      | ators and PLI | _S              |                   |                                                                                                           |  |  |
| XIN            | Main Oscillator Input                                                | Input         |                 |                   | Reset State:                                                                                              |  |  |
| XOUT           | Main Oscillator Output                                               | Output        |                 |                   | - PIO Input                                                                                               |  |  |
| XIN32          | Slow Clock Oscillator Input                                          | Input         |                 |                   | - Internal Pull-up disabled                                                                               |  |  |
| XOUT32         | Slow Clock Oscillator Output                                         | Output        |                 | VDDIO             | - Schmitt Trigger enabled <sup>(1)</sup>                                                                  |  |  |
| PCK0 - PCK2    | Programmable Clock Output                                            | Output        |                 |                   | Reset State:<br>- PIO Input<br>- Internal Pull-up enabled<br>- Schmitt Trigger enabled <sup>(1)</sup>     |  |  |
|                | Serial Wire/JTAG D                                                   | ebug Port - S | WJ-DP           |                   |                                                                                                           |  |  |
| TCK/SWCLK      | Test Clock/Serial Wire Clock                                         | Input         |                 | _                 | Desist Otatas                                                                                             |  |  |
| TDI            | Test Data In                                                         | Input         |                 | _                 | - SWJ-DP Mode                                                                                             |  |  |
| TDO/TRACESWO   | Test Data Out / Trace Asynchronous Data<br>Out                       | Output        |                 | VDDIO             | - Internal pull-up disabled<br>- Schmitt Trigger enabled <sup>(1)</sup>                                   |  |  |
| TMS/SWDIO      | Test Mode Select /Serial Wire Input/Output                           | Input / I/O   |                 |                   |                                                                                                           |  |  |
| JTAGSEL        | JTAG Selection                                                       | Input         | High            |                   | Permanent Internal<br>pull-down                                                                           |  |  |
|                | Flash N                                                              | lemory        |                 |                   |                                                                                                           |  |  |
| ERASE          | Flash and NVM Configuration Bits Erase<br>Command                    | Input         | High            | VDDIO             | Reset State:<br>- Erase Input<br>- Internal pull-down enabled<br>- Schmitt Trigger enabled <sup>(1)</sup> |  |  |
| Reset/Test     |                                                                      |               |                 |                   |                                                                                                           |  |  |
| NRST           | Synchronous Microcontroller Reset                                    | I/O           | Low             | VDDIO             | Permanent Internal<br>pull-up                                                                             |  |  |
| тэт            | Test Select                                                          | Input         |                 |                   | Permanent Internal pull-down                                                                              |  |  |

## Table 3-1. Signal Description List (Continued)

| Signal Name                                         | Function                       |                  | Active<br>Level | Voltage reference | Comments                                                                                    |  |  |
|-----------------------------------------------------|--------------------------------|------------------|-----------------|-------------------|---------------------------------------------------------------------------------------------|--|--|
| Universal Asynchronous Receiver Transmitter - UARTx |                                |                  |                 |                   |                                                                                             |  |  |
| URXDx                                               | UART Receive Data              | Input            |                 |                   |                                                                                             |  |  |
| UTXDx                                               | UART Transmit Data             | Output           |                 |                   |                                                                                             |  |  |
|                                                     | PIO Controller - PIOA - PIOC   |                  |                 |                   |                                                                                             |  |  |
| PA0 - PA31                                          | Parallel IO Controller A       | I/O              |                 |                   | Reset State:                                                                                |  |  |
| PB0 - PB14                                          | Parallel IO Controller B       | I/O              |                 |                   | - PIO or System IOs <sup>(2)</sup>                                                          |  |  |
| PC0 - PC31                                          | Parallel IO Controller C       | I/O              |                 |                   | <ul> <li>Internal pull-up enabled</li> <li>Schmitt Trigger enabled<sup>(1)</sup></li> </ul> |  |  |
|                                                     | PIO Controller - Paralle       | I Capture Mode   | e (PIOA Or      | nly)              |                                                                                             |  |  |
| PIODC0-PIODC7                                       | Parallel Capture Mode Data     | Input            |                 |                   |                                                                                             |  |  |
| PIODCCLK                                            | Parallel Capture Mode Clock    | Input            |                 | VDDIO             |                                                                                             |  |  |
| PIODCEN1-2                                          | Parallel Capture Mode Enable   | Input            |                 | -                 |                                                                                             |  |  |
|                                                     | External                       | Bus Interface    |                 |                   |                                                                                             |  |  |
| D0 - D7                                             | Data Bus                       | I/O              |                 |                   |                                                                                             |  |  |
| A0 - A23                                            | Address Bus                    | Output           |                 |                   |                                                                                             |  |  |
| NWAIT                                               | External Wait Signal           | Input            | Low             |                   |                                                                                             |  |  |
|                                                     | Static Memor                   | y Controller - S | ы               |                   | 1                                                                                           |  |  |
| NCS0 - NCS3                                         | Chip Select Lines              | Output           | Low             |                   |                                                                                             |  |  |
| NRD                                                 | Read Signal                    | Output           | Low             |                   |                                                                                             |  |  |
| NWE                                                 | Write Enable                   | Output           | Low             |                   |                                                                                             |  |  |
|                                                     | NAND                           | Flash Logic      | _!              | 1                 |                                                                                             |  |  |
| NANDOE                                              | NAND Flash Output Enable       | Output           | Low             |                   |                                                                                             |  |  |
| NANDWE                                              | NAND Flash Write Enable        | Output           | Low             |                   |                                                                                             |  |  |
|                                                     | High Speed Multimed            | lia Card Interfa | ice - HSMC      |                   |                                                                                             |  |  |
| МССК                                                | Multimedia Card Clock          | I/O              |                 |                   |                                                                                             |  |  |
| MCCDA                                               | Multimedia Card Slot A Command | I/O              |                 |                   |                                                                                             |  |  |
| MCDA0 - MCDA3                                       | Multimedia Card Slot A Data    | I/O              |                 |                   |                                                                                             |  |  |
|                                                     | Universal Synchronous Asynch   | onous Receive    | er Transmi      | tter USARTx       | 1                                                                                           |  |  |
| SCKx                                                | USARTx Serial Clock            | I/O              |                 |                   |                                                                                             |  |  |
| TXDx                                                | USARTx Transmit Data           | I/O              |                 |                   |                                                                                             |  |  |
| RXDx                                                | USARTx Receive Data            | Input            |                 |                   |                                                                                             |  |  |
| RTSx                                                | USARTx Request To Send         | Output           |                 |                   |                                                                                             |  |  |
| CTSx                                                | USARTx Clear To Send           | Input            |                 |                   |                                                                                             |  |  |
| DTR1                                                | USART1 Data Terminal Ready     | I/O              |                 |                   |                                                                                             |  |  |
| DSR1                                                | USART1 Data Set Ready          | Input            |                 |                   |                                                                                             |  |  |
| DCD1                                                | USART1 Data Carrier Detect     | Input            |                 |                   |                                                                                             |  |  |
| RI1                                                 | USART1 Ring Indicator          | Input            |                 |                   |                                                                                             |  |  |





#### 4.3.1 48-Lead LQFP and QFN Pinout

| 1  | ADVREF             | 13 | VDDIO                           |   | 25 | TDI/PB4     | 37 | TDO/TRACESWO/<br>PB5 |
|----|--------------------|----|---------------------------------|---|----|-------------|----|----------------------|
| 2  | GND                | 14 | PA16/PGMD4                      |   | 26 | PA6/PGMNOE  | 38 | JTAGSEL              |
| 3  | PB0/AD4            | 15 | PA15/PGMD3                      |   | 27 | PA5/PGMRDY  | 39 | TMS/SWDIO/PB6        |
| 4  | PB1/AD5            | 16 | PA14/PGMD2                      | Ĩ | 28 | PA4/PGMNCMD | 40 | TCK/SWCLK/PB7        |
| 5  | PB2/AD6            | 17 | PA13/PGMD1                      | Ī | 29 | NRST        | 41 | VDDCORE              |
| 6  | PB3/AD7            | 18 | VDDCORE                         |   | 30 | TST         | 42 | ERASE/PB12           |
| 7  | VDDIN              | 19 | PA12/PGMD0                      | Ĩ | 31 | PA3         | 43 | DDM/PB10             |
| 8  | VDDOUT             | 20 | PA11/PGMM3                      | Ī | 32 | PA2/PGMEN2  | 44 | DDP/PB11             |
| 9  | PA17/PGMD5/<br>AD0 | 21 | PA10/PGMM2                      |   | 33 | VDDIO       | 45 | XOUT/PB8             |
| 10 | PA18/PGMD6/<br>AD1 | 22 | PA9/PGMM1                       |   | 34 | GND         | 46 | XIN/PB9/PGMCK        |
| 11 | PA19/PGMD7/<br>AD2 | 23 | PA8/ <i>XOUT32/</i><br>PGMM0    |   | 35 | PA1/PGMEN1  | 47 | VDDIO                |
| 12 | PA20/AD3           | 24 | PA7/ <i>XIN32/</i><br>PGMNVALID |   | 36 | PA0/PGMEN0  | 48 | VDDPLL               |

#### Table 4-4.48-pin SAM3S4/2/1A Pinout

Note: The bottom pad of the QFN package must be connected to ground.

## 5. Power Considerations

## 5.1 Power Supplies

The SAM3S product has several types of power supply pins:

- VDDCORE pins: Power the core, the embedded memories and the peripherals; voltage ranges from 1.62V and 1.95V.
- VDDIO pins: Power the Peripherals I/O lines (Input/Output Buffers); USB transceiver; Backup part, 32kHz crystal oscillator and oscillator pads; ranges from 1.62V and 3.6V
- VDDIN pin: Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply; Voltage ranges from 1.8V to 3.6V
- VDDPLL pin: Powers the PLLA, PLLB, the Fast RC and the 3 to 20 MHz oscillator; voltage ranges from 1.62V and 1.95V.

## 5.2 Voltage Regulator

The SAM3S embeds a voltage regulator that is managed by the Supply Controller.

This internal regulator is intended to supply the internal core of SAM3S. It features two different operating modes:

 In Normal mode, the voltage regulator consumes less than 700 µA static current and draws 80 mA of output current. Internal adaptive biasing adjusts the regulator quiescent current depending on the required load current. In Wait Mode quiescent current is only 7 µA.

• In Backup mode, the voltage regulator consumes less than 1  $\mu$ A while its output (VDDOUT) is driven internally to GND. The default output voltage is 1.80V and the start-up time to reach Normal mode is inferior to 100  $\mu$ s.

For adequate input and output power supply decoupling/bypassing, refer to the Voltage Regulator section in the Electrical Characteristics section of the datasheet.

## 5.3 Typical Powering Schematics

The SAM3S supports a 1.62V-3.6V single supply mode. The internal regulator input connected to the source and its output feeds VDDCORE. Figure 5-1 shows the power schematics.

As VDDIN powers the voltage regulator, the ADC/DAC and the analog comparator, when the user does not want to use the embedded voltage regulator, it can be disabled by software via the SUPC (note that it is different from Backup mode).





- WKUPEN0-15 pins (level transition, configurable debouncing)
- Supply Monitor alarm
- RTC alarm
- RTT alarm

#### 5.5.2 Wait Mode

The purpose of the wait mode is to achieve very low power consumption while maintaining the whole device in a powered state for a startup time of less than 10  $\mu$ s. Current Consumption in Wait mode is typically 15  $\mu$ A (total current consumption) if the internal voltage regulator is used or 8  $\mu$ A if an external regulator is used.

In this mode, the clocks of the core, peripherals and memories are stopped. However, the core, peripherals and memories power supplies are still powered. From this mode, a fast start up is available.

This mode is entered via Wait for Event (WFE) instructions with LPM = 1 (Low Power Mode bit in PMC\_FSMR). The Cortex-M3 is able to handle external events or internal events in order to wake-up the core (WFE). This is done by configuring the external lines WUP0-15 as fast startup wake-up pins (refer to Section 5.7 "Fast Startup"). RTC or RTT Alarm and USB wake-up events can be used to wake up the CPU (exit from WFE).

#### Entering Wait Mode:

- Select the 4/8/12 MHz fast RC oscillator as Main Clock
- Set the LPM bit in the PMC Fast Startup Mode Register (PMC\_FSMR)
- Execute the Wait-For-Event (WFE) instruction of the processor
- Note: Internal Main clock resynchronization cycles are necessary between the writing of MOSCRCEN bit and the effective entry in Wait mode. Depending on the user application, Waiting for MOSCRCEN bit to be cleared is recommended to ensure that the core will not execute undesired instructions.

#### 5.5.3 Sleep Mode

The purpose of sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clock is stopped. The peripheral clocks can be enabled. The current consumption in this mode is application dependent.

This mode is entered via Wait for Interrupt (WFI) or Wait for Event (WFE) instructions with LPM = 0 in PMC\_FSMR.

The processor can be woke up from an interrupt if WFI instruction of the Cortex M3 is used, or from an event if the WFE instruction is used to enter this mode.



#### 5.6 Wake-up Sources

The wake-up events allow the device to exit the backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and the SRAM power supply, if they are not already enabled.

#### Figure 5-4. Wake-up Source





## 8. Product Mapping







## 10.1 System Controller and Peripherals Mapping

Please refer to Section 8-1 "SAM3S Product Mapping" on page 30.

All the peripherals are in the bit band region and are mapped in the bit band alias region.

#### 10.2 Power-on-Reset, Brownout and Supply Monitor

The SAM3S embeds three features to monitor, warn and/or reset the chip:

- Power-on-Reset on VDDIO
- Brownout Detector on VDDCORE
- Supply Monitor on VDDIO

#### 10.2.1 Power-on-Reset

The Power-on-Reset monitors VDDIO. It is always activated and monitors voltage at start up but also during power down. If VDDIO goes below the threshold voltage, the entire chip is reset. For more information, refer to the Electrical Characteristics section of the datasheet.

#### 10.2.2 Brownout Detector on VDDCORE

The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC\_MR). It is especially recommended to disable it during low-power modes such as wait or sleep modes.

If VDDCORE goes below the threshold voltage, the reset of the core is asserted. For more information, refer to the Supply Controller (SUPC) and Electrical Characteristics sections of the datasheet.

#### 10.2.3 Supply Monitor on VDDIO

The Supply Monitor monitors VDDIO. It is not active by default. It can be activated by software and is fully programmable with 16 steps for the threshold (between 1.9V to 3.4V). It is controlled by the Supply Controller (SUPC). A sample mode is possible. It allows to divide the supply monitor power consumption by a factor of up to 2048. For more information, refer to the SUPC and Electrical Characteristics sections of the datasheet.

#### 10.3 Reset Controller

The Reset Controller is based on a Power-on-Reset cell, and a Supply Monitor on VDDCORE.

The Reset Controller is capable to return to the software the source of the last reset, either a general reset, a wake-up reset, a software reset, a user reset or a watchdog reset.

The Reset Controller controls the internal resets of the system and the NRST pin input/output. It is capable to shape a reset signal for the external devices, simplifying to a minimum connection of a push-button on the NRST pin to implement a manual reset.

The configuration of the Reset Controller is saved as supplied on VDDIO.

#### 10.4 Supply Controller (SUPC)

The Supply Controller controls the power supplies of each section of the processor and the peripherals (via Voltage regulator control)

The Supply Controller has its own reset circuitry and is clocked by the 32 kHz Slow clock generator.

# **SAM3S Summary**





The SysTick calibration value is fixed at 8000 which allows the generation of a time base of 1 ms with SystTick clock at 8 MHz (max HCLK/8 = 64 MHz/8).

## 10.7 Watchdog Timer

- 16-bit key-protected only-once-Programmable Counter
- Windowed, prevents the processor to be in a dead-lock on the watchdog access.

## 10.8 SysTick Timer

- 24-bit down counter
- Self-reload capability
- Flexible System timer

## 10.9 Real Time Timer

- Real Time Timer, allowing backup of time with different accuracies
  - 32-bit free-running back-up counter
  - Integrates a 16-bit programmable prescaler running on slow clock



 Alarm register capable to generate a wake-up of the system through the Shut Down Controller

## 10.10 Real Time Clock

- Low power consumption
- Full asynchronous design
- Two hundred year calendar
- Programmable Periodic Interrupt
- Alarm and update parallel load
- Control of alarm and update Time/Calendar Data In

## **10.11 General Purpose Backup Registers**

• Eight 32-bit general-purpose backup registers

## 10.12 Nested Vectored Interrupt Controller

- Thirty maskable external interrupts
- Sixteen priority levels
- Processor state automatically saved on interrupt entry, and restored on
- Dynamic reprioritization of interrupts
- Priority grouping.
  - selection of preempting interrupt levels and non-preempting interrupt levels.
- Support for tail-chaining and late arrival of interrupts.
  - back-to-back interrupt processing without the overhead of state saving and restoration between interrupts.
- Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead.

## **10.13 Chip Identification**

• Chip Identifier (CHIPID) registers permit recognition of the device and its revision.

 Table 10-1.
 SAM3S Chip IDs Register

| Chip Name          | Flash Size<br>(KBvtes) | Pin Count | DBGU CIDB  | CHIPID FXID |
|--------------------|------------------------|-----------|------------|-------------|
|                    | 256                    | /8        | 0x28800960 | 0x0         |
|                    | 200                    | +0        | 0,20000000 | 0.0         |
| AI SAM3S2A (Rev A) | 128                    | 48        | 0x288A0760 | 0x0         |
| ATSAM3S1A (Rev A)  | 64                     | 48        | 0x28890560 | 0x0         |
| ATSAM3S4B (Rev A)  | 256                    | 64        | 0x28900960 | 0x0         |
| ATSAM3S2B (Rev A)  | 128                    | 64        | 0x289A0760 | 0x0         |
| ATSAM3S1B (Rev A)  | 64                     | 64        | 0x28990560 | 0x0         |
| ATSAM3S4C (Rev A)  | 256                    | 100       | 0x28A00960 | 0x0         |
| ATSAM3S2C (Rev A)  | 128                    | 100       | 0x28AA0760 | 0x0         |
| ATSAM3S1C (Rev A)  | 64                     | 100       | 0x28A90560 | 0x0         |

• JTAG ID: 0x05B2D03F

## 12. Embedded Peripherals Overview

## 12.1 Serial Peripheral Interface (SPI)

- Supports communication with serial external devices
  - Four chip selects with external decoder support allow communication with up to 15 peripherals
  - Serial memories, such as DataFlash and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors
  - External co-processors
- Master or slave serial peripheral bus interface
  - 8- to 16-bit programmable data length per chip select
  - Programmable phase and polarity per chip select
  - Programmable transfer delays between consecutive transfers and between clock and data per chip select
  - Programmable delay between consecutive transfers
  - Selectable mode fault detection
- Very fast transfers supported
  - Transfers with baud rates up to MCK
  - The chip select line may be left active to speed up transfers on the same device

## 12.2 Two Wire Interface (TWI)

- Master, Multi-Master and Slave Mode Operation
- Compatibility with Atmel two-wire interface, serial memory and I<sup>2</sup>C compatible devices
- One, two or three bytes for slave address
- Sequential read/write operations
- Bit Rate: Up to 400 kbit/s
- General Call Supported in Slave Mode
- · Connecting to PDC channel capabilities optimizes data transfers in Master Mode only
  - One channel for the receiver, one channel for the transmitter
  - Next buffer support

## 12.3 Universal Asynchronous Receiver Transceiver (UART)

- Two-pin UART
  - Independent receiver and transmitter with a common programmable Baud Rate Generator
  - Even, Odd, Mark or Space Parity Generation
  - Parity, Framing and Overrun Error Detection
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
  - Support for two PDC channels with connection to receiver and transmitter



## 12.4 Universal Synchronous Asynchronous Receiver Transceiver (USART)

- Programmable Baud Rate Generator with Fractional Baud rate support
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB- or LSB-first
  - Optional break generation and detection
  - By 8 or by-16 over-sampling receiver frequency
  - Hardware handshaking RTS-CTS
  - Receiver time-out and transmitter timeguard
  - Optional Multi-drop Mode with address generation and detection
  - Optional Manchester Encoding
  - Full modem line support on USART1 (DCD-DSR-DTR-RI)
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
  - NACK handling, error counter with repetition and iteration limit
- SPI Mode
  - Master or Slave
  - Serial Clock programmable Phase and Polarity
  - SPI Serial Clock (SCK) Frequency up to MCK/4
- IrDA modulation and demodulation
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo

## 12.5 Synchronous Serial Controller (SSC)

- Provides serial synchronous communication links used in audio and telecom applications (with CODECs in Master or Slave Modes, I<sup>2</sup>S, TDM Buses, Magnetic Card Reader)
- · Contains an independent receiver and transmitter and a common clock divider
- Offers configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal

## 12.6 Timer Counter (TC)

- Six 16-bit Timer Counter Channels
- Wide range of functions including:
  - Frequency Measurement
  - Event Counting
- 48 SAM3S Summary



- output selection:
  - Internal signal
  - external pin
  - selectable inverter
- Interrupt on:
  - Rising edge, Falling edge, toggle

## 12.14 Cyclic Redundancy Check Calculation Unit (CRCCU)

- 32-bit cyclic redundancy check automatic calculation
- CRC calculation between two addresses of the memory



Figure 13-3. 64- and 48-lead LQFP Package Drawing



| Symphol        |                                 | Millimeter |            |               |            |            |  |  |
|----------------|---------------------------------|------------|------------|---------------|------------|------------|--|--|
| Symbol         | Min                             | Nom        | Max        | Min           | Nom        | Max        |  |  |
| A              | -                               | _          | 1.60       | _             | _          | 0.063      |  |  |
| A1             | 0.05                            | -          | 0.15       | 0.002         | _          | 0.006      |  |  |
| A2             | 1.35                            | 1.40       | 1.45       | 0.053         | 0.055      | 0.057      |  |  |
| D              |                                 | 12.00 BSC  |            |               | 0.472 BSC  |            |  |  |
| D1             |                                 | 10.00 BSC  |            |               | 0.383 BSC  |            |  |  |
| E              |                                 | 12.00 BSC  |            |               | 0.472 BSC  |            |  |  |
| E1             |                                 | 10.00 BSC  |            |               | 0.383 BSC  |            |  |  |
| R2             | 0.08                            | -          | 0.20       | 0.003         | _          | 0.008      |  |  |
| R1             | 0.08                            | -          | -          | 0.003         | _          | -          |  |  |
| q              | 0°                              | 3.5°       | <b>7</b> ° | 0°            | 3.5°       | <b>7</b> ° |  |  |
| θ <sub>1</sub> | <b>0</b> °                      | -          | -          | 0°            | -          | _          |  |  |
| θ2             | 11°                             | 12°        | 13°        | 11°           | 12°        | 13°        |  |  |
| θ3             | 11°                             | 12°        | 13°        | 11°           | 12°        | 13°        |  |  |
| С              | 0.09                            | -          | 0.20       | 0.004         | -          | 0.008      |  |  |
| L              | 0.45                            | 0.60       | 0.75       | 0.018 0.024 0 |            | 0.030      |  |  |
| L1             |                                 | 1.00 REF   |            |               | 0.039 REF  |            |  |  |
| S              | 0.20                            | -          | -          | 0.008         | -          | -          |  |  |
| b              | 0.17                            | 0.20       | 0.27       | 0.007         | 0.008      | 0.011      |  |  |
| е              |                                 | 0.50 BSC.  |            |               | 0.020 BSC. |            |  |  |
| D2             |                                 | 7.50       |            |               | 0.285      |            |  |  |
| E2             |                                 | 7.50       |            | 0.285         |            |            |  |  |
|                | Tolerances of Form and Position |            |            |               |            |            |  |  |
| aaa            | 0.20                            |            |            | 0.008         |            |            |  |  |
| bbb            |                                 | 0.20       |            |               | 0.008      |            |  |  |
| CCC            |                                 | 0.08       |            |               | 0.003      |            |  |  |
| ddd            |                                 | 0.08       |            |               | 0.003      |            |  |  |

| Table 13-2. | 64-lead LQFP Package Dimensions (in mm) |
|-------------|-----------------------------------------|





#### Figure 13-4. 48-pad QFN Package



# 14. Ordering Information

| Ordering Code | MRL | Flash<br>(Kbytes) | Package (Kbytes) | Package Type | Temperature<br>Operating Range |
|---------------|-----|-------------------|------------------|--------------|--------------------------------|
| ATSAM3S4CA-AU | A   | 256               | QFP100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4CA-CU | A   | 256               | BGA100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4BA-AU | A   | 256               | QFP64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4BA-MU | А   | 256               | QFN64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4AA-AU | А   | 256               | QFP48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S4AA-MU | A   | 256               | QFN48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2CA-AU | А   | 128               | QFP100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2CA-CU | А   | 128               | BGA100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2BA-AU | A   | 128               | QFP64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2BA-MU | A   | 128               | QFN64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2AA-AU | A   | 128               | QFP48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S2AA-MU | A   | 128               | QFN48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1CA-AU | А   | 64                | QFP100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1CA-CU | А   | 64                | BGA100           | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1BA-AU | A   | 64                | QFP64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1BA-MU | A   | 64                | QFN64            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1AA-AU | A   | 64                | QFP48            | Green        | Industrial<br>-40°C to 85°C    |
| ATSAM3S1AA-MU | A   | 64                | QFN48            | Green        | Industrial<br>-40°C to 85°C    |







#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

#### Web Site

www.atmel.com www.atmel.com/AT91SAM **Technical Support** AT91SAM Support Atmel technical support Sales Contacts www.atmel.com/contacts/

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.



© 2011 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, Atmel logo and combinations thereof, SAM-BA<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, ARM<sup>®</sup>Powered logo, Cortex<sup>®</sup>, Thumb<sup>®</sup>-2 and others are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.