

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 64MHz                                                                   |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, Memory Card, SPI, SSC, UART/USART, USB       |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT            |
| Number of I/O              | 79                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 32K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                            |
| Data Converters            | A/D 15x10/12b; D/A 2x12b                                                |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 100-LQFP                                                                |
| Supplier Device Package    | 100-LQFP (14x14)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam3s2ca-au |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 2. SAM3S Block Diagram









## 3. Signal Description

Table 3-1 gives details on the signal names classified by peripheral.

| Table 3-1. | Signal Description List |
|------------|-------------------------|
|------------|-------------------------|

| Signal Name                                         | Туре                                                                 | Active<br>Level | Voltage reference | Comments |                                                                                                           |  |  |  |
|-----------------------------------------------------|----------------------------------------------------------------------|-----------------|-------------------|----------|-----------------------------------------------------------------------------------------------------------|--|--|--|
| Power Supplies                                      |                                                                      |                 |                   |          |                                                                                                           |  |  |  |
| VDDIO                                               | Peripherals I/O Lines and USB transceiver<br>Power Supply            |                 |                   |          | 1.62V to 3.6V                                                                                             |  |  |  |
| VDDIN                                               | Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply | Power           |                   |          | 1.8V to 3.6V <sup>(4)</sup>                                                                               |  |  |  |
| VDDOUT                                              | Voltage Regulator Output                                             | Power           |                   |          | 1.8V Output                                                                                               |  |  |  |
| VDDPLL                                              | Oscillator and PLL Power Supply                                      | Power           |                   |          | 1.62 V to 1.95V                                                                                           |  |  |  |
| VDDCORE                                             | Power the core, the embedded memories and the peripherals            | Power           |                   |          | 1.62V to 1.95V                                                                                            |  |  |  |
| GND                                                 | Ground                                                               | Ground          |                   |          |                                                                                                           |  |  |  |
|                                                     | Clocks, Oscilla                                                      | ators and PLI   | _S                |          |                                                                                                           |  |  |  |
| XIN                                                 | Main Oscillator Input                                                | Input           |                   |          | Reset State:                                                                                              |  |  |  |
| XOUT                                                | Main Oscillator Output                                               | Output          |                   |          | - PIO Input                                                                                               |  |  |  |
| XIN32                                               | Slow Clock Oscillator Input                                          | Input           |                   |          | - Internal Pull-up disabled                                                                               |  |  |  |
| XOUT32                                              | Slow Clock Oscillator Output                                         | Output          |                   | VDDIO    | - Schmitt Trigger enabled                                                                                 |  |  |  |
| PCK0 - PCK2                                         | Programmable Clock Output                                            | Output          |                   |          | Reset State:<br>- PIO Input<br>- Internal Pull-up enabled<br>- Schmitt Trigger enabled <sup>(1)</sup>     |  |  |  |
|                                                     | Serial Wire/JTAG D                                                   | ebug Port - S   | WJ-DP             |          |                                                                                                           |  |  |  |
| TCK/SWCLK                                           | Test Clock/Serial Wire Clock                                         | Input           |                   | _        | Desist Otatas                                                                                             |  |  |  |
| TDI                                                 | Test Data In                                                         | Input           |                   | _        | - SWJ-DP Mode                                                                                             |  |  |  |
| TDO/TRACESWO                                        | Test Data Out / Trace Asynchronous Data<br>Out                       | Output          |                   | VDDIO    | - Internal pull-up disabled                                                                               |  |  |  |
| TMS/SWDIO                                           | Test Mode Select /Serial Wire Input/Output                           | Input / I/O     |                   |          |                                                                                                           |  |  |  |
| JTAGSEL                                             | JTAG Selection                                                       | Input           | High              |          | Permanent Internal<br>pull-down                                                                           |  |  |  |
|                                                     | Flash N                                                              | lemory          |                   |          |                                                                                                           |  |  |  |
| ERASE Flash and NVM Configuration Bits E<br>Command |                                                                      | Input           | High              | VDDIO    | Reset State:<br>- Erase Input<br>- Internal pull-down enabled<br>- Schmitt Trigger enabled <sup>(1)</sup> |  |  |  |
|                                                     | Rese                                                                 | t/Test          |                   |          |                                                                                                           |  |  |  |
| NRST                                                | Synchronous Microcontroller Reset                                    | I/O             | Low               | VDDIO    | Permanent Internal<br>pull-up                                                                             |  |  |  |
| тэт                                                 | Test Select                                                          | Input           |                   |          | Permanent Internal pull-down                                                                              |  |  |  |



### 4.1.4 100-ball LFBGA Pinout

| A1  | PB1/AD5              | C6  | TCK/S  |
|-----|----------------------|-----|--------|
| A2  | PC29                 | C7  | I      |
| A3  | VDDIO                | C8  | PA1/   |
| A4  | PB9/PGMCK/XIN        | C9  | I      |
| A5  | PB8/XOUT             | C10 | PA0/   |
| A6  | PB13/DAC0            | D1  | PE     |
| A7  | DDP/PB11             | D2  | PE     |
| A8  | DDM/PB10             | D3  | ł      |
| A9  | TMS/SWDIO/PB6        | D4  | I      |
| A10 | JTAGSEL              | D5  |        |
| B1  | PC30                 | D6  |        |
| B2  | ADVREF               | D7  | VD     |
| B3  | GNDANA               | D8  | PA2/   |
| B4  | PB14/DAC1            | D9  | ł      |
| B5  | PC21                 | D10 | ľ      |
| B6  | PC20                 | E1  | PA17/P |
| B7  | PA31                 | E2  | I      |
| B8  | PC19                 | E3  | V      |
| B9  | PC18                 | E4  | -      |
| B10 | TDO/TRACESWO/<br>PB5 | E5  |        |
| C1  | PB2/AD6              | E6  | 1      |
| C2  | VDDPLL               | E7  | PA2    |
| C3  | PC25                 | E8  | PAS    |
| C4  | PC23                 | E9  | I      |
| C5  | ERASE/PB12           | E10 |        |

## Table 4-2. 100-ball LFBGA SAM3S4/2/1C Pinout

| 6  | TCK/SWCLK/PB7  |  |
|----|----------------|--|
| 7  | PC16           |  |
| 8  | PA1/PGMEN1     |  |
| ;9 | PC17           |  |
| 10 | PA0/PGMEN0     |  |
| )1 | PB3/AD7        |  |
| )2 | PB0/AD4        |  |
| 3  | PC24           |  |
| )4 | PC22           |  |
| )5 | GND            |  |
| 6  | GND            |  |
| )7 | VDDCORE        |  |
| 8  | PA2/PGMEN2     |  |
| 9  | PC11           |  |
| 10 | PC14           |  |
| 1  | PA17/PGMD5/AD0 |  |
| 2  | PC31           |  |
| 3  | VDDIN          |  |
| 4  | GND            |  |
| 5  | GND            |  |
| 6  | NRST           |  |
| 7  | PA29/AD13      |  |
| 8  | PA30/AD14      |  |
| 9  | PC10           |  |
| 10 | PA3            |  |

| F1  | PA18/PGMD6/AD1 |
|-----|----------------|
| F2  | PC26           |
| F3  | VDDOUT         |
| F4  | GND            |
| F5  | VDDIO          |
| F6  | PA27/PGMD15    |
| F7  | PC8            |
| F8  | PA28           |
| F9  | TST            |
| F10 | PC9            |
| G1  | PA21/PGMD9/AD8 |
| G2  | PC27           |
| G3  | PA15/PGMD3     |
| G4  | VDDCORE        |
| G5  | VDDCORE        |
| G6  | PA26/PGMD14    |
| G7  | PA12/PGMD0     |
| G8  | PC28           |
| G9  | PA4/PGMNCMD    |
| G10 | PA5/PGMRDY     |
| H1  | PA19/PGMD7/AD2 |
| H2  | PA23/PGMD11    |
| H3  | PC7            |
| H4  | PA14/PGMD2     |
| H5  | PA13/PGMD1     |

| H6  | PC4                     |  |  |  |
|-----|-------------------------|--|--|--|
| H7  | PA11/PGMM3              |  |  |  |
| H8  | PC1                     |  |  |  |
| H9  | PA6/PGMNOE              |  |  |  |
| H10 | TDI/PB4                 |  |  |  |
| J1  | PC15/AD11               |  |  |  |
| J2  | PC0                     |  |  |  |
| J3  | PA16/PGMD4              |  |  |  |
| J4  | PC6                     |  |  |  |
| J5  | PA24/PGMD12             |  |  |  |
| J6  | PA25/PGMD13             |  |  |  |
| J7  | PA10/PGMM2              |  |  |  |
| J8  | GND                     |  |  |  |
| J9  | VDDCORE                 |  |  |  |
| J10 | VDDIO                   |  |  |  |
| K1  | PA22/PGMD10/AD9         |  |  |  |
| K2  | PC13/AD10               |  |  |  |
| K3  | PC12/AD12               |  |  |  |
| K4  | PA20/PGMD8/AD3          |  |  |  |
| K5  | PC5                     |  |  |  |
| K6  | PC3                     |  |  |  |
| K7  | PC2                     |  |  |  |
| K8  | PA9/PGMM1               |  |  |  |
| K9  | PA8/XOUT32/PGMM0        |  |  |  |
| K10 | PA7/XIN32/<br>PGMNVALID |  |  |  |

#### SAM3S4/2/1B Package and Pinout 4.2



Orientation of the 64-pad QFN Package Figure 4-3.

Orientation of the 64-lead LQFP Package Figure 4-4.







- WKUPEN0-15 pins (level transition, configurable debouncing)
- Supply Monitor alarm
- RTC alarm
- RTT alarm

#### 5.5.2 Wait Mode

The purpose of the wait mode is to achieve very low power consumption while maintaining the whole device in a powered state for a startup time of less than 10  $\mu$ s. Current Consumption in Wait mode is typically 15  $\mu$ A (total current consumption) if the internal voltage regulator is used or 8  $\mu$ A if an external regulator is used.

In this mode, the clocks of the core, peripherals and memories are stopped. However, the core, peripherals and memories power supplies are still powered. From this mode, a fast start up is available.

This mode is entered via Wait for Event (WFE) instructions with LPM = 1 (Low Power Mode bit in PMC\_FSMR). The Cortex-M3 is able to handle external events or internal events in order to wake-up the core (WFE). This is done by configuring the external lines WUP0-15 as fast startup wake-up pins (refer to Section 5.7 "Fast Startup"). RTC or RTT Alarm and USB wake-up events can be used to wake up the CPU (exit from WFE).

#### Entering Wait Mode:

- Select the 4/8/12 MHz fast RC oscillator as Main Clock
- Set the LPM bit in the PMC Fast Startup Mode Register (PMC\_FSMR)
- Execute the Wait-For-Event (WFE) instruction of the processor
- Note: Internal Main clock resynchronization cycles are necessary between the writing of MOSCRCEN bit and the effective entry in Wait mode. Depending on the user application, Waiting for MOSCRCEN bit to be cleared is recommended to ensure that the core will not execute undesired instructions.

#### 5.5.3 Sleep Mode

The purpose of sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clock is stopped. The peripheral clocks can be enabled. The current consumption in this mode is application dependent.

This mode is entered via Wait for Interrupt (WFI) or Wait for Event (WFE) instructions with LPM = 0 in PMC\_FSMR.

The processor can be woke up from an interrupt if WFI instruction of the Cortex M3 is used, or from an event if the WFE instruction is used to enter this mode.

#### 5.5.4 Low Power Mode Summary Table

The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes.

 Table 5-1.
 Low Power Mode Configuration Summary

| Mode           | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals           | Mode Entry                                          | Potential Wake Up<br>Sources                                                                                                                                                                  | Core at<br>Wake Up | PIO State<br>while in Low<br>Power Mode | PIO State<br>at Wake Up                             | Consumption               | Wake-up<br>Time <sup>(1)</sup> |
|----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|-----------------------------------------------------|---------------------------|--------------------------------|
| Backup<br>Mode | ON                                                                                            | OFF       | OFF<br>(Not powered)                    | WFE<br>+SLEEPDEEP<br>bit = 1                        | WUP0-15 pins<br>SM alarm<br>RTC alarm<br>RTT alarm                                                                                                                                            | Reset              | Previous<br>state saved                 | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μΑ typ <sup>(4)</sup>   | < 0.1 ms                       |
| Wait<br>Mode   | ON                                                                                            | ON        | Powered<br>(Not clocked)                | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1        | Any Event from: Fast<br>startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm<br>USB wake-up                                                                                              | Clocked<br>back    | Previous<br>state saved                 | Unchanged                                           | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 µs                        |
| Sleep<br>Mode  | ON                                                                                            | ON        | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode =WFI<br>Interrupt Only; Entry<br>mode =WFE Any<br>Enabled Interrupt<br>and/or Any Event<br>from: Fast start-up<br>through WUP0-15<br>pins<br>RTC alarm<br>RTT alarm<br>USB wake-up | Clocked<br>back    | Previous<br>state saved                 | Unchanged                                           | (6)                       | (6)                            |

Notes: 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched.

- 2. The external loads on PIOs are not taken into account in the calculation.
- 3. Supply Monitor current consumption is not included.
- 4. Total Current consumption.
- 5. 5 μA on VDDCORE, 15 μA for total current consumption (using internal voltage regulator), 8 μA for total current consumption (without using internal voltage regulator).
- 6. Depends on MCK frequency.
- 7. In this mode the core is supplied and not clocked but some peripherals can be clocked.





## 5.6 Wake-up Sources

The wake-up events allow the device to exit the backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and the SRAM power supply, if they are not already enabled.

#### Figure 5-4. Wake-up Source



## 5.7 Fast Startup

The device allows the processor to restart in a few microseconds while the processor is in wait mode. A fast start up can occur upon detection of a low level on one of the 19 wake-up inputs (WKUP0 to 15 + SM + RTC + RTT).

The fast restart circuitry, as shown in Figure 5-5, is fully asynchronous and provides a fast startup signal to the Power Management Controller. As soon as the fast start-up signal is asserted, the PMC automatically restarts the embedded 4/8/12 MHz fast RC oscillator, switches the master clock on this 4MHz clock and reenables the processor clock.



Figure 5-5. Fast Start-Up Circuitry





## 6.3 Test Pin

The TST pin is used for JTAG Boundary Scan Manufacturing Test or Fast Flash programming mode of the SAM3S series. The TST pin integrates a permanent pull-down resistor of about 15 k $\Omega$  to GND, so that it can be left unconnected for normal operations. To enter fast programming mode, see the Fast Flash Programming Interface (FFPI) section. For more on the manufacturing and test mode, refer to the "Debug and Test" section of the product datasheet.

## 6.4 NRST Pin

The NRST pin is bidirectional. It is handled by the on-chip reset controller and can be driven low to provide a reset signal to the external components or asserted low externally to reset the microcontroller. It will reset the Core and the peripherals except the Backup region (RTC, RTT and Supply Controller). There is no constraint on the length of the reset pulse and the reset controller can guarantee a minimum pulse length. The NRST pin integrates a permanent pull-up resistor to VDDIO of about 100 k $\Omega$ . By default, the NRST pin is configured as an input.

### 6.5 ERASE Pin

The ERASE pin is used to reinitialize the Flash content (and some of its NVM bits) to an erased state (all bits read as logic level 1). It integrates a pull-down resistor of about 100 k $\Omega$  to GND, so that it can be left unconnected for normal operations.

This pin is debounced by SCLK to improve the glitch tolerance. When the ERASE pin is tied high during less than 100 ms, it is not taken into account. The pin must be tied high during more than 220 ms to perform a Flash erase operation.

The ERASE pin is a system I/O pin and can be used as a standard I/O. At startup, the ERASE pin is not configured as a PIO pin. If the ERASE pin is used as a standard I/O, startup level of this pin must be low to prevent unwanted erasing. Please refer to Section 11.2 "Peripheral Signal Multiplexing on I/O Lines" on page 43. Also, if the ERASE pin is used as a standard I/O output, asserting the pin to low does not erase the Flash.

|               | •             |               | ,       |
|---------------|---------------|---------------|---------|
| Instance Name | Channel T/R   | 100 & 64 Pins | 48 Pins |
| UART0         | Receive       | х             | х       |
| USART1        | Receive       | x             | х       |
| USART0        | Receive       | x             | х       |
| ADC           | Receive       | x             | х       |
| SPI           | Receive x     |               | х       |
| SSC           | SSC Receive x |               | х       |
| HSMCI         | Receive       | x             | N/A     |
| PIOA          | Receive       | x             | х       |

**Table 7-4.** Peripheral DMA Controller (Continued)

## 7.7 Debug and Test Features

- Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset.
- Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access
- Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches
- Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling
- Instrumentation Trace Macrocell (ITM) for support of printf style debugging
- IEEE1149.1 JTAG Boundary-can on All Digital Pins



## 9. Memories

## 9.1 Embedded Memories

#### 9.1.1 Internal SRAM

The ATSAM3S4 product (256-Kbyte internal Flash version) embeds a total of 48 Kbytes high-speed SRAM.

The ATSAM3S2 product (128-Kbyte internal Flash version) embeds a total of 32 Kbytes highspeed SRAM.

The ATSAM3S1 product (64-Kbyte internal Flash version) embeds a total of 16 Kbytes high-speed SRAM.

The SRAM is accessible over System Cortex-M3 bus at address 0x2000 0000.

The SRAM is in the bit band region. The bit band alias region is mapped from 0x2200 0000 to 0x23FF FFFF.

#### 9.1.2 Internal ROM

The SAM3S product embeds an Internal ROM, which contains the SAM Boot Assistant (SAM-BA), In Application Programming routines (IAP) and Fast Flash Programming Interface (FFPI).

At any time, the ROM is mapped at address 0x0080 0000.

#### 9.1.3 Embedded Flash

#### 9.1.3.1 Flash Overview

The Flash of the ATSAM3S4 (256-Kbytes internal Flash version) is organized in one bank of 1024 pages (Single plane) of 256 bytes.

The Flash of the ATSAM3S2 (128-Kbytes internal Flash version) is organized in one bank of 512 pages (Single plane) of 256 bytes.

The Flash of the ATSAM3S1 (64-Kbytes internal Flash version) is organized in one bank of 256 pages (Single plane) of 256 bytes.

The Flash contains a 128-byte write buffer, accessible through a 32-bit interface.

### 9.1.3.2 Flash Power Supply

The Flash is supplied by VDDCORE.

### 9.1.3.3 Enhanced Embedded Flash Controller

The Enhanced Embedded Flash Controller (EEFC) manages accesses performed by the masters of the system. It enables reading the Flash and writing the write buffer. It also contains a User Interface, mapped on the APB.

The Enhanced Embedded Flash Controller ensures the interface of the Flash block with the 32bit internal bus. Its 128-bit wide memory interface increases performance.

The user can choose between high performance or lower current consumption by selecting either 128-bit or 64-bit access. It also manages the programming, erasing, locking and unlocking sequences of the Flash using a full set of commands.





One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic.

#### 9.1.3.4 Flash Speed

The user needs to set the number of wait states depending on the frequency used.

For more details, refer to the AC Characteristics sub section in the product Electrical Characteristics Section.

#### 9.1.3.5 Lock Regions

Several lock bits used to protect write and erase operations on lock regions. A lock region is composed of several consecutive pages, and each lock region has its associated lock bit.

| Product  | Number of Lock Bits | Lock Region Size     |
|----------|---------------------|----------------------|
| ATSAM3S4 | 16                  | 16 kbytes (64 pages) |
| ATSAM3S2 | 8                   | 16 kbytes (64 pages) |
| ATSAM3S1 | 4                   | 16 kbytes (64 pages) |

| Table 9-1. Number of Lock Bit | Table 9-1. | Number of Lock Bits |
|-------------------------------|------------|---------------------|
|-------------------------------|------------|---------------------|

If a locked-region's erase or program command occurs, the command is aborted and the EEFC triggers an interrupt.

The lock bits are software programmable through the EEFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 9.1.3.6 Security Bit Feature

The SAM3S features a security bit, based on a specific General Purpose NVM bit (GPNVM bit 0). When the security is enabled, any access to the Flash, SRAM, Core Registers and Internal Peripherals either through the ICE interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash.

This security bit can only be enabled, through the command "Set General Purpose NVM Bit 0" of the EEFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash, SRAM, Core registers, Internal Peripherals are permitted.

It is important to note that the assertion of the ERASE pin should always be longer than 200 ms.

As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application.

#### 9.1.3.7 Calibration Bits

NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

#### 9.1.3.8 Unique Identifier

Each device integrates its own 128-bit unique identifier. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the unique identifier.

## 32 SAM3S Summary



## 10.1 System Controller and Peripherals Mapping

Please refer to Section 8-1 "SAM3S Product Mapping" on page 30.

All the peripherals are in the bit band region and are mapped in the bit band alias region.

### 10.2 Power-on-Reset, Brownout and Supply Monitor

The SAM3S embeds three features to monitor, warn and/or reset the chip:

- Power-on-Reset on VDDIO
- Brownout Detector on VDDCORE
- Supply Monitor on VDDIO

#### 10.2.1 Power-on-Reset

The Power-on-Reset monitors VDDIO. It is always activated and monitors voltage at start up but also during power down. If VDDIO goes below the threshold voltage, the entire chip is reset. For more information, refer to the Electrical Characteristics section of the datasheet.

#### 10.2.2 Brownout Detector on VDDCORE

The Brownout Detector monitors VDDCORE. It is active by default. It can be deactivated by software through the Supply Controller (SUPC\_MR). It is especially recommended to disable it during low-power modes such as wait or sleep modes.

If VDDCORE goes below the threshold voltage, the reset of the core is asserted. For more information, refer to the Supply Controller (SUPC) and Electrical Characteristics sections of the datasheet.

#### 10.2.3 Supply Monitor on VDDIO

The Supply Monitor monitors VDDIO. It is not active by default. It can be activated by software and is fully programmable with 16 steps for the threshold (between 1.9V to 3.4V). It is controlled by the Supply Controller (SUPC). A sample mode is possible. It allows to divide the supply monitor power consumption by a factor of up to 2048. For more information, refer to the SUPC and Electrical Characteristics sections of the datasheet.

#### 10.3 Reset Controller

The Reset Controller is based on a Power-on-Reset cell, and a Supply Monitor on VDDCORE.

The Reset Controller is capable to return to the software the source of the last reset, either a general reset, a wake-up reset, a software reset, a user reset or a watchdog reset.

The Reset Controller controls the internal resets of the system and the NRST pin input/output. It is capable to shape a reset signal for the external devices, simplifying to a minimum connection of a push-button on the NRST pin to implement a manual reset.

The configuration of the Reset Controller is saved as supplied on VDDIO.

### 10.4 Supply Controller (SUPC)

The Supply Controller controls the power supplies of each section of the processor and the peripherals (via Voltage regulator control)

The Supply Controller has its own reset circuitry and is clocked by the 32 kHz Slow clock generator.

## **SAM3S Summary**



Figure 10-2. Clock Generator Block Diagram



## 10.6 Power Management Controller

The Power Management Controller provides all the clock signals to the system. It provides:

- the Processor Clock, HCLK
- the Free running processor clock, FCLK
- the Cortex SysTick external clock
- the Master Clock, MCK, in particular to the Matrix and the memory interfaces
- the USB Clock, UDPCK
- independent peripheral clocks, typically at the frequency of MCK
- three programmable clock outputs: PCK0, PCK1 and PCK2

The Supply Controller selects between the 32 kHz RC oscillator or the crystal oscillator. The unused oscillator is disabled automatically so that power consumption is optimized.

By default, at startup the chip runs out of the Master Clock using the fast RC oscillator running at 4 MHz.

The user can trim the 8 and 12 MHz RC Oscillator frequency by software.

## 11.2 Peripheral Signal Multiplexing on I/O Lines

The SAM3S product features 2 PIO controllers on 48-pin and 64-pin versions (PIOA, PIOB) or 3 PIO controllers on the 100-pin version, (PIOA, PIOB, PIOC), that multiplex the I/O lines of the peripheral set.

The SAM3S 64-pin and 100-pin PIO Controllers control up to 32 lines. (See, Table 10-2.) Each line can be assigned to one of three peripheral functions: A, B or C. The multiplexing tables in the following pages define how the I/O lines of the peripherals A, B and C are multiplexed on the PIO Controllers. The column "Comments" has been inserted in this table for the user's own comments; it may be used to track how pins are defined in an application.

Note that some peripheral functions which are output only, might be duplicated within the tables.



## 11.2.2 PIO Controller B Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments            |
|----------|--------------|--------------|--------------|----------------|-----------------|---------------------|
| PB0      | PWMH0        |              |              | AD4            |                 |                     |
| PB1      | PWMH1        |              |              | AD5            |                 |                     |
| PB2      | URXD1        | NPCS2        |              | AD6/ WKUP12    |                 |                     |
| PB3      | UTXD1        | PCK2         |              | AD7            |                 |                     |
| PB4      | TWD1         | PWMH2        |              |                | TDI             |                     |
| PB5      | TWCK1        | PWML0        |              | WKUP13         | TDO/TRACESWO    |                     |
| PB6      |              |              |              |                | TMS/SWDIO       |                     |
| PB7      |              |              |              |                | TCK/SWCLK       |                     |
| PB8      |              |              |              |                | XOUT            |                     |
| PB9      |              |              |              |                | XIN             |                     |
| PB10     |              |              |              |                | DDM             |                     |
| PB11     |              |              |              |                | DDP             |                     |
| PB12     | PWML1        |              |              |                | ERASE           |                     |
| PB13     | PWML2        | PCK0         |              | DAC0           |                 | 64/100-pin versions |
| PB14     | NPCS1        | PWMH3        |              | DAC1           |                 | 64/100-pin versions |

 Table 11-3.
 Multiplexing on PIO Controller B (PIOB)



• Programmable gain: 1, 2, 4

## 12.11 Digital-to-Analog Converter (DAC)

- Up to 2 channel 12-bit DAC
- Up to 2 mega-samples conversion rate in single channel mode
- Flexible conversion range
- Multiple trigger sources for each channel
- 2 Sample/Hold (S/H) outputs
- Built-in offset and gain calibration
- Possibility to drive output to ground
- Possibility to use as input to analog comparator or ADC (as an internal wire and without S/H stage)
- Two PDC channels
- Power reduction mode

## 12.12 Static Memory Controller

- 16-Mbyte Address Space per Chip Select
- 8- bit Data Bus
- Word, Halfword, Byte Transfers
- Programmable Setup, Pulse And Hold Time for Read Signals per Chip Select
- Programmable Setup, Pulse And Hold Time for Write Signals per Chip Select
- Programmable Data Float Time per Chip Select
- External Wait Request
- Automatic Switch to Slow Clock Mode
- Asynchronous Read in Page Mode Supported: Page Size Ranges from 4 to 32 Bytes
- NAND FLASH additional logic supporting NAND Flash with Multiplexed Data/Address buses
- Hardware Configurable number of chip select from 1 to 4
- Programmable timing on a per chip select basis

## 12.13 Analog Comparator

- One analog comparator
- High speed option vs. low power option
- Selectable input hysteresis:
  - 0, 20 mV, 50 mV
- Minus input selection:
  - DAC outputs
  - Temperature Sensor
  - ADVREF
  - AD0 to AD3 ADC channels
- Plus input selection:
  - All analog inputs



INCH

0.053 0.055 0

0.630 BSC

0.551 BSC

0.630 BSC

0.551 BSC

3.5°

12\*

12\*

0.039 REF

0.018 0.024 0

0.007 0.008 C

0.472

0.472

0.008

0.008

0.003

0.003

0.020 BSC.

0

0

0

0

MIN. NOM.

0.002

0.003

0\*

0.004

0.008

MILLIMETER

NOM. MAX.

1.40 1.45

16.00 BSC

14.00 BSC

16.00 BSC.

14.00 BSC.

3.5°

12

12'

0.60 0.75

1.00 REF

\_\_\_\_

0.20

0.50 BSC

12.00

12.00

0.20

0.20

0.08

0.08

1.60

0.15

0.20 0.003

> 7° 0\*

13° 11°

13° 1 1°

0.20

0.27

TOLERANCES OF FORM AND POSITIC

MIN.

0.05

1.35

0.08

0.08

0\*

0.

11.

11\*

0.09

0.45

0.20

0.17

## 13. Package Drawings

The SAM3S series devices are available in LQFP, QFN and LFBGA packages.



Figure 13-1. 100-lead LQFP Package Mechanical Drawing

Note: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-026 for additional information.





Figure 13-3. 64- and 48-lead LQFP Package Drawing





| Symbol                          | Millimeter |      |            | Inch       |       |            |
|---------------------------------|------------|------|------------|------------|-------|------------|
|                                 | Min        | Nom  | Мах        | Min        | Nom   | Max        |
| А                               | _          | _    | 1.60       | _          | _     | 0.063      |
| A1                              | 0.05       | _    | 0.15       | 0.002      | _     | 0.006      |
| A2                              | 1.35       | 1.40 | 1.45       | 0.053      | 0.055 | 0.057      |
| D                               | 9.00 BSC   |      |            | 0.354 BSC  |       |            |
| D1                              | 7.00 BSC   |      |            | 0.276 BSC  |       |            |
| E                               | 9.00 BSC   |      |            | 0.354 BSC  |       |            |
| E1                              | 7.00 BSC   |      |            | 0.276 BSC  |       |            |
| R2                              | 0.08       | -    | 0.20       | 0.003      | _     | 0.008      |
| R1                              | 0.08       | -    | _          | 0.003      | _     | _          |
| q                               | 0°         | 3.5° | <b>7</b> ° | 0°         | 3.5°  | <b>7</b> ° |
| θ1                              | 0°         | -    | _          | 0°         | _     | _          |
| θ2                              | 11°        | 12°  | 13°        | 11°        | 12°   | 13°        |
| $\theta_3$                      | 11°        | 12°  | 13°        | 11°        | 12°   | 13°        |
| с                               | 0.09       | -    | 0.20       | 0.004      | _     | 0.008      |
| L                               | 0.45       | 0.60 | 0.75       | 0.018      | 0.024 | 0.030      |
| L1                              | 1.00 REF   |      |            | 0.039 REF  |       |            |
| S                               | 0.20       | _    | _          | 0.008      | _     | _          |
| b                               | 0.17       | 0.20 | 0.27       | 0.007      | 0.008 | 0.011      |
| е                               | 0.50 BSC.  |      |            | 0.020 BSC. |       |            |
| D2                              | 5.50       |      |            | 0.217      |       |            |
| E2                              | 5.50       |      |            | 0.217      |       |            |
| Tolerances of Form and Position |            |      |            |            |       |            |
| aaa                             | 0.20       |      |            | 0.008      |       |            |
| bbb                             | 0.20       |      |            | 0.008      |       |            |
| CCC                             | 0.08       |      |            | 0.003      |       |            |
| ddd                             | 0.08       |      |            | 0.003      |       |            |

### Table 13-1. 48-lead LQFP Package Dimensions (in mm)