

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 64MHz                                                                   |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, Memory Card, SPI, SSC, UART/USART, USB       |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT            |
| Number of I/O              | 79                                                                      |
| Program Memory Size        | 256KB (256K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | ·                                                                       |
| RAM Size                   | 48K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                            |
| Data Converters            | A/D 15x10/12b; D/A 2x12b                                                |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 100-LQFP                                                                |
| Supplier Device Package    | 100-LQFP (14x14)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam3s4ca-au |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong









## 3. Signal Description

Table 3-1 gives details on the signal names classified by peripheral.

| Table 3-1. | Signal Description List |
|------------|-------------------------|
|------------|-------------------------|

| Signal Name  | Function                                                             | Туре          | Active<br>Level | Voltage reference | Comments                                                                                                  |
|--------------|----------------------------------------------------------------------|---------------|-----------------|-------------------|-----------------------------------------------------------------------------------------------------------|
|              | Power                                                                | Supplies      |                 |                   |                                                                                                           |
| VDDIO        | Peripherals I/O Lines and USB transceiver<br>Power Supply            | Power         |                 |                   | 1.62V to 3.6V                                                                                             |
| VDDIN        | Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply | Power         |                 |                   | 1.8V to 3.6V <sup>(4)</sup>                                                                               |
| VDDOUT       | Voltage Regulator Output                                             | Power         |                 |                   | 1.8V Output                                                                                               |
| VDDPLL       | Oscillator and PLL Power Supply                                      | Power         |                 |                   | 1.62 V to 1.95V                                                                                           |
| VDDCORE      | Power the core, the embedded memories and the peripherals            | Power         |                 |                   | 1.62V to 1.95V                                                                                            |
| GND          | Ground                                                               | Ground        |                 |                   |                                                                                                           |
|              | Clocks, Oscilla                                                      | ators and PLI | _S              |                   |                                                                                                           |
| XIN          | Main Oscillator Input                                                | Input         |                 |                   | Reset State:                                                                                              |
| XOUT         | Main Oscillator Output                                               | Output        |                 |                   | - PIO Input                                                                                               |
| XIN32        | Slow Clock Oscillator Input                                          | Input         |                 |                   | - Internal Pull-up disabled<br>- Schmitt Trigger enabled <sup>(1)</sup>                                   |
| XOUT32       | Slow Clock Oscillator Output                                         | Output        |                 | VDDIO             |                                                                                                           |
| PCK0 - PCK2  | Programmable Clock Output                                            | Output        |                 |                   | Reset State:<br>- PIO Input<br>- Internal Pull-up enabled<br>- Schmitt Trigger enabled <sup>(1)</sup>     |
|              | Serial Wire/JTAG D                                                   | ebug Port - S | WJ-DP           |                   |                                                                                                           |
| TCK/SWCLK    | Test Clock/Serial Wire Clock                                         | Input         |                 |                   |                                                                                                           |
| TDI          | Test Data In                                                         | Input         |                 |                   | Reset State:<br>- SWJ-DP Mode                                                                             |
| TDO/TRACESWO | Test Data Out / Trace Asynchronous Data<br>Out                       | Output        |                 | VDDIO             | <ul> <li>Internal pull-up disabled</li> <li>Schmitt Trigger enabled<sup>(1)</sup></li> </ul>              |
| TMS/SWDIO    | Test Mode Select /Serial Wire Input/Output                           | Input / I/O   |                 | _                 |                                                                                                           |
| JTAGSEL      | JTAG Selection                                                       | Input         | High            |                   | Permanent Internal<br>pull-down                                                                           |
|              | Flash M                                                              | lemory        |                 |                   |                                                                                                           |
| ERASE        | Flash and NVM Configuration Bits Erase<br>Command                    | Input         | High            | VDDIO             | Reset State:<br>- Erase Input<br>- Internal pull-down enabled<br>- Schmitt Trigger enabled <sup>(1)</sup> |
|              | Rese                                                                 | t/Test        |                 |                   |                                                                                                           |
| NRST         | Synchronous Microcontroller Reset                                    | I/O           | Low             | VDDIO             | Permanent Internal pull-up                                                                                |
| TST          | Test Select                                                          | Input         |                 |                   | Permanent Internal pull-down                                                                              |

### Table 3-1. Signal Description List (Continued)

| Signal Name                                         | Function                       | Туре               | Active<br>Level | Voltage reference | Comments                                                                                    |
|-----------------------------------------------------|--------------------------------|--------------------|-----------------|-------------------|---------------------------------------------------------------------------------------------|
| Universal Asynchronous Receiver Transmitter - UARTx |                                |                    |                 |                   |                                                                                             |
| URXDx                                               | UART Receive Data              | Input              |                 |                   |                                                                                             |
| UTXDx                                               | UART Transmit Data             | Output             |                 |                   |                                                                                             |
|                                                     | PIO Controlle                  | r - PIOA - PIOB -  | PIOC            |                   |                                                                                             |
| PA0 - PA31                                          | Parallel IO Controller A       | I/O                |                 |                   | Reset State:                                                                                |
| PB0 - PB14                                          | Parallel IO Controller B       | I/O                |                 | VDDIO             | - PIO or System IOs <sup>(2)</sup>                                                          |
| PC0 - PC31                                          | Parallel IO Controller C       | I/O                |                 |                   | <ul> <li>Internal pull-up enabled</li> <li>Schmitt Trigger enabled<sup>(1)</sup></li> </ul> |
|                                                     | PIO Controller - Paral         | lel Capture Mod    | e (PIOA OI      | nly)              |                                                                                             |
| PIODC0-PIODC7                                       | Parallel Capture Mode Data     | Input              |                 |                   |                                                                                             |
| PIODCCLK                                            | Parallel Capture Mode Clock    | Input              |                 | VDDIO             |                                                                                             |
| PIODCEN1-2                                          | Parallel Capture Mode Enable   | Input              |                 | -                 |                                                                                             |
|                                                     | Externa                        | al Bus Interface   | 1               |                   | 1                                                                                           |
| D0 - D7                                             | Data Bus                       | I/O                |                 |                   |                                                                                             |
| A0 - A23                                            | Address Bus                    | Output             |                 |                   |                                                                                             |
| NWAIT                                               | External Wait Signal           | Input              | Low             |                   |                                                                                             |
|                                                     | Static Memo                    | ory Controller - S | БМС             |                   |                                                                                             |
| NCS0 - NCS3                                         | Chip Select Lines              | Output             | Low             |                   |                                                                                             |
| NRD                                                 | Read Signal                    | Output             | Low             |                   |                                                                                             |
| NWE                                                 | Write Enable                   | Output             | Low             |                   |                                                                                             |
|                                                     | NANE                           | ) Flash Logic      | 1               |                   |                                                                                             |
| NANDOE                                              | NAND Flash Output Enable       | Output             | Low             |                   |                                                                                             |
| NANDWE                                              | NAND Flash Write Enable        | Output             | Low             |                   |                                                                                             |
|                                                     | High Speed Multime             | edia Card Interfa  | ice - HSMC      |                   |                                                                                             |
| MCCK                                                | Multimedia Card Clock          | I/O                |                 |                   |                                                                                             |
| MCCDA                                               | Multimedia Card Slot A Command | I/O                |                 |                   |                                                                                             |
| MCDA0 - MCDA3                                       | Multimedia Card Slot A Data    | I/O                |                 |                   |                                                                                             |
|                                                     | Universal Synchronous Asynch   | hronous Receive    | er Transmi      | tter USARTx       | (                                                                                           |
| SCKx                                                | USARTx Serial Clock            | I/O                |                 |                   |                                                                                             |
| TXDx                                                | USARTx Transmit Data           | I/O                |                 |                   |                                                                                             |
| RXDx                                                | USARTx Receive Data            | Input              |                 |                   |                                                                                             |
| RTSx                                                | USARTx Request To Send         | Output             |                 |                   |                                                                                             |
| CTSx                                                | USARTx Clear To Send           | Input              |                 |                   |                                                                                             |
| DTR1                                                | USART1 Data Terminal Ready     | I/O                |                 |                   |                                                                                             |
| DSR1                                                | USART1 Data Set Ready          | Input              |                 |                   |                                                                                             |
| DCD1                                                | USART1 Data Carrier Detect     | Input              |                 |                   |                                                                                             |
| RI1                                                 | USART1 Ring Indicator          | Input              |                 |                   |                                                                                             |



#### 4.1.3 100-Lead LQFP Pinout

| 1  | ADVREF          |  |  |
|----|-----------------|--|--|
| 2  | GND             |  |  |
| 3  | PB0/AD4         |  |  |
| 4  | PC29/AD13       |  |  |
| 5  | PB1/AD5         |  |  |
| 6  | PC30/AD14       |  |  |
| 7  | PB2/AD6         |  |  |
| 8  | PC31            |  |  |
| 9  | PB3/AD7         |  |  |
| 10 | VDDIN           |  |  |
| 11 | VDDOUT          |  |  |
| 12 | PA17/PGMD5/AD0  |  |  |
| 13 | PC26            |  |  |
| 14 | PA18/PGMD6/AD1  |  |  |
| 15 | PA21/PGMD9/AD8  |  |  |
| 16 | VDDCORE         |  |  |
| 17 | PC27            |  |  |
| 18 | PA19/PGMD7/AD2  |  |  |
| 19 | PC15/AD11       |  |  |
| 20 | PA22/PGMD10/AD9 |  |  |
| 21 | PC13/AD10       |  |  |
| 22 | PA23/PGMD1      |  |  |
| 23 | PC12/AD12       |  |  |
| 24 | PA20/PGMD8/AD3  |  |  |
| 25 | PC0             |  |  |

 Table 4-1.
 100-lead LQFP SAM3S4/2/1C Pinout

| 26 | GND                     |  |  |
|----|-------------------------|--|--|
| 27 | VDDIO                   |  |  |
| 28 | PA16/PGMD4              |  |  |
| 29 | PC7                     |  |  |
| 30 | PA15/PGMD3              |  |  |
| 31 | PA14/PGMD2              |  |  |
| 32 | PC6                     |  |  |
| 33 | PA13/PGMD1              |  |  |
| 34 | PA24/PGMD12             |  |  |
| 35 | PC5                     |  |  |
| 36 | VDDCORE                 |  |  |
| 37 | PC4                     |  |  |
| 38 | PA25/PGMD13             |  |  |
| 39 | PA26/PGMD14             |  |  |
| 40 | PC3                     |  |  |
| 41 | PA12/PGMD0              |  |  |
| 42 | PA11/PGMM3              |  |  |
| 43 | PC2                     |  |  |
| 44 | PA10/PGMM2              |  |  |
| 45 | GND                     |  |  |
| 46 | PA9/PGMM1               |  |  |
| 47 | PC1                     |  |  |
| 48 | PA8/XOUT32/<br>PGMM0    |  |  |
| 49 | PA7/XIN32/<br>PGMNVALID |  |  |
| 50 | VDDIO                   |  |  |

| 51 | TDI/PB4     |
|----|-------------|
| 52 | PA6/PGMNOE  |
| 53 | PA5/PGMRDY  |
| 54 | PC28        |
| 55 | PA4/PGMNCMD |
| 56 | VDDCORE     |
| 57 | PA27/PGMD15 |
| 58 | PC8         |
| 59 | PA28        |
| 60 | NRST        |
| 61 | TST         |
| 62 | PC9         |
| 63 | PA29        |
| 64 | PA30        |
| 65 | PC10        |
| 66 | PA3         |
| 67 | PA2/PGMEN2  |
| 68 | PC11        |
| 69 | VDDIO       |
| 70 | GND         |
| 71 | PC14        |
| 72 | PA1/PGMEN1  |
| 73 | PC16        |
| 74 | PA0/PGMEN0  |
| 75 | PC17        |
|    |             |

| 76  | TDO/TRACESWO/PB<br>5 |  |
|-----|----------------------|--|
| 77  | JTAGSEL              |  |
| 78  | PC18                 |  |
| 79  | TMS/SWDIO/PB6        |  |
| 80  | PC19                 |  |
| 81  | PA31                 |  |
| 82  | PC20                 |  |
| 83  | TCK/SWCLK/PB7        |  |
| 84  | PC21                 |  |
| 85  | VDDCORE              |  |
| 86  | PC22                 |  |
| 87  | ERASE/PB12           |  |
| 88  | DDM/PB10             |  |
| 89  | DDP/PB11             |  |
| 90  | PC23                 |  |
| 91  | VDDIO                |  |
| 92  | PC24                 |  |
| 93  | PB13/DAC0            |  |
| 94  | PC25                 |  |
| 95  | GND                  |  |
| 96  | PB8/XOUT             |  |
| 97  | PB9/PGMCK/XIN        |  |
| 98  | VDDIO                |  |
| 99  | PB14/DAC1            |  |
| 100 | VDDPLL               |  |



## 5. Power Considerations

### 5.1 Power Supplies

The SAM3S product has several types of power supply pins:

- VDDCORE pins: Power the core, the embedded memories and the peripherals; voltage ranges from 1.62V and 1.95V.
- VDDIO pins: Power the Peripherals I/O lines (Input/Output Buffers); USB transceiver; Backup part, 32kHz crystal oscillator and oscillator pads; ranges from 1.62V and 3.6V
- VDDIN pin: Voltage Regulator Input, ADC, DAC and Analog Comparator Power Supply; Voltage ranges from 1.8V to 3.6V
- VDDPLL pin: Powers the PLLA, PLLB, the Fast RC and the 3 to 20 MHz oscillator; voltage ranges from 1.62V and 1.95V.

#### 5.2 Voltage Regulator

The SAM3S embeds a voltage regulator that is managed by the Supply Controller.

This internal regulator is intended to supply the internal core of SAM3S. It features two different operating modes:

 In Normal mode, the voltage regulator consumes less than 700 µA static current and draws 80 mA of output current. Internal adaptive biasing adjusts the regulator quiescent current depending on the required load current. In Wait Mode quiescent current is only 7 µA.

• In Backup mode, the voltage regulator consumes less than 1  $\mu$ A while its output (VDDOUT) is driven internally to GND. The default output voltage is 1.80V and the start-up time to reach Normal mode is inferior to 100  $\mu$ s.

For adequate input and output power supply decoupling/bypassing, refer to the Voltage Regulator section in the Electrical Characteristics section of the datasheet.

#### 5.3 Typical Powering Schematics

The SAM3S supports a 1.62V-3.6V single supply mode. The internal regulator input connected to the source and its output feeds VDDCORE. Figure 5-1 shows the power schematics.

As VDDIN powers the voltage regulator, the ADC/DAC and the analog comparator, when the user does not want to use the embedded voltage regulator, it can be disabled by software via the SUPC (note that it is different from Backup mode).



| Instance Name | Channel T/R | 100 & 64 Pins | 48 Pins |  |
|---------------|-------------|---------------|---------|--|
| UART0         | Receive     | х             | х       |  |
| USART1        | Receive     | х             | х       |  |
| USART0        | Receive     | х             | х       |  |
| ADC           | Receive     | х             | х       |  |
| SPI           | Receive     | х             | х       |  |
| SSC           | Receive     | х             | х       |  |
| HSMCI         | Receive     | х             | N/A     |  |
| PIOA          | Receive     | х             | х       |  |

**Table 7-4.** Peripheral DMA Controller (Continued)

### 7.7 Debug and Test Features

- Debug access to all memory and registers in the system, including Cortex-M3 register bank when the core is running, halted, or held in reset.
- Serial Wire Debug Port (SW-DP) and Serial Wire JTAG Debug Port (SWJ-DP) debug access
- Flash Patch and Breakpoint (FPB) unit for implementing breakpoints and code patches
- Data Watchpoint and Trace (DWT) unit for implementing watchpoints, data tracing, and system profiling
- Instrumentation Trace Macrocell (ITM) for support of printf style debugging
- IEEE1149.1 JTAG Boundary-can on All Digital Pins





## 8. Product Mapping







One of the commands returns the embedded Flash descriptor definition that informs the system about the Flash organization, thus making the software generic.

#### 9.1.3.4 Flash Speed

The user needs to set the number of wait states depending on the frequency used.

For more details, refer to the AC Characteristics sub section in the product Electrical Characteristics Section.

#### 9.1.3.5 Lock Regions

Several lock bits used to protect write and erase operations on lock regions. A lock region is composed of several consecutive pages, and each lock region has its associated lock bit.

| Product  | Number of Lock Bits | Lock Region Size     |
|----------|---------------------|----------------------|
| ATSAM3S4 | 16                  | 16 kbytes (64 pages) |
| ATSAM3S2 | 8                   | 16 kbytes (64 pages) |
| ATSAM3S1 | 4                   | 16 kbytes (64 pages) |

| Table 9-1. | Number of Lock Bits |
|------------|---------------------|
|            |                     |

If a locked-region's erase or program command occurs, the command is aborted and the EEFC triggers an interrupt.

The lock bits are software programmable through the EEFC User Interface. The command "Set Lock Bit" enables the protection. The command "Clear Lock Bit" unlocks the lock region.

Asserting the ERASE pin clears the lock bits, thus unlocking the entire Flash.

#### 9.1.3.6 Security Bit Feature

The SAM3S features a security bit, based on a specific General Purpose NVM bit (GPNVM bit 0). When the security is enabled, any access to the Flash, SRAM, Core Registers and Internal Peripherals either through the ICE interface or through the Fast Flash Programming Interface, is forbidden. This ensures the confidentiality of the code programmed in the Flash.

This security bit can only be enabled, through the command "Set General Purpose NVM Bit 0" of the EEFC User Interface. Disabling the security bit can only be achieved by asserting the ERASE pin at 1, and after a full Flash erase is performed. When the security bit is deactivated, all accesses to the Flash, SRAM, Core registers, Internal Peripherals are permitted.

It is important to note that the assertion of the ERASE pin should always be longer than 200 ms.

As the ERASE pin integrates a permanent pull-down, it can be left unconnected during normal operation. However, it is safer to connect it directly to GND for the final application.

#### 9.1.3.7 Calibration Bits

NVM bits are used to calibrate the brownout detector and the voltage regulator. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the calibration bits.

#### 9.1.3.8 Unique Identifier

Each device integrates its own 128-bit unique identifier. These bits are factory configured and cannot be changed by the user. The ERASE pin has no effect on the unique identifier.

# 32 SAM3S Summary



- Asynchronous read in Page Mode supported (4- up to 32-byte page size)
- Multiple device adaptability
  - Control signals programmable setup, pulse and hold time for each Memory Bank
- Multiple Wait State Management
  - Programmable Wait State Generation
  - External Wait Request
  - Programmable Data Float Time
- Slow Clock mode supported
- Additional Logic for NAND Flash

The reset circuitry is based on a zero-power power-on reset cell and a brownout detector cell. The zero-power power-on reset allows the Supply Controller to start properly, while the software-programmable brownout detector allows detection of either a battery discharge or main voltage loss.

The Slow Clock generator is based on a 32 kHz crystal oscillator and an embedded 32 kHz RC oscillator. The Slow Clock defaults to the RC oscillator, but the software can enable the crystal oscillator and select it as the Slow Clock source.

The Supply Controller starts up the device by sequentially enabling the internal power switches and the Voltage Regulator, then it generates the proper reset signals to the core power supply.

It also enables to set the system in different low power modes and to wake it up from a wide range of events.

#### 10.5 Clock Generator

The Clock Generator is made up of:

- One Low Power 32768Hz Slow Clock oscillator with bypass mode
- One Low-Power RC oscillator
- One 3-20 MHz Crystal Oscillator, which can be bypassed
- One Fast RC oscillator factory programmed, 3 output frequencies can be selected: 4, 8 or 12 MHz. By default 4 MHz is selected.
- One 60 to 130 MHz PLL (PLLB) providing a clock for the USB Full Speed Controller
- One 60 to 130 MHz programmable PLL (PLLA), capable to provide the clock MCK to the processor and to the peripherals. The PLLA input frequency is from 3.5 to 20 MHz.







The SysTick calibration value is fixed at 8000 which allows the generation of a time base of 1 ms with SystTick clock at 8 MHz (max HCLK/8 = 64 MHz/8).

#### 10.7 Watchdog Timer

- 16-bit key-protected only-once-Programmable Counter
- Windowed, prevents the processor to be in a dead-lock on the watchdog access.

#### 10.8 SysTick Timer

- 24-bit down counter
- · Self-reload capability
- Flexible System timer

#### 10.9 Real Time Timer

- Real Time Timer, allowing backup of time with different accuracies
  - 32-bit free-running back-up counter
  - Integrates a 16-bit programmable prescaler running on slow clock

#### 10.14 UART

- Two-pin UART
  - Implemented features are 100% compatible with the standard Atmel USART
  - Independent receiver and transmitter with a common programmable Baud Rate Generator
  - Even, Odd, Mark or Space Parity Generation
  - Parity, Framing and Overrun Error Detection
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
  - Support for two PDC channels with connection to receiver and transmitter

#### **10.15 PIO Controllers**

- 3 PIO Controllers, PIOA, PIOB and PIOC (100-pin version only) controlling a maximum of 79 I/O Lines
- Fully programmable through Set/Clear Registers

| Version | 48 pin | 64 pin | 100 pin |
|---------|--------|--------|---------|
| PIOA    | 21     | 32     | 32      |
| PIOB    | 13     | 15     | 15      |
| PIOC    | -      | -      | 32      |

 Table 10-2.
 PIO available according to pin count

- Multiplexing of four peripheral functions per I/O Line
- For each I/O Line (whether assigned to a peripheral or used as general purpose I/O)
  - Input change, rising edge, falling edge, low level and level interrupt
  - Debouncing and Glitch filter
  - Multi-drive option enables driving in open drain
  - Programmable pull-up or pull-down on each I/O line
  - Pin data status register, supplies visibility of the level on the pin at any time
- Synchronous output, provides Set and Clear of several I/O lines in a single write





## 11. Peripherals

## **11.1** Peripheral Identifiers

Table 11-1 defines the Peripheral Identifiers of the SAM3S. A peripheral identifier is required for the control of the peripheral interrupt with the Nested Vectored Interrupt Controller and for the control of the peripheral clock with the Power Management Controller.

**Table 11-1.**Peripheral Identifiers

| Instance ID | Instance Name | NVIC Interrupt | PMC Clock Control | Instance Description                 |  |
|-------------|---------------|----------------|-------------------|--------------------------------------|--|
| 0           | SUPC          | X              |                   | Supply Controller                    |  |
| 1           | RSTC          | X              |                   | Reset Controller                     |  |
| 2           | RTC           | X              |                   | Real Time Clock                      |  |
| 3           | RTT           | X              |                   | Real Time Timer                      |  |
| 4           | WDT           | X              |                   | Watchdog Timer                       |  |
| 5           | PMC           | X              |                   | Power Management Controller          |  |
| 6           | EEFC          | X              |                   | Enhanced Embedded Flash Controller   |  |
| 7           | -             | -              |                   | Reserved                             |  |
| 8           | UART0         | X              | X                 | UART 0                               |  |
| 9           | UART1         | X              | X                 | UART 1                               |  |
| 10          | SMC           | X              | X                 | SMC                                  |  |
| 11          | PIOA          | X              | X                 | Parallel I/O Controller A            |  |
| 12          | PIOB          | X              | X                 | Parallel I/O Controller B            |  |
| 13          | PIOC          | X              | X                 | Parallel I/O Controller C            |  |
| 14          | USART0        | X              | X                 | USART 0                              |  |
| 15          | USART1        | X              | X                 | USART 1                              |  |
| 16          | -             | -              | -                 | Reserved                             |  |
| 17          | -             | -              | -                 | Reserved                             |  |
| 18          | HSMCI         | X              | X                 | High Speed Multimedia Card Interface |  |
| 19          | TWIO          | X              | X                 | Two Wire Interface 0                 |  |
| 20          | TWI1          | X              | X                 | Two Wire Interface 1                 |  |
| 21          | SPI           | X              | X                 | Serial Peripheral Interface          |  |
| 22          | SSC           | X              | X                 | Synchronous Serial Controller        |  |
| 23          | TC0           | X              | X                 | Timer/Counter 0                      |  |
| 24          | TC1           | X              | X                 | Timer/Counter 1                      |  |
| 25          | TC2           | X              | X                 | Timer/Counter 2                      |  |
| 26          | TC3           | X              | X                 | Timer/Counter 3                      |  |
| 27          | TC4           | X              | X                 | Timer/Counter 4                      |  |
| 28          | TC5           | X              | X                 | Timer/Counter 5                      |  |
| 29          | ADC           | X              | X                 | Analog-to-Digital Converter          |  |
| 30          | DACC          | X              | X                 | Digital-to-Analog Converter          |  |
| 31          | PWM           | X              | X                 | Pulse Width Modulation               |  |
| 32          | CRCCU         | X              | X                 | CRC Calculation Unit                 |  |
| 33          | ACC           | X              | X                 | Analog Comparator                    |  |
| 34          | UDP           | X              | X                 | USB Device Port                      |  |

### 11.2.2 PIO Controller B Multiplexing

| I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments            |
|----------|--------------|--------------|--------------|----------------|-----------------|---------------------|
| PB0      | PWMH0        |              |              | AD4            |                 |                     |
| PB1      | PWMH1        |              |              | AD5            |                 |                     |
| PB2      | URXD1        | NPCS2        |              | AD6/ WKUP12    |                 |                     |
| PB3      | UTXD1        | PCK2         |              | AD7            |                 |                     |
| PB4      | TWD1         | PWMH2        |              |                | TDI             |                     |
| PB5      | TWCK1        | PWML0        |              | WKUP13         | TDO/TRACESWO    |                     |
| PB6      |              |              |              |                | TMS/SWDIO       |                     |
| PB7      |              |              |              |                | TCK/SWCLK       |                     |
| PB8      |              |              |              |                | XOUT            |                     |
| PB9      |              |              |              |                | XIN             |                     |
| PB10     |              |              |              |                | DDM             |                     |
| PB11     |              |              |              |                | DDP             |                     |
| PB12     | PWML1        |              |              |                | ERASE           |                     |
| PB13     | PWML2        | PCK0         |              | DAC0           |                 | 64/100-pin versions |
| PB14     | NPCS1        | PWMH3        |              | DAC1           |                 | 64/100-pin versions |

 Table 11-3.
 Multiplexing on PIO Controller B (PIOB)



## 12. Embedded Peripherals Overview

### 12.1 Serial Peripheral Interface (SPI)

- Supports communication with serial external devices
  - Four chip selects with external decoder support allow communication with up to 15 peripherals
  - Serial memories, such as DataFlash and 3-wire EEPROMs
  - Serial peripherals, such as ADCs, DACs, LCD Controllers, CAN Controllers and Sensors
  - External co-processors
- Master or slave serial peripheral bus interface
  - 8- to 16-bit programmable data length per chip select
  - Programmable phase and polarity per chip select
  - Programmable transfer delays between consecutive transfers and between clock and data per chip select
  - Programmable delay between consecutive transfers
  - Selectable mode fault detection
- Very fast transfers supported
  - Transfers with baud rates up to MCK
  - The chip select line may be left active to speed up transfers on the same device

#### 12.2 Two Wire Interface (TWI)

- Master, Multi-Master and Slave Mode Operation
- Compatibility with Atmel two-wire interface, serial memory and I<sup>2</sup>C compatible devices
- One, two or three bytes for slave address
- Sequential read/write operations
- Bit Rate: Up to 400 kbit/s
- General Call Supported in Slave Mode
- · Connecting to PDC channel capabilities optimizes data transfers in Master Mode only
  - One channel for the receiver, one channel for the transmitter
  - Next buffer support

#### 12.3 Universal Asynchronous Receiver Transceiver (UART)

- Two-pin UART
  - Independent receiver and transmitter with a common programmable Baud Rate Generator
  - Even, Odd, Mark or Space Parity Generation
  - Parity, Framing and Overrun Error Detection
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
  - Support for two PDC channels with connection to receiver and transmitter



### 12.4 Universal Synchronous Asynchronous Receiver Transceiver (USART)

- Programmable Baud Rate Generator with Fractional Baud rate support
- 5- to 9-bit full-duplex synchronous or asynchronous serial communications
  - 1, 1.5 or 2 stop bits in Asynchronous Mode or 1 or 2 stop bits in Synchronous Mode
  - Parity generation and error detection
  - Framing error detection, overrun error detection
  - MSB- or LSB-first
  - Optional break generation and detection
  - By 8 or by-16 over-sampling receiver frequency
  - Hardware handshaking RTS-CTS
  - Receiver time-out and transmitter timeguard
  - Optional Multi-drop Mode with address generation and detection
  - Optional Manchester Encoding
  - Full modem line support on USART1 (DCD-DSR-DTR-RI)
- RS485 with driver control signal
- ISO7816, T = 0 or T = 1 Protocols for interfacing with smart cards
  - NACK handling, error counter with repetition and iteration limit
- SPI Mode
  - Master or Slave
  - Serial Clock programmable Phase and Polarity
  - SPI Serial Clock (SCK) Frequency up to MCK/4
- IrDA modulation and demodulation
  - Communication at up to 115.2 Kbps
- Test Modes
  - Remote Loopback, Local Loopback, Automatic Echo

#### 12.5 Synchronous Serial Controller (SSC)

- Provides serial synchronous communication links used in audio and telecom applications (with CODECs in Master or Slave Modes, I<sup>2</sup>S, TDM Buses, Magnetic Card Reader)
- · Contains an independent receiver and transmitter and a common clock divider
- Offers configurable frame sync and data length
- Receiver and transmitter can be programmed to start automatically or on detection of different event on the frame sync signal
- Receiver and transmitter include a data signal, a clock signal and a frame synchronization signal

#### 12.6 Timer Counter (TC)

- Six 16-bit Timer Counter Channels
- Wide range of functions including:
  - Frequency Measurement
  - Event Counting
- 48 SAM3S Summary



- output selection:
  - Internal signal
  - external pin
  - selectable inverter
- Interrupt on:
  - Rising edge, Falling edge, toggle

## 12.14 Cyclic Redundancy Check Calculation Unit (CRCCU)

- 32-bit cyclic redundancy check automatic calculation
- CRC calculation between two addresses of the memory

INCH

0.053 0.055 0

0.630 BSC

0.551 BSC

0.630 BSC

0.551 BSC

3.5°

12\*

12\*

0.039 REF

0.018 0.024 0

0.007 0.008 C

0.472

0.472

0.008

0.008

0.003

0.003

0.020 BSC.

0

0

0

0

MIN. NOM.

0.002

0.003

0\*

0.004

0.008

MILLIMETER

NOM. MAX.

1.40 1.45

16.00 BSC

14.00 BSC

16.00 BSC.

14.00 BSC.

3.5°

12

12'

0.60 0.75

1.00 REF

\_\_\_\_

0.20

0.50 BSC

12.00

12.00

0.20

0.20

0.08

0.08

1.60

0.15

0.20 0.003

> 7° 0\*

13° 11°

13° 1 1°

0.20

0.27

TOLERANCES OF FORM AND POSITIC

MIN.

0.05

1.35

0.08

0.08

0\*

0.

11.

11\*

0.09

0.45

0.20

0.17

## 13. Package Drawings

The SAM3S series devices are available in LQFP, QFN and LFBGA packages.



Figure 13-1. 100-lead LQFP Package Mechanical Drawing

Note: 1. This drawing is for general information only. Refer to JEDEC Drawing MS-026 for additional information.





Figure 13-3. 64- and 48-lead LQFP Package Drawing





# **Revision History**

| Doc. Rev | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Change<br>Request Ref.                           |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
|          | Missing PGMD8 to 15 added to Table 4-1, "100-lead LQFP SAM3S4/2/1C Pinout" and Table 4-2, "100-ball LFBGA SAM3S4/2/1C Pinout".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | rfo                                              |
| 6500CS   | Section 5.7 "Fast Startup" updated.<br>Typo fixed on back page: 'techincal'> 'technical'.<br>Typos fixed in Section 1. "SAM3S Description".<br>Missing title added to Table 14-1.<br>PLLA input frequency range updated in Section 10.5 "Clock Generator".<br>A sentence completed in Section 5.5.2 "Wait Mode".<br>Last sentence removed from Section 9.1.3.10 "SAM-BA <sup>®</sup> Boot".<br>'three GPNVM bits' replaced by 'two GPNVM bits' in Section 9.1.3.11 "GPNVM Bits".<br>Leftover sentence removed from Section 4.1 "SAM3S4/2/1C Package and Pinout".                                                                                                                                                                                  | 7536<br>7524<br>7494<br>7492<br>7428<br>7394     |
| 6500BS   | <ul> <li>"Packages" on page 1, package size or pitch updated.</li> <li>Table 1-1, "Configuration Summary", ADC column updated, footnote gives precision on reserved channel.</li> <li>Table 4-2, "100-ball LFBGA SAM3S4/2/1C Pinout", pinout information is available.</li> <li>Figure 5-1, "Single Supply", Figure 5-2, "Core Externally Supplied", updated notes below figures.</li> <li>Figure 5-2, "Core Externally Supplied", Figure 5-3, "Backup Battery", ADC, DAC, Analog Comparator supply is 2.0V-3.6V.</li> <li>Section 12.13 "Analog Comparator", "Peripherals" on page 1, reference to "window function" removed.</li> <li>Section 9.1.3.8 "Unique Identifier", Each device integrates its own 128-bit unique identifier.</li> </ul> | 7214<br>6981<br>7201<br>7243/rfo<br>7103<br>7307 |
| 6500AS   | First issue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                  |