# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                    |
| Core Size                  | 16-Bit                                                                  |
| Speed                      | 50MHz                                                                   |
| Connectivity               | LINbus, SCI, SPI                                                        |
| Peripherals                | DMA, POR, PWM, WDT                                                      |
| Number of I/O              | 31                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 512 x 8                                                                 |
| RAM Size                   | 8K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 40V                                                              |
| Data Converters            | A/D 9x12b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP Exposed Pad                                                     |
| Supplier Device Package    | 64-HLQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvml12f1wkh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     | 6.3.1    | Module Memory Map                            | 227 |
|-----|----------|----------------------------------------------|-----|
|     | 6.3.2    | Register Descriptions                        | 230 |
| 6.4 | Function | nal Description                              | 251 |
|     | 6.4.1    | DBG Operation                                | 251 |
|     | 6.4.2    | Comparator Modes                             | 251 |
|     | 6.4.3    | Events                                       | 255 |
|     | 6.4.4    | State Sequence Control                       | 257 |
|     | 6.4.5    | Trace Buffer Operation                       | 258 |
|     | 6.4.6    | Code Profiling                               | 267 |
|     | 6.4.7    | Breakpoints                                  | 271 |
| 6.5 | Applica  | tion Information                             | 272 |
|     | 6.5.1    | Avoiding Unintended Breakpoint Re-triggering | 272 |
|     | 6.5.2    | Debugging Through Reset                      | 272 |
|     | 6.5.3    | Breakpoints from other S12Z sources          | 273 |
|     | 6.5.4    | Code Profiling                               | 273 |

# Chapter 7 ECC Generation Module (SRAM\_ECCV1)

| Introduc | ction                                                                                                                    |                                                                                                                                                                                                                                                                                                                  |
|----------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7.1.1    | Features                                                                                                                 |                                                                                                                                                                                                                                                                                                                  |
| Memory   | Map and Register Definition                                                                                              |                                                                                                                                                                                                                                                                                                                  |
| 7.2.1    | Register Summary                                                                                                         |                                                                                                                                                                                                                                                                                                                  |
| 7.2.2    | Register Descriptions                                                                                                    |                                                                                                                                                                                                                                                                                                                  |
| Function | nal Description                                                                                                          |                                                                                                                                                                                                                                                                                                                  |
| 7.3.1    | Non-aligned Memory Write Access                                                                                          |                                                                                                                                                                                                                                                                                                                  |
| 7.3.2    | Aligned 2 and 4 Byte Memory Write Access                                                                                 |                                                                                                                                                                                                                                                                                                                  |
| 7.3.3    | Memory Read Access                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
| 7.3.4    | Memory Initialization                                                                                                    |                                                                                                                                                                                                                                                                                                                  |
| 7.3.5    | Interrupt Handling                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
| 7.3.6    | ECC Algorithm                                                                                                            |                                                                                                                                                                                                                                                                                                                  |
| 7.3.7    | ECC Debug Behavior                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
|          | Introduc<br>7.1.1<br>Memory<br>7.2.1<br>7.2.2<br>Function<br>7.3.1<br>7.3.2<br>7.3.3<br>7.3.4<br>7.3.5<br>7.3.6<br>7.3.7 | Introduction7.1.1FeaturesMemory Map and Register Definition7.2.1Register Summary7.2.2Register DescriptionsFunctional Description7.3.1Non-aligned Memory Write Access7.3.2Aligned 2 and 4 Byte Memory Write Access7.3.3Memory Read Access7.3.4Memory Initialization7.3.5Interrupt Handling7.3.7ECC Debug Behavior |

# Chapter 8

# S12 Clock, Reset and Power Management Unit (V10 and V6)

| 8.1 | Introdu  | ction                                                  | 288 |
|-----|----------|--------------------------------------------------------|-----|
|     | 8.1.1    | Differences between S12CPMU_UHV_V10 and S12CPMU_UHV_V6 | 289 |
|     | 8.1.2    | Features                                               | 290 |
|     | 8.1.3    | Modes of Operation                                     | 292 |
|     | 8.1.4    | S12CPMU_UHV_V10_V6 Block Diagram                       | 295 |
| 8.2 | Signal I | Description                                            | 297 |
|     | 8.2.1    | RESET                                                  | 297 |
|     | 8.2.2    | EXTAL and XTAL                                         | 297 |
|     | 8.2.3    | VSUP — Regulator Power Input Pin                       | 297 |
|     | 8.2.4    | VDDA, VSSA — Regulator Reference Supply Pins           | 297 |
|     |          |                                                        |     |

- 6. Map the sine/cosine input signals to ADC input channels.
- 7. Configure the EVDD1 pin as output.
- 8. Optionally use GDU phase comparators for zero crossing detection to correct dead time distortion.
- 9. Fetch targeted motor speed parameter from external source (e.g. SCI)
- 10. Configure PMF period and duty cycle.
- 11. Start motor by applying startup algorithm.
- 12. Sample the sine/cosine voltages periodically based on PWM cycle to determine motor position.
- 13. Use FOC algorithm to determine back EMF and motor speed.





Write: Anytime

| Table 4-5. INT | _CFADDR | Field D | Descriptions |
|----------------|---------|---------|--------------|
|----------------|---------|---------|--------------|

| Field                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6–3<br>INT_CFADDR[6:3] | <b>Interrupt Request Configuration Data Register Select Bits</b> — These bits determine which of the 128 configuration data registers are accessible in the 8 register window at INT_CFDATA0-7. The hexadecimal value written to this register corresponds to the upper 4 bits of the vector number (multiply with 4 to get the vector address offset). If, for example, the value 0x70 is written to this register, the configuration data register block for the 8 interrupt vector requests starting with vector at address (vector base + (0x70*4 = 0x0001C0)) is selected and can be accessed as INT_CFDATA0-7. |

### 4.3.2.3 Interrupt Request Configuration Data Registers (INT\_CFDATA0-7)

The eight register window visible at addresses INT\_CFDATA0–7 contains the configuration data for the block of eight interrupt requests (out of 128) selected by the interrupt configuration address register (INT\_CFADDR) in ascending order. INT\_CFDATA0 represents the interrupt configuration data register of the vector with the lowest address in this block, while INT\_CFDATA7 represents the interrupt configuration data register of the vector with the highest address, respectively.



1. Please refer to the notes following the PRIOLVL[2:0] description below.

Address: 0x000019





1. Please refer to the notes following the PRIOLVL[2:0] description below.

When BDM is activated, the CPU finishes executing the current instruction. Thereafter only BDC commands can affect CPU register contents until the BDC GO command returns from active BDM to user code or a device reset occurs. When BDM is activated by a breakpoint, the type of breakpoint used determines if BDM becomes active before or after execution of the next instruction.

### NOTE

Attempting to activate BDM using a BGND instruction whilst the BDC is disabled, the CPU requires clock cycles for the attempted BGND execution. However BACKGROUND commands issued whilst the BDC is disabled are ignored by the BDC and the CPU execution is not delayed.

# 5.4.3 Clock Source

The BDC clock source can be mapped to a constant frequency clock source or a PLL based fast clock. The clock source for the BDC is selected by the CLKSW bit as shown in Figure 5-5. The BDC internal clock is named BDCSI clock. If BDCSI clock is mapped to the BDCCLK by CLKSW then the serial interface communication is not affected by bus/core clock frequency changes. If the BDC is mapped to BDCFCLK then the clock is connected to a PLL derived source at device level (typically bus clock), thus can be subject to frequency changes in application. Debugging through frequency changes requires SYNC pulses to re-synchronize. The sources of BDCCLK and BDCFCLK are specified at device level.

BDC accesses of internal device resources always use the device core clock. Thus if the ACK handshake protocol is not enabled, the clock frequency relationship must be taken into account by the host.

When changing the clock source via the CLKSW bit a minimum delay of 150 cycles at the initial clock speed must elapse before a SYNC can be sent. This guarantees that the start of the next BDC command uses the new clock for timing subsequent BDC communications.



Figure 5-5. Clock Switch

# 5.4.4 BDC Commands

BDC commands can be classified into three types as shown in Table 5-7.

#### Chapter 6 S12Z Debug (S12ZDBG) Module

| Address | Name     |        | Bit 7  | 6            | 5    | 4     | 3        | 2   | 1        | Bit 0  |
|---------|----------|--------|--------|--------------|------|-------|----------|-----|----------|--------|
| 0x010C- | Reserved | R      | 0      | 0            | 0    | 0     | 0        | 0   | 0        | 0      |
| UXUTUF  |          | vv     |        |              |      |       |          |     |          |        |
| 0x0110  | DBGACTL  | R<br>W | 0      | NDB          | INST | 0     | RW       | RWE | reserved | COMPE  |
| 0x0111- | Beconvod | R      | 0      | 0            | 0    | 0     | 0        | 0   | 0        | 0      |
| 0x0114  | Reserveu | W      |        |              |      |       |          |     |          |        |
| 0x0115  | DBGAAH   | R<br>W |        |              |      | DBGAA | A[23:16] |     |          |        |
| 0x0116  | DBGAAM   | R<br>W |        |              |      | DBGA  | A[15:8]  |     |          |        |
| 0x0117  | DBGAAL   | R<br>W |        |              |      | DBGA  | A[7:0]   |     |          |        |
| 0x0118  | DBGAD0   | R<br>W | Bit 31 | 30           | 29   | 28    | 27       | 26  | 25       | Bit 24 |
| 0x0119  | DBGAD1   | R<br>W | Bit 23 | 22           | 21   | 20    | 19       | 18  | 17       | Bit 16 |
| 0x011A  | DBGAD2   | R<br>W | Bit 15 | 14           | 13   | 12    | 11       | 10  | 9        | Bit 8  |
| 0x011B  | DBGAD3   | R<br>W | Bit 7  | 6            | 5    | 4     | 3        | 2   | 1        | Bit 0  |
| 0x011C  | DBGADM0  | R<br>W | Bit 31 | 30           | 29   | 28    | 27       | 26  | 25       | Bit 24 |
| 0x011D  | DBGADM1  | R<br>W | Bit 23 | 22           | 21   | 20    | 19       | 18  | 17       | Bit 16 |
| 0x011E  | DBGADM2  | R<br>W | Bit 15 | 14           | 13   | 12    | 11       | 10  | 9        | Bit 8  |
| 0x011F  | DBGADM3  | R<br>W | Bit 7  | 6            | 5    | 4     | 3        | 2   | 1        | Bit 0  |
| 0x0120  | DBGBCTL  | R<br>W | 0      | 0            | INST | 0     | RW       | RWE | reserved | COMPE  |
| 0x0121- | Reserved | R      | 0      | 0            | 0    | 0     | 0        | 0   | 0        | 0      |
| 0x0124  | Reserved | W      |        |              |      |       |          |     |          |        |
| 0x0125  | DBGBAH   | R<br>W |        | DBGBA[23:16] |      |       |          |     |          |        |
| 0x0126  | DBGBAM   | R<br>W |        |              |      | DBGB  | A[15:8]  |     |          |        |
| 0x0127  | DBGBAL   | R<br>W |        |              |      | DBGB  | BA[7:0]  |     |          |        |

Figure 6-2. Quick Reference to DBG Registers

| Access | Address | ADDR[n] | ADDR[n+1] | ADDR[n+2] | ADDR[n+3] |
|--------|---------|---------|-----------|-----------|-----------|
| 8-bit  | ADDR[n] | Match   | No Match  | No Match  | No Match  |

Table 6-42. Comparator Address Bus Matches

If the comparator INST bit is set, the comparator address register contents are compared with the PC, the data register contents and access type bits are ignored. The comparator address register must be loaded with the address of the first opcode byte.

#### 6.4.2.2 Address and Data Comparator Match

Comparators A and C feature data comparators, for data access comparisons. The comparators do not evaluate if accessed data is valid. Accesses across aligned 32-bit boundaries are split internally into consecutive accesses. The data comparator mapping to accessed addresses for the CPU is shown in Table 6-43, whereby the Address column refers to the lowest 2 bits of the lowest accessed address. This corresponds to the most significant data byte.

| Address[1:0] | Data Comparator |
|--------------|-----------------|
| 00           | DBGxD0          |
| 01           | DBGxD1          |
| 10           | DBGxD2          |
| 11           | DBGxD3          |

Table 6-43. Comparator Data Byte Alignment

The fixed mapping of data comparator bytes to addresses within a 32-bit data field ensures data matches independent of access size. To compare a single data byte within the 32-bit field, the other bytes within that field must be masked using the corresponding data mask registers. This ensures that any access of that byte (32-bit,16-bit or 8-bit) with matching data causes a match. If no bytes are masked then the data comparator always compares all 32-bits and can only generate a match on a 32-bit access with correct 32-bit data value. In this case, 8-bit or 16-bit accesses within the 32-bit field cannot generate a match even if the contents of the addressed bytes match because all 32-bits must match. In Table 6-44 the Access Address column refers to the address bits[1:0] of the lowest accessed address (most significant data byte).

Table 6-44. Data Register Use Dependency On CPU Access Type

|      |                   |                |        | Memory Address[2:0] |        |        |        |        |        |  |  |
|------|-------------------|----------------|--------|---------------------|--------|--------|--------|--------|--------|--|--|
| Case | Access<br>Address | Access<br>Size | 000    | 001                 | 010    | 011    | 100    | 101    | 110    |  |  |
| 1    | 00                | 32-bit         | DBGxD0 | DBGxD1              | DBGxD2 | DBGxD3 |        |        |        |  |  |
| 2    | 01                | 32-bit         |        | DBGxD1              | DBGxD2 | DBGxD3 | DBGxD0 |        |        |  |  |
| 3    | 10                | 32-bit         |        |                     | DBGxD2 | DBGxD3 | DBGxD0 | DBGxD1 |        |  |  |
| 4    | 11                | 32-bit         |        |                     |        | DBGxD3 | DBGxD0 | DBGxD1 | DBGxD2 |  |  |
| 5    | 00                | 16-bit         | DBGxD0 | DBGxD1              |        |        |        |        |        |  |  |
| 6    | 01                | 16-bit         |        | DBGxD1              | DBGxD2 |        |        |        |        |  |  |
| 7    | 10                | 16-bit         |        |                     | DBGxD2 | DBGxD3 |        |        |        |  |  |

### 9.5.2.8 ADC Interrupt Enable Register (ADCIE)

Module Base + 0x0007



Read: Anytime

Write: Anytime

#### Table 9-13. ADCIE Field Descriptions

| Field          | Description                                                                                                                                                                                                                                                                                                            |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>SEQAD_IE  | <ul> <li>Conversion Sequence Abort Done Interrupt Enable Bit — This bit enables the conversion sequence abort event done interrupt.</li> <li>0 Conversion sequence abort event done interrupt disabled.</li> <li>1 Conversion sequence abort event done interrupt enabled.</li> </ul>                                  |
| 6<br>CONIF_OIE | <ul> <li>ADCCONIF Register Flags Overrun Interrupt Enable — This bit enables the flag which indicates if an overrun situation occurred for one of the CON_IF[15:1] flags or for the EOL_IF flag.</li> <li>0 No ADCCONIF Register Flag overrun occurred.</li> <li>1 ADCCONIF Register Flag overrun occurred.</li> </ul> |

Figure 13-24. Receive/Transmit Message Buffer — Extended Identifier Mapping (continued)

| Register<br>Name | Bit 7 | 6           | 5              | 4 | 3 | 2 | 1 | Bit0 |
|------------------|-------|-------------|----------------|---|---|---|---|------|
|                  | =     | - Unused, a | lways read 'x' |   |   |   |   |      |

Read:

- For transmit buffers, anytime when TXEx flag is set (see Section 13.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 13.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)").
- For receive buffers, only when RXF flag is set (see Section 13.3.2.5, "MSCAN Receiver Flag Register (CANRFLG)").

Write:

- For transmit buffers, anytime when TXEx flag is set (see Section 13.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)") and the corresponding transmit buffer is selected in CANTBSEL (see Section 13.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)").
- Unimplemented for receive buffers.

Reset: Undefined because of RAM-based implementation

| Register<br>Name |        | Bit 7 | 6   | 5   | 4   | 3        | 2   | 1   | Bit 0 |
|------------------|--------|-------|-----|-----|-----|----------|-----|-----|-------|
| IDR0<br>0x00X0   | R<br>W | ID10  | ID9 | ID8 | ID7 | ID6      | ID5 | ID4 | ID3   |
| IDR1<br>0x00X1   | R<br>W | ID2   | ID1 | ID0 | RTR | IDE (=0) |     |     |       |
| IDR2<br>0x00X2   | R<br>W |       |     |     |     |          |     |     |       |
| IDR3<br>0x00X3   | R<br>W |       |     |     |     |          |     |     |       |
|                  |        |       |     |     |     |          |     |     |       |

#### Figure 13-25. Receive/Transmit Message Buffer — Standard Identifier Mapping

= Unused, always read 'x'

# 13.3.3.1 Identifier Registers (IDR0–IDR3)

The identifier registers for an extended format identifier consist of a total of 32 bits: ID[28:0], SRR, IDE, and RTR. The identifier registers for a standard format identifier consist of a total of 13 bits: ID[10:0], RTR, and IDE.

# 14.4.2 Memory based trigger event list

The lists with the trigger values are located inside the global memory map. The location of the trigger lists in the memory map is configured with registers PTUPTR and TGxLxIDX. If one of the TGs is enabled then the PTUPTR register is locked. If the TG is enabled then the associated TGxLxIDX registers are locked.

The trigger values inside the trigger list are 16 bit values. Each 16 bit value defines the delay between the reload event and the trigger event in bus clock cycles. A delay value of 0x0000 will be interpreted as End Of trigger List (EOL) symbol. The list must be sorted in ascending order. If a subsequent value is smaller than the previous value or the loaded trigger value is smaller than the current counter value then the TGxTEIF error indication is generated and the trigger generation of this list is stopped until the next reload event. For more information about these error scenario see Section 14.4.5.5, "Trigger Generator Timing Error".

The module is not able to access memory area outside the 256 byte window starting at the memory address defined by PTUPTR.



#### Figure 14-23. Global Memory map usage

#### Table 15-23. PMFROIE Descriptions

| Field         | Description                                                                                                          |
|---------------|----------------------------------------------------------------------------------------------------------------------|
| 2<br>PMFROIEC | Reload Overrun Interrupt Enable C —<br>0 Reload Overrun Interrupt C disabled<br>1 Reload Overrun Interrupt C enabled |
| 1<br>PMFROIEB | Reload Overrun Interrupt Enable B —<br>0 Reload Overrun Interrupt B disabled<br>1 Reload Overrun Interrupt B enabled |
| 0<br>PMFROIEA | Reload Overrun Interrupt Enable A —<br>0 Reload Overrun Interrupt A disabled<br>1 Reload Overrun Interrupt A enabled |

### 15.3.2.16 PMF Interrupt Flag Register (PMFROIF)



1. Read: Anytime

Write: Anytime. Write 1 to clear.

#### Table 15-24. PMFROIF Field Descriptions

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2<br>PMFROIFC | Reload Overrun Interrupt Flag C —<br>If a reload event occurs when the LDOKC or global load OK bit is not set then this flag will be set.<br>0 No Reload Overrun C occurred<br>1 Reload Overrun C occurred                                                                                                                                                                                                                                                                                                                                                               |
| 1<br>PMFROIFB | Reload Overrun Interrupt Flag B —<br>If a reload event occurs when the LDOKB or global load OK bit is not set then this flag will be set.<br>0 No Reload Overrun B occurred<br>1 Reload Overrun B occurred                                                                                                                                                                                                                                                                                                                                                               |
| 0<br>PMFROIFA | Reload Overrun Interrupt Flag A —<br>If PMFCFG2[REV1:REV0]=01 and a reload event occurs when the LDOKA or global load OK bit is not set then<br>this flag will be set.<br>If PMFCFG2[REV1:REV0]=10 and a reload event occurs when the LDOKB or global load OK bit is not set then<br>this flag will be set.<br>If PMFCFG2[REV1:REV0]=11 and a reload event occurs when the LDOKC or global load OK bit is not set then<br>this flag will be set.<br>If PMFCFG2[REV1:REV0]=00 no flag will be generated.<br>0 No Reload Overrun A occurred<br>1 Reload Overrun A occurred |

Chapter 15 Pulse Width Modulator with Fault Protection (PMF15B6CV4)



During deadtime, load inductance distorts output voltage by keeping current flowing through the diodes. This deadtime current flow creates a load voltage that varies with current direction. With a positive current flow, the load voltage during deadtime is equal to the bottom supply, putting the top transistor in control. With a negative current flow, the load voltage during deadtime is equal to the top supply putting the bottom transistor in control.

Remembering that the original PWM pulse widths were shortened by deadtime insertion, the averaged sinusoidal output will be less than the desired value. However, when deadtime is inserted, it creates a distortion in motor current waveform. This distortion is aggravated by dissimilar turn-on and turn-off delays of each of the transistors. By giving the PWM module information on which transistor is controlling at a given time, this distortion can be corrected.

For a typical circuit in complementary channel operation, only one of the transistors will be effective in controlling the output voltage at any given time. This depends on the direction of the motor current for that pair. See Figure 15-54. To correct distortion one of two different factors must be added to the desired PWM value, depending on whether the top or bottom transistor is controlling the output voltage. Therefore, the software is responsible for calculating both compensated PWM values prior to placing them in an odd-numbered/even numbered PWM register pair. Either the odd or the even PMFVAL register controls the pulse width at any given time. For a given PWM pair, whether the odd or even PMFVAL register is active depends on either:

- The state of the current status input,  $\overline{IS}$ , for that driver
- The state of the odd/even correction bit, IPOLx, for that driver if ICC bits in the PMFICCTL register are set to zeros
- The direction of PWM counter if ICC bits in the PMFICCTL register are set to ones

To correct deadtime distortion, software can decrease or increase the value in the appropriate PMFVAL register.

# **19.4 Functional Description**

### 19.4.1 General

The LIN/HV Physical Layer module implements the physical layer of the LIN/HV interface. In the LIN version, this physical layer can be driven by the SCI (Serial Communication Interface) module or directly through the LPDR register. In the HV Phy version, the input can be routed to an internal timer to measure the frequency and duty cycle of the PWM input signal. If required, the output can directly be controlled by the LPDR register, e.g. to send diagnostic feedback.

# 19.4.2 Slew Rate and LIN Mode Selection

The slew rate can be selected for Electromagnetic Compatibility (EMC) optimized operation at 10.4 kbit/s and 20 kbit/s as well as at fast baud rate (up to 250 kbit/s) for test and programming. The slew rate can be chosen with the bits LPSLR[1:0] in the LIN Slew Rate Mode Register (LPSLRM). The default slew rate corresponds to 20 kbit/s.

In the HV Phy version, the TxD-dominant timeout must be disabled (LPDTDIS=1) in order e.g. to transmit a PWM pulse.

Changing the slew rate (LPSLRM Register) during transmission is not allowed in order to avoid unwanted effects. To change the register, the LIN/HV Physical Layer must first be disabled (LPE=0). Once it is updated, the LIN/HV Physical Layer can be enabled again.

#### NOTE

For 20 kbit/s and Fast Mode communication speeds, the corresponding slew rate *MUST* be set; otherwise, the communication is not guaranteed (violation of the specified LIN duty cycles). For 10.4 kbit/s, the 20 kbit/s slew rate *can* be set but the EMC performance is worse. The up to 250 kbit/s slew rate must be chosen *ONLY* for fast mode, not for any of the 10.4 kbit/s or 20 kbit/s LIN compliant communication speeds.

### 19.4.2.1 10.4 kbit/s and 20 kbit/s

When the slew rate is chosen for 10.4 kbit/s or 20 kbit/s communication, a control loop is activated within the module to make the rise and fall times of the LIN bus independent from VLINSUP and the load on the bus.

### 19.4.2.2 Fast Mode (not LIN compliant)

Choosing this slew rate allows baud rates up to 250 kbit/s by having much steeper edges (please refer to electricals). As for the 10.4 kbit/s and 20 kbit/s modes, the slope control loop is also engaged. This mode is used for fast communication only, and the LIN electricals are not supported (for example, the LIN duty cycles).

### 21.4.2.5 Reserved Register



Figure 21-6. Reserved Register

1. Read: Anytime

Write: Only in special mode

NOTE

This reserved register is designed for factory test purposes only and is not intended for general user access. Writing to this register when in special modes can alter the modules functionality.

### 21.4.2.6 Reserved Register

Module Base + 0x0005

Access: User read/write<sup>(1)</sup>

|        | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|----------|----------|----------|----------|----------|----------|----------|----------|
| R<br>W | Reserved |
| Reset  | x        | x        | x        | x        | x        | x        | x        | x        |

#### Figure 21-7. Reserved Register

1. Read: Anytime

Write: Only in special mode

NOTE

This reserved register is designed for factory test purposes only and is not intended for general user access. Writing to this register when in special modes can alter the modules functionality.

### 21.4.2.7 CAN Physical Layer Interrupt Enable Register (CPIE)





Figure 22-21. PWM 16-Bit Mode

Once concatenated mode is enabled (CONxx bits set in PWMCTL register), enabling/disabling the corresponding 16-bit PWM channel is controlled by the low order PWMEx bit. In this case, the high order bytes PWMEx bits have no effect and their corresponding PWM output is disabled.

Appendix C ADC Electrical Specifications

### C.1.2 ADC Accuracy

**Table C-3.** specifies the ADC conversion performance excluding any errors due to current injection, input capacitance and source resistance.

### C.1.2.1 ADC Accuracy Definitions

For the following definitions see also **Figure C-2**. Differential non-linearity (DNL) is defined as the difference between two adjacent switching steps.

$$\mathsf{DNL}(i) = \frac{\mathsf{V}_i - \mathsf{V}_{i-1}}{\mathsf{1LSB}} - \mathsf{1}$$

The integral non-linearity (INL) is defined as the sum of all DNLs:

$$INL(n) = \sum_{i=1}^{n} DNL(i) = \frac{V_n - V_0}{1LSB} - n$$

# H.3 Dynamic Electrical Characteristics

#### Table H-3. Dynamic Electrical Characteristics

| Chara<br>noted | cteristics noted under conditions $5.5V \le VSUP \le 18$ V, -40 reflect the approximate parameter mean at $T_A$ = 25°C und                             | $^{\circ}C \le T_{J} \le 17$ | 5°C unless onditions un | otherwise no<br>less otherw            | oted. Typica<br>⁄ise noted. | l values |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------------------------|----------------------------------------|-----------------------------|----------|
| Num            | Ratings                                                                                                                                                | Symbol                       | Min                     | Тур                                    | Max                         | Unit     |
|                | SIGNAL EDGE RISE AND FAL                                                                                                                               | L TIMES (CA                  | ANH, CANL               | )                                      | I                           |          |
| 1              | Propagation Loop Delay TXD to RXD (Recessive to<br>Dominant)<br>Slew Rate 6<br>Slew Rate 5<br>Slew Rate 4<br>Slew Rate 2<br>Slew Rate 1<br>Slew Rate 0 | t <sub>LRD</sub>             | _                       | 146<br>112<br>89<br>83<br>72<br>64     | (255)                       | ns       |
| 2              | Propagation Delay TXD to CAN (Recessive to<br>Dominant)<br>Slew Rate 6<br>Slew Rate 5<br>Slew Rate 4<br>Slew Rate 2<br>Slew Rate 1<br>Slew Rate 0      | t <sub>TRD</sub>             | _                       | 98<br>63<br>43<br>38<br>28<br>23       | _                           | ns       |
| 3              | Propagation Delay CAN to RXD (Recessive to<br>Dominant, using slew rate 0)                                                                             | t <sub>RRD</sub>             | —                       | 42                                     | _                           | ns       |
| 4              | Propagation Loop Delay TXD to RXD (Dominant to<br>Recessive)<br>Slew Rate 6<br>Slew Rate 5<br>Slew Rate 4<br>Slew Rate 2<br>Slew Rate 1<br>Slew Rate 0 | t <sub>LDR</sub>             | _                       | 366<br>224<br>153<br>139<br>114<br>102 | (255)                       | ns       |
| 5              | Propagation Delay TXD to CAN (Dominant to<br>Recessive)<br>Slew Rate 6<br>Slew Rate 5<br>Slew Rate 4<br>Slew Rate 2<br>Slew Rate 1<br>Slew Rate 0      | t <sub>TDR</sub>             | _                       | 280<br>152<br>90<br>81<br>56<br>46     | _                           | ns       |
| 6              | Propagation Delay CAN to RXD (Dominant to Recessive, using slew rate 0)                                                                                | t <sub>RDR</sub>             | _                       | 56                                     | _                           | ns       |

#### Appendix H S12CANPHY Electrical Specifications

# K.1 48LQFP-EP Mechanical Information

Figure K-1. 48LQFP-EP Mechanical Information



# Appendix M Detailed Register Address Map

Registers listed are a superset of all registers in the S12ZVM-Family.

The device overview section specifies module (version) assignment to individual devices.

# M.1 0x0000-0x0003 Part ID

| Address | Name    |         | Bit 7 | Bit 6 | Bit 5 | Bit 4      | Bit 3     | Bit 2       | Bit 1        | Bit 0   |   |
|---------|---------|---------|-------|-------|-------|------------|-----------|-------------|--------------|---------|---|
| 0~000   |         | R       | 0     | 0     | 0     | 0          | 0         | 0           | 0            | 0       |   |
| 0,0000  | TARTIDO | W       |       |       |       |            |           |             |              |         |   |
| 0v0001  |         | R       | 0     | 0     | 0     | 1          | Deriva    | tive Depend | ent (see Tab | le 1-6) |   |
| 0,0001  | TARTIET | W       |       |       |       |            |           |             |              |         |   |
| 0~0002  |         | PARTID2 | R     | 0     | 0     | 0          | 0         | 0           | 0            | 0       | 0 |
| 00002   | TANIDZ  | W       |       |       |       |            |           |             |              |         |   |
| 0v0003  | PARTID3 | R       |       |       |       | Revision I | Dependent |             |              |         |   |
| 0,0000  |         | W       |       |       |       |            |           |             |              |         |   |

# M.2 0x0010-0x001F S12ZINT

| Address           | Name        |        | Bit 7           | 6 | 5       | 4        | 3        | 2            | 1           | Bit 0 |
|-------------------|-------------|--------|-----------------|---|---------|----------|----------|--------------|-------------|-------|
| 0x0010            | IVBR        |        |                 |   |         | IVB_ADI  | DR[15:8] |              |             |       |
| 0x0011            |             |        | , IVB_ADDR[7:1] |   |         |          |          |              |             | 0     |
| 0x0012-<br>0x0016 | Reserved    | R<br>W | 0               | 0 | 0       | 0        | 0        | 0            | 0           | 0     |
| 0x0017            | INT_CFADDR  | R<br>W | 0               |   | INT_CFA | DDR[6:3] |          | 0            | 0           | 0     |
| 0x0018            | INT_CFDATA0 | R<br>W | 0               | 0 | 0       | 0        | 0        | F            | ]           |       |
| 0x0019            | INT_CFDATA1 | R<br>W | 0               | 0 | 0       | 0        | 0        | PRIOLVL[2:0] |             | ]     |
| 0x001A            | INT_CFDATA2 | R<br>W | 0               | 0 | 0       | 0        | 0        | F            | PRIOLVL[2:0 | ]     |
| 0x001B            | INT_CFDATA3 | R<br>W | 0               | 0 | 0       | 0        | 0        | F            | PRIOLVL[2:0 | ]     |
| 0x001C            | INT_CFDATA4 | R<br>W | 0               | 0 | 0       | 0        | 0        | F            | PRIOLVL[2:0 | ]     |
| 0x001D            | INT_CFDATA5 | R<br>W | 0               | 0 | 0       | 0        | 0        | F            | PRIOLVL[2:0 | ]     |
| 0x001E            | INT_CFDATA6 | R<br>W | 0               | 0 | 0       | 0        | 0        | F            | PRIOLVL[2:0 | ]     |

Appendix M Detailed Register Address Map

| Global<br>Address | Register<br>Name |        | Bit 7 | 6 | 5                  | 4                  | 3     | 2                  | 1     | Bit 0 |
|-------------------|------------------|--------|-------|---|--------------------|--------------------|-------|--------------------|-------|-------|
| 0x02D6            | PIES             | R<br>W | 0     | 0 | PIES5 <sup>5</sup> | PIES4 <sup>5</sup> | PIES3 | PIES2              | PIES1 | PIES0 |
| 0x02D7            | PIFS             | R<br>W | 0     | 0 | PIFS5 <sup>5</sup> | PIFS4 <sup>5</sup> | PIFS3 | PIFS2              | PIFS1 | PIFS0 |
| 0x02D8–<br>0x02DE | Reserved         | R<br>W | 0     | 0 | 0                  | 0                  | 0     | 0                  | 0     | 0     |
| 0x02DF            | WOMS             | R<br>W | 0     | 0 | WOMS5 <sup>5</sup> | WOMS4 <sup>5</sup> | WOMS3 | WOMS2              | WOMS1 | WOMS0 |
| 0x02E0–<br>0x02EF | Reserved         | R<br>W | 0     | 0 | 0                  | 0                  | 0     | 0                  | 0     | 0     |
| 0x02F0            | PTP              | R<br>W | 0     | 0 | 0                  | 0                  | 0     | PTP2 <sup>5</sup>  | PTP1  | PTP0  |
| 0x02F1            | PTIP             | R<br>W | 0     | 0 | 0                  | 0                  | 0     | PTIP2 <sup>5</sup> | PTIP1 | PTIP0 |
| 0x02F2            | DDRP             | R<br>W | 0     | 0 | 0                  | 0                  | 0     | DDRP2 <sup>5</sup> | DDRP1 | DDRP0 |
| 0x02F3            | PERP             | R<br>W | 0     | 0 | 0                  | 0                  | 0     | PERP2 <sup>5</sup> | PERP1 | PERP0 |
| 0x02F4            | PPSP             | R<br>W | 0     | 0 | 0                  | 0                  | 0     | PPSP2 <sup>5</sup> | PPSP1 | PPSP0 |
| 0x02F5            | Reserved         | R<br>W | 0     | 0 | 0                  | 0                  | 0     | 0                  | 0     | 0     |
| 0x02F6            | PIEP             | R<br>W | OCIE1 | 0 | 0                  | 0                  | 0     | PIEP2 <sup>5</sup> | PIEP1 | PIEP0 |
| 0x02F7            | PIFP             | R<br>W | OCIF1 | 0 | 0                  | 0                  | 0     | PIFP2 <sup>5</sup> | PIFP1 | PIFP0 |