# E·XFL



## Welcome to <u>E-XFL.COM</u>

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                    |
| Core Size                  | 16-Bit                                                                  |
| Speed                      | 50MHz                                                                   |
| Connectivity               | LINbus, SCI, SPI                                                        |
| Peripherals                | DMA, POR, PWM, WDT                                                      |
| Number of I/O              | 31                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 512 x 8                                                                 |
| RAM Size                   | 8K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 40V                                                              |
| Data Converters            | A/D 9x12b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP Exposed Pad                                                     |
| Supplier Device Package    | 64-HLQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvml12f3vkh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>ILLCMD | Illegal Command Flag — Indicates an illegal BDC command. This bit is set in the following cases:         When an unimplemented BDC command opcode is received.         When a DUMP_MEM{_WS}, FILL_MEM{_WS} or READ_SAME{_WS} is attempted in an illegal sequence.         When an active BDM command is received whilst BDM is not active         When a non Always-available command is received whilst the BDC is disabled or a flash mass erase is ongoing.         When a non Always-available command is received whilst the device is secure         Read commands return a value of 0xEE for each data byte         Writing a "1" to this bit, clears the bit.         0       No illegal command detected.         1       Illegal BDC command detected. |

### 5.4 Functional Description

### 5.4.1 Security

If the device resets with the system secured, the device clears the BDCCSR UNSEC bit. In the secure state BDC access is restricted to the BDCCSR register. A mass erase can be requested using the ERASE\_FLASH command. If the mass erase is completed successfully, the device programs the security bits to the unsecure state and sets the BDC UNSEC bit. If the mass erase is unsuccessful, the device remains secure and the UNSEC bit is not set.

For more information regarding security, please refer to device specific security information.

### 5.4.2 Enabling BDC And Entering Active BDM

BDM can be activated only after being enabled. BDC is enabled by setting the ENBDC bit in the BDCCSR register, via the single-wire interface, using the command WRITE\_BDCCSR.

After being enabled, BDM is activated by one of the following<sup>1</sup>:

- The BDC BACKGROUND command
- A CPU BGND instruction
- The DBG Breakpoint mechanism

Alternatively BDM can be activated directly from reset when resetting into Special Single Chip Mode.

The BDC is ready for receiving the first command 10 core clock cycles after the deassertion of the internal reset signal. This is delayed relative to the external pin reset as specified in the device reset documentation. On S12Z devices an NVM initialization phase follows reset. During this phase the BDC commands classified as always available are carried out immediately, whereas other BDC commands are subject to delayed response due to the NVM initialization phase.

#### NOTE

After resetting into SSC mode, the initial PC address must be supplied by the host using the WRITE\_Rn command before issuing the GO command.

1. BDM active immediately out of special single-chip reset.

### 5.4.5.2.1 FILL\_MEM and DUMP\_MEM Increments and Alignment

FILL\_MEM and DUMP\_MEM increment the previously accessed address by the previous access size to calculate the address of the current access. On misaligned longword accesses, the address bits [1:0] are forced to zero, therefore the following FILL\_MEM or DUMP\_MEM increment to the first address in the next 4-byte field. This is shown in Table 5-11, the address of the first DUMP\_MEM.32 following READ\_MEM.32 being calculated from 0x004000+4.

When misaligned word accesses are realigned, then the original address (not the realigned address) is incremented for the following FILL\_MEM, DUMP\_MEM command.

Misaligned word accesses can cause the same locations to be read twice as shown in rows 6 and 7. The hardware ensures alignment at an attempted misaligned word access across a 4-byte boundary, as shown in row 7. The following word access in row 8 continues from the realigned address of row 7.

| Row | Command     | Address  | Address[1:0] | 00       | 01       | 10       | 11       |
|-----|-------------|----------|--------------|----------|----------|----------|----------|
| 1   | READ_MEM.32 | 0x004003 | 11           | Accessed | Accessed | Accessed | Accessed |
| 2   | DUMP_MEM.32 | 0x004004 | 00           | Accessed | Accessed | Accessed | Accessed |
| 3   | DUMP_MEM.16 | 0x004008 | 00           | Accessed | Accessed |          |          |
| 4   | DUMP_MEM.16 | 0x00400A | 10           |          |          | Accessed | Accessed |
| 5   | DUMP_MEM.08 | 0x00400C | 00           | Accessed |          |          |          |
| 6   | DUMP_MEM.16 | 0x00400D | 01           |          | Accessed | Accessed |          |
| 7   | DUMP_MEM.16 | 0x00400E | 10           |          |          | Accessed | Accessed |
| 8   | DUMP_MEM.16 | 0x004010 | 01           | Accessed | Accessed |          |          |

Table 5-11. Consecutive Accesses With Variable Size

### 5.4.5.2.2 READ\_SAME Effects Of Variable Access Size

READ\_SAME uses the unadjusted address given in the previous READ\_MEM command as a base address for subsequent READ\_SAME commands. When the READ\_MEM and READ\_SAME size parameters differ then READ\_SAME uses the original base address buts aligns 32-bit and 16-bit accesses, where those accesses would otherwise cross the aligned 4-byte boundary. Table 5-12 shows some examples of this.

| Table 5-12. Consecutive READ_SAME Accesses With Variable Size |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

| Row | Command      | Base Address | 00       | 01       | 10       | 11       |
|-----|--------------|--------------|----------|----------|----------|----------|
| 1   | READ_MEM.32  | 0x004003     | Accessed | Accessed | Accessed | Accessed |
| 2   | READ_SAME.32 | —            | Accessed | Accessed | Accessed | Accessed |
| 3   | READ_SAME.16 | —            |          |          | Accessed | Accessed |
| 4   | READ_SAME.08 | —            |          |          |          | Accessed |
| 5   | READ_MEM.08  | 0x004000     | Accessed |          |          |          |
| 6   | READ_SAME.08 | —            | Accessed |          |          |          |
| 7   | READ_SAME.16 | —            | Accessed | Accessed |          |          |
| 8   | READ_SAME.32 |              | Accessed | Accessed | Accessed | Accessed |
| 9   | READ_MEM.08  | 0x004002     |          |          | Accessed |          |

#### NOTE

Register Address = Module Base Address + Address Offset, where the Module Base Address is defined at the MCU level and the Address Offset is defined at the module level.

| Address Offset<br>Register Name |   | Bit 7       | 6          | 5            | 4            | 3       | 2      | 1     | Bit 0  |  |  |  |
|---------------------------------|---|-------------|------------|--------------|--------------|---------|--------|-------|--------|--|--|--|
| 0x0000                          | R | 0           | 0          | 0            | 0            | 0       | 0      | 0     | RDY    |  |  |  |
| ECCSTAT                         | W |             |            |              |              |         |        |       |        |  |  |  |
| 0x0001                          | R | 0           | 0          | 0            | 0            | 0       | 0      | 0     | SDEELE |  |  |  |
| ECCIE                           | W |             |            |              |              |         |        |       | JDEEIE |  |  |  |
| 0x0002                          | R | 0           | 0          | 0            | 0            | 0       | 0      | 0     | SPECIE |  |  |  |
| ECCIF                           | W |             |            |              |              |         |        |       | SBEEIF |  |  |  |
| 0x0003 - 0x0006                 | R | 0           | 0          | 0            | 0            | 0       | 0      | 0     | 0      |  |  |  |
| Reserved                        | W |             |            |              |              |         |        |       |        |  |  |  |
| 0x0007                          | R |             |            |              | וסדפת        | [23-16] |        |       |        |  |  |  |
| ECCDPTRH                        | W |             |            |              | DETR         | [23.10] |        |       |        |  |  |  |
| 0x0008                          | R |             |            |              |              |         |        |       |        |  |  |  |
| ECCDPIRM                        | W |             |            |              |              | [10.0]  |        |       |        |  |  |  |
| 0x0009                          | R |             | DPTR[7:1]  |              |              |         |        |       |        |  |  |  |
| ECCOPTRE                        | W |             |            |              |              |         |        |       |        |  |  |  |
| 0x000A - 0x000B                 | R | 0           | 0          | 0            | 0            | 0       | 0      | 0     | 0      |  |  |  |
| Reserved                        | W |             |            |              |              |         |        |       |        |  |  |  |
|                                 | R | DDATA[15:8] |            |              |              |         |        |       |        |  |  |  |
| ECCEDIT                         | W |             |            |              |              |         |        |       |        |  |  |  |
|                                 | R |             |            |              | DDAT         | A[7:0]  |        |       |        |  |  |  |
| LCCDDL                          | W |             |            |              |              |         |        |       |        |  |  |  |
| 0x000E                          | R | 0           | 0          |              |              | DEC     | C[5:0] |       |        |  |  |  |
| LCODL                           | W |             |            |              |              |         |        |       |        |  |  |  |
| 0x000F                          | R | ECCDRR      | 0          | 0            | 0            | 0       | 0      | ECCDW | ECCDR  |  |  |  |
| LOODOWD                         | W |             |            |              |              |         |        |       |        |  |  |  |
|                                 | [ |             | = Unimplem | ented, Reser | ved, Read as | s zero  |        |       |        |  |  |  |



#### Chapter 8 S12 Clock, Reset and Power Management Unit (V10 and V6)

/\* put your code to loop and wait for the LOCKIF or \*/ /\* poll CPMUIFLG register until both LOCK status is "1" \*/ /\* that is CPMUIFLG == 0x18 \*/

### 9.6.3.2.3 Introduction of the two Result Value Lists (RVLs)

The same list-based architecture as described above for the CSL has been implemented for the Result Value List (RVL) with corresponding address registers (ADCRBP, ADCCROFF\_0/1, ADCRIDX). The final address for conversion result storage is calculated by the sum of these registers (e.g.: ADCRBP+ADCCROFF\_0+ADCRIDX or ADCRBP+ADCCROFF\_1+ADCRIDX). The RVL\_BMOD bit selects if the RVL is used in double buffer or single buffer mode. In double buffer mode the RVL is swapped:

- Each time an "End Of List" command type got executed followed by the first conversion from top of the next CSL and related (first) result is about to be stored
- A CSL got aborted (bit SEQA=1'b1) and ADC enters idle state (becomes ready for new flow control events)

Using the RVL in double buffer mode the RVL is not swapped after exit from Stop Mode or Wait Mode with bit SWAI set. Hence the RVL used before entry of Stop or Wait Mode with bit SWAI set is overwritten after exit from the MCU Operating Mode (see also Section 9.3.1.2, "MCU Operating Modes). Which list is actively used for the ADC conversion result storage is indicated by bit RVL\_SEL. The register to define the RVL start addresses (ADCRBP) can be set to any even location of the system RAM area. It is the user's responsibility to make sure that the different ADC lists do not overlap or exceed the system RAM area. The error flag IA\_EIF will be set for accesses to ranges outside system RAM area and cause an error interrupt if enabled.



Note: Address register names in () are not absolute addresses instead they are a sample offset or sample index

Figure 9-33. Result Value List Schema in Double Buffer Mode

### 13.3.2.2 MSCAN Control Register 1 (CANCTL1)

The CANCTL1 register provides various control bits and handshake status information of the MSCAN module as described below.

Module Base + 0x0001

Access: User read/write<sup>(1)</sup>



#### Figure 13-5. MSCAN Control Register 1 (CANCTL1)

1. Read: Anytime

Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1), except CANE which is write once in normal and anytime in special system operation modes when the MSCAN is in initialization mode (INITRQ = 1 and INITAK = 1)

#### Table 13-3. CANCTL1 Register Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>CANE   | MSCAN Enable         0       MSCAN module is disabled         1       MSCAN module is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6<br>CLKSRC | <ul> <li>MSCAN Clock Source — This bit defines the clock source for the MSCAN module (only for systems with a clock generation module; Section 13.4.3.2, "Clock System," and Section Figure 13-43., "MSCAN Clocking Scheme,").</li> <li>0 MSCAN clock source is the oscillator clock</li> <li>1 MSCAN clock source is the bus clock</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5<br>LOOPB  | <ul> <li>Loopback Self Test Mode — When this bit is set, the MSCAN performs an internal loopback which can be used for self test operation. The bit stream output of the transmitter is fed back to the receiver internally. The RXCAN input is ignored and the TXCAN output goes to the recessive state (logic 1). The MSCAN behaves as it does normally when transmitting and treats its own transmitted message as a message received from a remote node. In this state, the MSCAN ignores the bit sent during the ACK slot in the CAN frame acknowledge field to ensure proper reception of its own message. Both transmit and receive interrupts are generated.</li> <li>0 Loopback self test disabled</li> <li>1 Loopback self test enabled</li> </ul> |
| 4<br>LISTEN | <ul> <li>Listen Only Mode — This bit configures the MSCAN as a CAN bus monitor. When LISTEN is set, all valid CAN messages with matching ID are received, but no acknowledgement or error frames are sent out (see Section 13.4.4.4, "Listen-Only Mode"). In addition, the error counters are frozen. Listen only mode supports applications which require "hot plugging" or throughput analysis. The MSCAN is unable to transmit any messages when listen only mode is active.</li> <li>0 Normal operation</li> <li>1 Listen only mode activated</li> </ul>                                                                                                                                                                                                 |
| 3<br>BORM   | <ul> <li>Bus-Off Recovery Mode — This bit configures the bus-off state recovery mode of the MSCAN. Refer to Section 13.5.2, "Bus-Off Recovery," for details.</li> <li>0 Automatic bus-off recovery (see Bosch CAN 2.0A/B protocol specification)</li> <li>1 Bus-off recovery upon user request</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Chapter 13 Scalable Controller Area Network (S12MSCANV3)

Module Base + 0x000F

Access: User read/write<sup>(1)</sup>

|        | 7      | 6               | 5      | 4      | 3      | 2      | 1      | 0      |
|--------|--------|-----------------|--------|--------|--------|--------|--------|--------|
| R      | TXERR7 | TXERR6          | TXERR5 | TXERR4 | TXERR3 | TXERR2 | TXERR1 | TXERR0 |
| W      |        |                 |        |        |        |        |        |        |
| Reset: | 0      | 0               | 0      | 0      | 0      | 0      | 0      | 0      |
|        |        | = Unimplemented |        |        |        |        |        |        |

Figure 13-19. MSCAN Transmit Error Counter (CANTXERR)

1. Read: Only when in sleep mode (SLPRQ = 1 and SLPAK = 1) or initialization mode (INITRQ = 1 and INITAK = 1) Write: Unimplemented

#### NOTE

Reading this register when in any other mode other than sleep or initialization mode, may return an incorrect value. For MCUs with dual CPUs, this may result in a CPU fault condition.

### 13.3.2.17 MSCAN Identifier Acceptance Registers (CANIDAR0-7)

On reception, each message is written into the background receive buffer. The CPU is only signalled to read the message if it passes the criteria in the identifier acceptance and identifier mask registers (accepted); otherwise, the message is overwritten by the next message (dropped).

The acceptance registers of the MSCAN are applied on the IDR0–IDR3 registers (see Section 13.3.3.1, "Identifier Registers (IDR0–IDR3)") of incoming messages in a bit by bit manner (see Section 13.4.3, "Identifier Acceptance Filter").

For extended identifiers, all four acceptance and mask registers are applied. For standard identifiers, only the first two (CANIDAR0/1, CANIDMR0/1) are applied.

| Module Base + 0 | x0010 to Mo | dule Base + 0> | (0013 |     |     |     | Access: Use | r read/write <sup>(1)</sup> |
|-----------------|-------------|----------------|-------|-----|-----|-----|-------------|-----------------------------|
|                 | 7           | 6              | 5     | 4   | 3   | 2   | 1           | 0                           |
| R<br>W          | AC7         | AC6            | AC5   | AC4 | AC3 | AC2 | AC1         | AC0                         |
| Reset           | 0           | 0              | 0     | 0   | 0   | 0   | 0           | 0                           |

#### Figure 13-20. MSCAN Identifier Acceptance Registers (First Bank) — CANIDAR0–CANIDAR3

1. Read: Anytime

Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1)

### 14.3.2.3 PTU Interrupt Enable Register High (PTUIEH)



<sup>1.</sup> Read: Anytime

#### Table 14-5. PTUIEH Register Field Descriptions

| Field        | Description                                                                                                                                                                                                                      |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0<br>PTUROIE | <ul> <li>PTU Reload Overrun Interrupt Enable — Enables PTU reload overrun interrupt.</li> <li>0 No interrupt will be requested whenever PTUROIF is set</li> <li>1 Interrupt will be requested whenever PTUROIF is set</li> </ul> |

### 14.3.2.4 PTU Interrupt Enable Register Low (PTUIEL)



Figure 14-6. PTU Interrupt Enable Register Low (PTUIEL)

1. Read: Anytime

Write: Anytime

#### Table 14-6. PTUIEL Register Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                              |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TG1AEIE | <ul> <li>Trigger Generator 1 Memory Access Error Interrupt Enable — Enables trigger generator memory access error interrupt.</li> <li>0 No interrupt will be requested whenever TG1AEIF is set</li> <li>1 Interrupt will be requested whenever TG1AEIF is set</li> </ul> |
| 6<br>TG1REIE | <ul> <li>Trigger Generator 1 Reload Error Interrupt Enable — Enables trigger generator reload error interrupt.</li> <li>0 No interrupt will be requested whenever TG1REIF is set</li> <li>1 Interrupt will be requested whenever TG1REIF is set</li> </ul>               |

Write: Anytime

### 14.3.2.15 Trigger Generator 0 List 0 Index (TG0L0IDX)



<sup>1.</sup> Read: Anytime Write: Never

#### Table 14-17. TG0L0IDX Register Field Descriptions

| Field                    | Description                                                                                                                                                                                                                                                                                                                           |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0<br>TG0L0IDX<br>[6:0] | Trigger Generator 0 List 0 Index Register — This register defines offset of the start point for the trigger event list 0 used by trigger generator 0. This register is read only, so the list 0 for trigger generator 0 will start at the PTUPTR address. For more information see Section 14.4.2, "Memory based trigger event list". |

### 14.3.2.16 Trigger Generator 0 List 1 Index (TG0L1IDX)



Figure 14-18. Trigger Generator 0 List 1 Index (TG0L1IDX)

1. Read: Anytime

Write: Anytime, if TG0EN bit is cleared

#### Table 14-18. TG0L1IDX Register Field Descriptions

| Field                    | Description                                                                                                                                                                                                                                                                                    |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:0<br>TG0L1IDX<br>[6:0] | Trigger Generator 0 List 1 Index Register — This register cannot be modified after the TG0EN bit is set. This register defines offset of the start point for the trigger event list 1 used by trigger generator 0. For more information see Section 14.4.2, "Memory based trigger event list". |

### 15.3.2 Register Descriptions

### 15.3.2.1 PMF Configure 0 Register (PMFCFG0)



#### Figure 15-3. PMF Configure 0 Register (PMFCFG0)

1. Read: Anytime

Write: This register cannot be modified after the WP bit is set

#### Table 15-6. PMFCFG0 Field Descriptions

| Field       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>WP     | <ul> <li>Write Protect— This bit enables write protection to be used for all write-protectable registers. While clear, WP allows write-protected registers to be written. When set, WP prevents any further writes to write-protected registers. Once set, WP can be cleared only by reset.</li> <li>Write-protectable registers may be written</li> <li>Write-protectable registers are write-protected</li> </ul>                                                                                                                                                                                                                                                                 |
| 6<br>MTG    | <ul> <li>Multiple Timebase Generators — This bit determines the number of timebase counters used. This bit cannot be modified after the WP bit is set.</li> <li>If MTG is set, PWM generators B and C and registers 0x0028 – 0x0037 are availabled. The three generators have their own variable frequencies and are not synchronized.</li> <li>If MTG is cleared, PMF registers from 0x0028 – 0x0037 can not be written and read zeroes, and bits EDGEC and EDGEB are ignored. Pair A, Pair B, and Pair C PWMs are synchronized to PWM generator A and use registers from 0x0020 – 0x0027.</li> <li>0 Single timebase generator</li> <li>1 Multiple timebase generators</li> </ul> |
| 5<br>EDGEC  | <ul> <li>Edge-Aligned or Center-Aligned PWM for Pair C — This bit determines whether PWM4 and PWM5 channels will use edge-aligned or center-aligned waveforms. This bit has no effect if MTG bit is cleared. This bit cannot be modified after the WP bit is set.</li> <li>0 PWM4 and PWM5 are center-aligned PWMs</li> <li>1 PWM4 and PWM5 are edge-aligned PWMs</li> </ul>                                                                                                                                                                                                                                                                                                        |
| 4<br>EDGEB  | <ul> <li>Edge-Aligned or Center-Aligned PWM for Pair B — This bit determines whether PWM2 and PWM3 channels will use edge-aligned or center-aligned waveforms. This bit has no effect if MTG bit is cleared. This bit cannot be modified after the WP bit is set.</li> <li>0 PWM2 and PWM3 are center-aligned PWMs</li> <li>1 PWM2 and PWM3 are edge-aligned PWMs</li> </ul>                                                                                                                                                                                                                                                                                                        |
| 3<br>EDGEA  | Edge-Aligned or Center-Aligned PWM for Pair A— This bit determines whether PWM0 and PWM1 channels will use edge-aligned or center-aligned waveforms. It determines waveforms for Pair B and Pair C if the MTG bit is cleared. This bit cannot be modified after the WP bit is set.<br>0 PWM0 and PWM1 are center-aligned PWMs<br>1 PWM0 and PWM1 are edge-aligned PWMs                                                                                                                                                                                                                                                                                                              |
| 2<br>INDEPC | <ul> <li>Independent or Complementary Operation for Pair C— This bit determines if the PWM channels 4 and 5 will be independent PWMs or complementary PWMs. This bit cannot be modified after the WP bit is set.</li> <li>0 PWM4 and PWM5 are complementary PWM pair</li> <li>1 PWM4 and PWM5 are independent PWMs</li> </ul>                                                                                                                                                                                                                                                                                                                                                       |

Chapter 15 Pulse Width Modulator with Fault Protection (PMF15B6CV4)



Figure 15-64. Variable Edge Placement Waveform - Phase Shift PWM Output (Edge-Aligned)

### 15.4.9 Double Switching PWM Output

By using the AND function in Figure 15-63 in complementary center-aligned mode, the PWM output can be configured for double switching operation (Figure 15-65, Figure 15-66). By setting the non-inverted value register greater or equal to the PWM modulus the output function can be switched to single pulse generation on PWM reload cycle basis.



### 16.4.6 Receiver

Figure 16-20. SCI Receiver Block Diagram

### 16.4.6.1 Receiver Character Length

The SCI receiver can accommodate either 8-bit or 9-bit data characters. The state of the M bit in SCI control register 1 (SCICR1) determines the length of data characters. When receiving 9-bit data, bit R8 in SCI data register high (SCIDRH) is the ninth bit (bit 8).

### 16.4.6.2 Character Reception

During an SCI reception, the receive shift register shifts a frame in from the RXD pin. The SCI data register is the read-only buffer between the internal data bus and the receive shift register.

After a complete frame shifts into the receive shift register, the data portion of the frame transfers to the SCI data register. The receive data register full flag, RDRF, in SCI status register 1 (SCISR1) becomes set,

| BUSCLK<br>(M       | FDIV[5:0]          | BUSCLK I<br>(M | FDIV[5:0]        |                  |      |
|--------------------|--------------------|----------------|------------------|------------------|------|
| MIN <sup>(1)</sup> | MAX <sup>(2)</sup> | -              | MIN <sup>1</sup> | MAX <sup>2</sup> | -    |
| 18.6               | 19.6               | 0x12           | 44.6             | 45.6             | 0x2C |
| 19.6               | 20.6               | 0x13           | 45.6             | 46.6             | 0x2D |
| 20.6               | 21.6               | 0x14           | 46.6             | 47.6             | 0x2E |
| 21.6               | 22.6               | 0x15           | 47.6             | 48.6             | 0x2F |
| 22.6               | 23.6               | 0x16           | 48.6             | 49.6             | 0x30 |
| 23.6               | 24.6               | 0x17           | 49.6             | 50.6             | 0x31 |
| 24.6               | 25.6               | 0x18           |                  |                  |      |
| 25.6               | 26.6               | 0x19           |                  |                  |      |

Table 20-8. FDIV values for various BUSCLK Frequencies

1. BUSCLK is Greater Than this value.

2. BUSCLK is Less Than or Equal to this value.

### 20.3.2.2 Flash Security Register (FSEC)

Offset Module Base + 0x0001

The FSEC register holds all bits associated with the security of the MCU and Flash module.



Figure 20-6. Flash Security Register (FSEC)

1. Loaded from Flash configuration field, during reset sequence.

All bits in the FSEC register are readable but not writable.

During the reset sequence, the FSEC register is loaded with the contents of the Flash security byte in the Flash configuration field at global address 0xFF\_FE0F located in P-Flash memory (see Table 20-4) as indicated by reset condition F in Figure 20-6. If a double bit fault is detected while reading the P-Flash phrase containing the Flash security byte during the reset sequence, all bits in the FSEC register will be set to leave the Flash module in a secured state with backdoor key access disabled.

into the Reference Manual for details). Forcing the DFDF status bit by setting FDFD (see Section 20.3.2.5) has effect only on the DFDF status bit value and does not result in an invalid access.

To guarantee the proper read timing from the Flash array, the Flash will control (i.e. pause) the S12Z core accesses, considering that the MCU can be configured to fetch data at a faster frequency than the Flash block can support. Right after reset the Flash will be configured to run with the maximum amount of wait-states enabled; if the user application is setup to run at a slower frequency the control bits FCNFG[WSTAT] (see Section 20.3.2.5) can be configured by the user to disable the generation of wait-states, so it does not impose a performance penalty to the system if the read timing of the S12Z core is setup to be within the margins of the Flash block. For a definition of the frequency values where wait-states can be disabled please refer to the device electrical parameters.

The following sequence must be followed when the transition from a higher frequency to a lower frequency is going to happen:

- Flash resets with wait-states enabled;
- system frequency must be configured to the lower target;
- user writes to FNCNF[WSTAT] to disable wait-states;
- user reads the value of FPSTAT[WSTATACK], the new wait-state configuration will be effective when it reads as 1;
- user must re-write FCLKDIV to set a new value based on the lower frequency.

The following sequence must be followed on the contrary direction, going from a lower frequency to a higher frequency:

- user writes to FCNFG[WSTAT] to enable wait-states;
- user reads the value of FPSTAT[WSTATACK], the new wait-state configuration will be effective when it reads as 1;
- user must re-write FCLKDIV to set a new value based on the higher frequency;
- system frequency must be set to the upper target.

If the application is going to require the frequency setup to change, the value to be loaded on register FCLKDIV will have to be updated according to the new frequency value. In this scenario the application must take care to avoid locking the value of the FCLKDIV register: bit FDIVLCK must not be set if the value to be loaded on FDIV is going to be re-written, otherwise a reset is going to be required. Please refer to Section 20.3.2.1, "Flash Clock Divider Register (FCLKDIV) and Section 20.4.5.1, "Writing the FCLKDIV Register.

### 20.4.4 Internal NVM resource

IFR is an internal NVM resource readable by CPU. The IFR fields are shown in Table 20-5.

The NVM Resource Area global address map is shown in Table 20-6.

Chapter 22 Pulse-Width Modulator (S12PWM8B8CV2)



- – – Maximum possible channels, scalable in pairs from PWM0 to PWM7.

Figure 22-15. PWM Clock Select Block Diagram

# Table B-1. Voltage Regulator Electrical Characteristics(Junction Temperature From -40°C To +175°C unless otherwise stated)

| Note: | Note: VDDA and VDDX must be shorted on the application board. |                                                                                                                                                                                                                                                      |                                        |                             |                        |                              |                  |  |  |  |
|-------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------|------------------------|------------------------------|------------------|--|--|--|
| Num   | С                                                             | Characteristic                                                                                                                                                                                                                                       | Symbol                                 | Min                         | Typical                | Мах                          | Unit             |  |  |  |
| 5c    |                                                               | Load Current VDDX <sup>(2)(3)</sup> without external PNP<br>Full Performance Mode 3.5V <= V <sub>SUP</sub> <=6V<br>-40°C < T <sub>J</sub> < 150°C                                                                                                    | I <sub>DDX</sub>                       | 0                           | _                      | 25                           | mA               |  |  |  |
| 5d    |                                                               | Short Circuit VDDX fall back current V <sub>DDX</sub> <=0.5V                                                                                                                                                                                         | I <sub>DDX</sub>                       | _                           | 100                    | _                            | mA               |  |  |  |
| 6     |                                                               | Output Voltage VDDC with external PNP <sup>(4)</sup><br>Full Performance Mode $V_{SUP} > =6V$<br>Full Performance Mode 5.5V <= $V_{SUP} <=6V$<br>Full Performance Mode 3.5V <= $V_{SUP} <=5.5V$<br>Reduced Performance Mode (stop) $V_{SUP} > =3.5V$ | V <sub>DDC</sub>                       | 4.85<br>4.50<br>3.13<br>2.5 | 5.0<br>5.0<br>—<br>5.5 | 5.15<br>5.15<br>5.15<br>5.75 | V<br>V<br>V<br>V |  |  |  |
| 7     |                                                               | Load Current VDDC<br>Reduced Performance Mode (stop mode)                                                                                                                                                                                            | I <sub>DDC</sub>                       | 0                           | _                      | 2.5                          | mA               |  |  |  |
| 8     |                                                               | Low Voltage Interrupt Assert Level <sup>(5)</sup><br>Low Voltage Interrupt Deassert Level                                                                                                                                                            | V <sub>LVIA</sub><br>V <sub>LVID</sub> | 4.04<br>4.19                | 4.23<br>4.38           | 4.40<br>4.49                 | V<br>V           |  |  |  |
| 9a    |                                                               | VDDX Low Voltage Reset deassert <sup>(6)</sup>                                                                                                                                                                                                       | V <sub>LVRXD</sub>                     | —                           | 3.05                   | 3.13                         | V                |  |  |  |
| 9b    |                                                               | VDDX Low Voltage Reset assert <sup>(7)</sup>                                                                                                                                                                                                         | V <sub>LVRXA</sub>                     | 2.95                        | 3.02                   | _                            | V                |  |  |  |
| 10    |                                                               | Trimmed ACLK output frequency                                                                                                                                                                                                                        | f <sub>ACLK</sub>                      | _                           | 20                     | _                            | KHz              |  |  |  |
| 11    |                                                               | Trimmed ACLK internal clock $\Delta f / f_{nominal}$ <sup>(8)</sup>                                                                                                                                                                                  | df <sub>ACLK</sub>                     | - 6%                        | —                      | + 6%                         | —                |  |  |  |
| 12    |                                                               | The first period after enabling the counter by APIFE might be reduced by API start up delay                                                                                                                                                          | t <sub>sdel</sub>                      | —                           | _                      | 100                          | μS               |  |  |  |
| 13    |                                                               | Temperature Sensor Slope                                                                                                                                                                                                                             | dV <sub>HT</sub>                       | 5.05                        | 5.25                   | 5.45                         | mV/ºC            |  |  |  |
| 14    |                                                               | Temperature Sensor output voltage<br>(T <sub>J</sub> = 150 <sup>o</sup> C) untrimmed                                                                                                                                                                 | V <sub>HT</sub>                        | _                           | 2.4                    |                              | V                |  |  |  |
| 15    |                                                               | High Temperature Interrupt Assert <sup>(9)</sup><br>High Temperature Interrupt Deassert                                                                                                                                                              | T <sub>HTIA</sub><br>T <sub>HTID</sub> | 120<br>110                  | 132<br>122             | 144<br>134                   | °C<br>°C         |  |  |  |
| 16    |                                                               | Bandgap output voltage                                                                                                                                                                                                                               | V <sub>BG</sub>                        | 1.14                        | 1.20                   | 1.28                         | V                |  |  |  |
| 17    |                                                               | Bandgap output voltage V <sub>SUP</sub> dependency<br>3.5 < V <sub>SUP</sub> < 18V                                                                                                                                                                   | $\Delta_{VBGV}$                        | -5 <sup>(10)</sup>          | _                      | 5 <sup>(10)</sup>            | mV               |  |  |  |
| 18    |                                                               | Bandgap output voltage temperature dependency<br>V <sub>SUP</sub> =12V, -40°C < T <sub>J</sub> < 150°C                                                                                                                                               | $\Delta_{VBGT}$                        | -20                         | _                      | 20                           | mV               |  |  |  |
| 19a   |                                                               | Max. Base Current For External PNP (VDDX) <sup>(11)</sup><br>-40°C < $T_J$ < 150°C                                                                                                                                                                   | I <sub>BCTLMAX</sub>                   | 2.3                         | _                      | _                            | mA               |  |  |  |
| 19b   |                                                               | Max. Base Current For External PNP (VDDX) <sup>(11)</sup><br>150°C < T <sub>J</sub> < 175°C                                                                                                                                                          | IBCTLMAX                               | 1.5                         | —                      |                              | mA               |  |  |  |
| 20a   |                                                               | Max. Base Current For External PNP (VDDC) <sup>(11)</sup><br>-40°C < $T_J$ < 150°C                                                                                                                                                                   | I <sub>BCTLCMAX</sub>                  | 2.3                         | _                      |                              | mA               |  |  |  |
| 20b   |                                                               | Max. Base Current For External PNP (VDDC) <sup>(11)</sup><br>150°C < T <sub>J</sub> < 175°C                                                                                                                                                          | IBCTLCMAX                              | 1.5                         | _                      |                              | mA               |  |  |  |

# Appendix G BATS Electrical Specifications

### G.1 Static Electrical Characteristics

#### Table G-1. Static Electrical Characteristics - BATS (Junction Temperature From -40°C To +175°C)

| Typical | Typical values reflect the approximate parameter mean at $T_A = 25^{\circ}C^{(1)}$ under nominal conditions unless otherwise noted. |                                                                                                                                                                  |                                                                   |                 |                  |                   |             |  |  |  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|------------------|-------------------|-------------|--|--|--|
| Num     | С                                                                                                                                   | Ratings                                                                                                                                                          | Symbol                                                            | Min             | Тур              | Max               | Unit        |  |  |  |
| 1       |                                                                                                                                     | Low Voltage Warning (LBI 1)<br>Assert (Measured on VSUP pin, falling edge)<br>Deassert (Measured on VSUP pin, rising edge)<br>Hysteresis (measured on VSUP pin)  | V <sub>lbi1_a</sub><br>V <sub>lbi1_d</sub><br>V <sub>lbi1_h</sub> | 4.75<br>_<br>_  | 5.5<br>_<br>0.4  | 6<br>6.5<br>-     | V<br>V<br>V |  |  |  |
| 2       |                                                                                                                                     | Low Voltage Warning (LBI 2)<br>Assert (Measured on VSUP pin, falling edge)<br>Deassert (Measured on VSUP pin, rising edge)<br>Hysteresis (measured on VSUP pin)  | V <sub>LBI2_A</sub><br>V <sub>LBI2_D</sub><br>V <sub>LBI2_H</sub> | 6<br><br>-      | 6.75<br>_<br>0.4 | 7.25<br>7.75<br>– | V<br>V<br>V |  |  |  |
| 3       |                                                                                                                                     | Low Voltage Warning (LBI 3)<br>Assert (Measured on VSUP pin, falling edge)<br>Deassert (Measured on VSUP pin, rising edge)<br>Hysteresis (measured on VSUP pin)  | V <sub>lbi3_a</sub><br>V <sub>lbi3_d</sub><br>V <sub>lbi3_h</sub> | 7<br><br>-      | 7.75<br>_<br>0.4 | 8.5<br>9<br>-     | V<br>V<br>V |  |  |  |
| 4       |                                                                                                                                     | Low Voltage Warning (LBI 4)<br>Assert (Measured on VSUP pin, falling edge)<br>Deassert (Measured on VSUP pin, rising edge)<br>Hysteresis (measured on VSUP pin)  | V <sub>LBI4_A</sub><br>V <sub>LBI4_D</sub><br>V <sub>LBI4_H</sub> | 8<br>_<br>_     | 9<br>_<br>0.4    | 10<br>10.5<br>-   | V<br>V<br>V |  |  |  |
| 5       |                                                                                                                                     | High Voltage Warning (HBI 1)<br>Assert (Measured on VSUP pin, rising edge)<br>Deassert (Measured on VSUP pin, falling edge)<br>Hysteresis (measured on VSUP pin) | V <sub>нві1_а</sub><br>V <sub>нві1_d</sub><br>V <sub>нві1_н</sub> | 14.5<br>14<br>– | 16.5<br>_<br>1.0 | 18<br>-<br>-      | V<br>V<br>V |  |  |  |
| 6       |                                                                                                                                     | High Voltage Warning (HBI 2)<br>Assert (Measured on VSUP pin, rising edge)<br>Deassert (Measured on VSUP pin, falling edge)<br>Hysteresis (measured on VSUP pin) | V <sub>HBI2_A</sub><br>V <sub>HBI2_D</sub><br>V <sub>HBI2_H</sub> | 25<br>24<br>-   | 27.5<br>_<br>1.0 | 30<br>-<br>-      | V<br>V<br>V |  |  |  |
| 7       |                                                                                                                                     | Pin Input Divider Ratio <sup>(2)</sup><br>Ratio <sub>VSUP</sub> = $V_{SUP} / V_{ADC}$<br>5.5V < VSUP < 29 V                                                      | Ratio <sub>VSUP</sub>                                             | -               | 9                | -                 | _           |  |  |  |
| 8       |                                                                                                                                     | Analog Input Matching<br>Absolute Error on V <sub>ADC</sub><br>- compared to V <sub>SUP</sub> / Ratio <sub>VSUP</sub>                                            | AI <sub>Matching</sub>                                            | _               | +-2%             | +-5%              | _           |  |  |  |

1. T<sub>A</sub>: Ambient Temperature

2. V<sub>ADC</sub>: Voltage accessible at the ADC input channel



| © FREESCALE SEMICONDUCTOR, INC.<br>All RIGHTS RESERVED. | MECHANICAL OU | TLINE              | PRINT VERSION NOT | TO SCALE |
|---------------------------------------------------------|---------------|--------------------|-------------------|----------|
| TITLE: LQFP, 7 X 7 X 1.                                 | DOCUMEN       | NT NO: 98ASA00945D | REV: X0           |          |
| 0.5 PITCH, 48                                           | STANDAF       | RD: NON-JEDEC      |                   |          |
| 4.4 X 4.4 EXPOS                                         |               | 02                 | 2 NOV 2015        |          |

### M.10 0x0500-x053F PMF15B6C

| Address           | Name     |        | Bit 7 | 6       | 5       | 4       | 3       | 2       | 1       | Bit 0   |  |
|-------------------|----------|--------|-------|---------|---------|---------|---------|---------|---------|---------|--|
| 0x0506            | PMFFIE   | R<br>W | 0     | FIE5    | 0       | FIE4    | FIE3    | FIE2    | FIE1    | FIE0    |  |
| 0x0507            | PMFFIF   | R<br>W | 0     | FIF5    | 0       | FIF4    | FIF3    | FIF2    | FIF1    | FIF0    |  |
| 0x0508            | PMFQSMP0 | R<br>W | 0     | 0       | 0       | 0       | QSI     | MP5     | QSMP4   |         |  |
| 0x0509            | PMFQSMP1 | R<br>W | QSM   | /IP3    | QSI     | MP2     | QSMP1   |         | QSMP0   |         |  |
| 0x050A-<br>0x050B | Reserved | R<br>W | 0     | 0       | 0       | 0       | 0       | 0       | 0       | 0       |  |
| 0x050C            | PMFOUTC  | R<br>W | 0     | 0       | OUTCTL5 | OUTCTL4 | OUTCTL3 | OUTCTL2 | OUTCTL1 | OUTCTL0 |  |
| 0x050D            | PMFOUTB  | R<br>W | 0     | 0       | OUT5    | OUT4    | OUT3    | OUT2    | OUT1    | OUT0    |  |
| 0x050E            | PMFDTMS  | R<br>W | 0     | 0       | DT5     | DT4     | DT3     | DT2     | DT1     | DT0     |  |
| 0x050F            | PMFCCTL  | R<br>W | 0     | 0       | ISE     | NS      | 0       | IPOLC   | IPOLB   | IPOLA   |  |
| 0x0510            | PMFVAL0  | R<br>W |       |         |         | PMF     | VAL0    |         |         |         |  |
| 0x0511            | PMFVAL0  | R<br>W |       |         |         | PMF     | VAL0    |         |         |         |  |
| 0x0512            | PMFVAL1  | R<br>W |       |         |         | PMF     | VAL1    |         |         |         |  |
| 0x0513            | PMFVAL1  | R<br>W |       |         |         | PMF     | VAL1    |         |         |         |  |
| 0x0514            | PMFVAL2  | R<br>W |       |         |         | PMF     | VAL2    |         |         |         |  |
| 0x0515            | PMFVAL2  | R<br>W |       |         |         | PMF     | VAL2    |         |         |         |  |
| 0x0516            | PMFVAL3  | R<br>W |       | PMFVAL3 |         |         |         |         |         |         |  |
| 0x0517            | PMFVAL3  | R<br>W |       | PMFVAL3 |         |         |         |         |         |         |  |

Appendix M Detailed Register Address Map

# M.12 0x05C0-0x05FF TIM0

| Address | Name      |        | Bit 7  | 6      | 5      | 4      | 3         | 2         | 1         | Bit 0     |
|---------|-----------|--------|--------|--------|--------|--------|-----------|-----------|-----------|-----------|
| 0x05C0  | TIMOTIOS  | R<br>W |        |        |        |        | IOS3      | IOS2      | IOS1      | IOS0      |
| 0x05C1  | TIM0CFORC | R<br>W | 0      | 0      | 0      | 0      | 0<br>FOC3 | 0<br>FOC2 | 0<br>FOC1 | 0<br>FOC0 |
| 0x05C2  | Reserved  | R<br>W |        |        |        |        |           |           |           |           |
| 0x05C3  | Reserved  | R<br>W |        |        |        |        |           |           |           |           |
| 0x05C4  | TIMOTCNTH | R<br>W | TCNT15 | TCNT14 | TCNT13 | TCNT12 | TCNT11    | TCNT10    | TCNT9     | TCNT8     |
| 0x05C5  | TIMOTCNTL | R<br>W | TCNT7  | TCNT6  | TCNT5  | TCNT4  | TCNT3     | TCNT2     | TCNT1     | TCNT0     |
| 0x05C6  | TIM0TSCR1 | R<br>W | TEN    | TSWAI  | TSFRZ  | TFFCA  | PRNT      | 0         | 0         | 0         |
| 0x05C7  | TIM0TTOV  | R<br>W |        |        |        |        | TOV3      | TOV2      | TOV1      | TOV0      |
| 0x05C8  | TIM0TCTL1 | R<br>W |        |        |        |        |           |           |           |           |
| 0x05C9  | TIM0TCTL2 | R<br>W | OM3    | OL3    | OM2    | OL2    | OM1       | OL1       | OM0       | OL0       |
| 0x05CA  | TIM0TCTL3 | R<br>W |        |        |        |        |           |           |           |           |
| 0x05CB  | TIM0TCTL4 | R<br>W | EDG3B  | EDG3A  | EDG2B  | EDG2A  | EDG1B     | EDG1A     | EDG0B     | EDG0A     |
| 0x05CC  | TIMOTIE   | R<br>W |        |        |        |        | C3I       | C2I       | C1I       | C0I       |
| 0x05CD  | TIM0TSCR2 | R<br>W | TOI    | 0      | 0      | 0      |           | PR2       | PR1       | PR0       |
| 0x05CE  | TIM0TFLG1 | R<br>W |        |        |        |        | C3F       | C2F       | C1F       | C0F       |
| 0x05CF  | TIM0TFLG2 | R<br>W | TOF    | 0      | 0      | 0      | 0         | 0         | 0         | 0         |
| 0x05D0  | ТІМОТСОН  | R<br>W | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11    | Bit 10    | Bit 9     | Bit 8     |
| 0x05D1  | TIMOTCOL  | R<br>W | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3     | Bit 2     | Bit 1     | Bit 0     |