# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                    |
| Core Size                  | 16-Bit                                                                  |
| Speed                      | 50MHz                                                                   |
| Connectivity               | CANbus, LINbus, SCI, SPI                                                |
| Peripherals                | DMA, POR, PWM, WDT                                                      |
| Number of I/O              | 31                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 512 x 8                                                                 |
| RAM Size                   | 4K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 40V                                                              |
| Data Converters            | A/D 9x12b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP Exposed Pad                                                     |
| Supplier Device Package    | 64-HLQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvml64f2vkh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.8.1.2 ADC Internal Channels

The ADC0 and ADC1 internal channel mapping is shown in Table 1-10 and Table 1-11 respectively.

The GDU current sense amplifier outputs are mapped to pins with ADC input functionality. Thus configuring the ADC to convert these pin channels automatically converts the current sense outputs.

The ADC internal temperature sensors must be calibrated by the user. No electrical parameters are specified for these sensors. The VREG temperature sensor electrical parameters are given in the appendices.

| ADCCMD_1 CH_SEL[5:0] |   |   |   | ADC Channel | Usage |                                                                |                             |  |
|----------------------|---|---|---|-------------|-------|----------------------------------------------------------------|-----------------------------|--|
| 0                    | 0 | 1 | 0 | 0           | 0     | Internal_0                                                     | ADC0 temperature sensor     |  |
| 0                    | 0 | 1 | 0 | 0           | 1     | Internal_1 VREG temperature sensor or bandgap (V <sub>BC</sub> |                             |  |
| 0                    | 0 | 1 | 0 | 1           | 0     | Internal_2 GDU phase multiplexer voltage                       |                             |  |
| 0                    | 0 | 1 | 0 | 1           | 1     | Internal_3                                                     | GDU DC link voltage monitor |  |
| 0                    | 0 | 1 | 1 | 0           | 0     | Internal_4                                                     | BATS VSUP sense voltage     |  |
| 0                    | 0 | 1 | 1 | 0           | 1     | Internal_5                                                     | HVI[0] <sup>(2)</sup>       |  |
| 0                    | 0 | 1 | 1 | 1           | 0     | Internal_6                                                     | Reserved                    |  |
| 0                    | 0 | 1 | 1 | 1           | 1     | Internal_7                                                     | Reserved                    |  |

Table 1-10. Usage of ADC0 Internal Channels

1. Selectable in CPMU

0

0

0

0

1

1

1

1

1

0

1

1

1

1

1

0

0

1

1

1

0

1

0

1

0

0

0

0

0

0

0

0

2. ZVMC256 only. On other devices this channel is reserved.

| ADCCMD_1 CH_SEL[5:0] |   | ADC Channel | Usage |   |            |                                                                      |
|----------------------|---|-------------|-------|---|------------|----------------------------------------------------------------------|
| 0                    | 1 | 0           | 0     | 0 | Internal_0 | ADC1 temperature sensor                                              |
| 0                    | 1 | 0           | 0     | 1 | Internal_1 | VREG temperature sensor or bandgap (V <sub>BG</sub> ) <sup>(1)</sup> |
| 0                    | 1 | 0           | 1     | 0 | Internal_2 | GDU phase multiplexer voltage                                        |

Internal 3

Internal 4

Internal\_5

Internal 6

Internal\_7

Table 1-11. Usage of ADC1 Internal Channels

0 1. Selectable in CPMU

#### 1.8.2 Motor Control Loop Signals

The motor control loop signals are described in 1.13.3.1 Motor Control Loop Overview

GDU DC link voltage monitor

Reserved

Reserved

Reserved

Reserved

Chapter 5 Background Debug Controller (S12ZBDCV2)

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6–0<br>CNT[6:0] | <b>Count Value</b> — The CNT bits [6:0] indicate the number of valid data lines stored in the trace buffer. Table 6-16 shows the correlation between the CNT bits and the number of valid data lines in the trace buffer. When the CNT rolls over to zero, the TBF bit in DBGSR is set. Thereafter incrementing of CNT continues if configured for end-<br>alignment or mid-alignment.<br>The DBGCNT register is cleared when ARM in DBGC1 is written to a one. The DBGCNT register is cleared by power-on-reset initialization but is not cleared by other system resets. If a reset occurs during a debug session, the DBGCNT register still indicates after the reset, the number of valid trace buffer entries stored before the reset occurred. The DBGCNT register is not decremented when reading from the trace buffer. |

#### Table 6-15. DBGCNT Field Descriptions

| TBF (DBGSR) | CNT[6:0]                                     | Description                                                                                           |
|-------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------|
| 0           | 0000000                                      | No data valid                                                                                         |
| 0           | 0000001                                      | 32 bits of one line valid                                                                             |
| 0           | 0000010<br>0000100<br>0000110<br><br>1111100 | 1 line valid<br>2 lines valid<br>3 lines valid<br><br>62 lines valid                                  |
| 0           | 1111110                                      | 63 lines valid                                                                                        |
| 1           | 0000000                                      | 64 lines valid; if using Begin trigger alignment,<br>ARM bit is cleared and the tracing session ends. |
| 1           | 0000010<br><br>1111110                       | 64 lines valid, oldest data has been overwritten by most recent data                                  |

#### Table 6-16. CNT Decoding Table

### 6.3.2.7 Debug State Control Register 1 (DBGSCR1)

Address: 0x0107

| _      | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| R<br>W | C3SC1 | C3SC0 | C2SC1 | C2SC0 | C1SC1 | C1SC0 | C0SC1 | C0SC0 |
| Reset  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

#### Figure 6-9. Debug State Control Register 1 (DBGSCR1)

Read: Anytime.

Write: If DBG is not armed and PTACT is clear.

The state control register 1 selects the targeted next state whilst in State1. The matches refer to the outputs of the comparator match control logic as depicted in Figure 6-1 and described in Section 6.3.2.12". Comparators must be enabled by setting the comparator enable bit in the associated DBGXCTL control register.

- When a reset occurs the debugger pulls BKGD low until the reset ends, forcing SSC mode entry.
- Then the debugger reads the reset flags to determine the cause of reset.
- If required, the debugger can read the trace buffer to see what happened just before reset. Since the trace buffer and DBGCNT register are not affected by resets other than POR.
- The debugger configures and arms the DBG to start tracing on returning to application code.
- The debugger then sets the PC according to the reset flags.
- Then the debugger returns to user code with GO or STEP1.

### 6.5.3 Breakpoints from other S12Z sources

The DBG is neither affected by CPU BGND instructions, nor by BDC BACKGROUND commands.

### 6.5.4 Code Profiling

The code profiling data output pin PDO is mapped to a device pin that can also be used as GPIO in an application. If profiling is required and all pins are required in the application, it is recommended to use the device pin for a simple output function in the application, without feedback to the chip. In this way the application can still be profiled, since the pin has no effect on code flow.

The PDO provides a simple bit stream that must be strobed at both edges of the profiling clock when profiling. The external development tool activates profiling by setting the DBG ARM bit, with PROFILE and PDOE already set. Thereafter the first bit of the profiling bit stream is valid at the first rising edge of the profiling clock. No start bit is provided. The external development tool must detect this first rising edge after arming the DBG. To detect the end of profiling, the DBG ARM bit can be monitored using the BDC.

### 8.3.2.19 Autonomous Clock Trimming Register (CPMUACLKTR)

The CPMUACLKTR register configures the trimming of the Autonomous Clock (ACLK - trimmable internal RC-Oscillator) which can be selected as clock source for some CPMU features.



After de-assert of System Reset a value is automatically loaded from the Flash memory.

#### Figure 8-26. Autonomous Clock Trimming Register (CPMUACLKTR)

Read: Anytime

Write: Anytime

#### Table 8-20. CPMUACLKTR Field Descriptions

| Field       | Description                                                                                        |
|-------------|----------------------------------------------------------------------------------------------------|
| 7–2         | Autonomous Clock Period Trimming Bits — See Table 8-21 for trimming effects. The ACLKTR[5:0] value |
| ACLKTR[5:0] | represents a signed number influencing the ACLK period time.                                       |

#### Table 8-21. Trimming Effect of ACLKTR[5:0]

| ACLKTR[5:0] | Decimal | ACLK frequency |
|-------------|---------|----------------|
| 100000      | -32     | lowest         |
| 100001      | -31     |                |
|             |         | increasing     |
| 111111      | -1      |                |
| 000000      | 0       | mid            |
| 000001      | +1      |                |
|             |         | increasing     |
| 011110      | +30     |                |
| 011111      | +31     | highest        |

Chapter 8 S12 Clock, Reset and Power Management Unit (V10 and V6)

### 8.3.2.22 High Temperature Trimming Register (CPMUHTTR)

The CPMUHTTR register configures the trimming of the S12CPMU\_UHV\_V10\_V6 temperature sense.



Read: Anytime

Write: Anytime

#### Table 8-25. CPMUHTTR Field Descriptions

| Field            | Description                                                                                                                                                                                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>HTOE        | <ul> <li>High Temperature Offset Enable Bit — If set the temperature sense offset is enabled.</li> <li>0 The temperature sense offset is disabled. HTTR[3:0] bits don't care.</li> <li>1 The temperature sense offset is enabled. HTTR[3:0] select the temperature offset.</li> </ul> |
| 3–0<br>HTTR[3:0] | High Temperature Trimming Bits — See Table 8-26 for trimming effects.                                                                                                                                                                                                                 |

#### Table 8-26. Trimming Effect of HTTR

| HTTR[3:0] | Temperature<br>sensor voltage V <sub>HT</sub> | Interrupt threshold<br>temperatures T <sub>HTIA</sub> and T <sub>HTID</sub> |
|-----------|-----------------------------------------------|-----------------------------------------------------------------------------|
| 0000      | lowest                                        | highest                                                                     |
| 0001      |                                               |                                                                             |
|           | increasing                                    | decreasing                                                                  |
| 1110      |                                               |                                                                             |
| 1111      | highest                                       | lowest                                                                      |

### 8.4.2 Startup from Reset

An example for startup of the clock system from Reset is given in Figure 8-41.



Figure 8-41. Startup of clock system after Reset

| Table 9-10. ADC | CFLWCTL Field | d Descriptions | (continued) |
|-----------------|---------------|----------------|-------------|
|-----------------|---------------|----------------|-------------|

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>RSTA | <b>Restart Event (Restart from Top of Command Sequence List)</b> — This bit indicates that a Restart Event is executed. The ADC loads the conversion command from top of the active Sequence Command List when no conversion or conversion sequence is ongoing. This bit is cleared when the first conversion command of the sequence from top of active Sequence Command List has been loaded into the ADCCMD register. This bit can only be set if bit ADC_EN is set. This bit is cleared if bit ADC_EN is clear. Date Rue Control: |
|           | This bit can be controlled via the data bus if access control is configured accordingly via ACC_CFG[1:0].<br>Writing a value of 1'b0 does not clear the flag                                                                                                                                                                                                                                                                                                                                                                          |
|           | Writing a one to this bit does not clear it but causes an overrun if the bit has already been set. See also Section 9.6.3.2.6, "Conversion flow control in case of conversion sequence control bit overrun scenarios for more details.                                                                                                                                                                                                                                                                                                |
|           | This bit can be controlled via the internal interface Signal "Restart" if access control is configured accordingly via ACC_CFG[1:0]. After being set an additional request via internal interface Signal "Restart" causes an overrun. See conversion flow control in case of overrun situations for more details.                                                                                                                                                                                                                     |
|           | In conversion flow control mode "Trigger Mode" when bit RSTA gets set bit TRIG is set simultaneously if one of the following has been executed:<br>- "End Of List" command type has been executed or is about to be executed                                                                                                                                                                                                                                                                                                          |
|           | <ul> <li>Sequence Abort Event</li> <li>Continue with commands from active Sequence Command List.</li> <li>Restart from top of active Sequence Command List.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                |
| 4<br>LDOK | Load OK for alternative Command Sequence List — This bit indicates if the preparation of the alternative<br>Sequence Command List is done and Command Sequence List must be swapped with the Restart Event. This<br>bit is cleared when bit RSTA is set (Restart Event executed) and the Command Sequence List got swapped.<br>This bit can only be set if bit ADC_EN is set.<br>This bit is cleared if bit ADC_EN is clear.<br>This bit is forced to zero if bit CSL_BMOD is clear.<br>Data Bus Control:                             |
|           | Writing a value of 1'b0 does not clear the flag.<br>To set bit LDOK the bits LDOK and RSTA must be written simultaneously.<br>After being set this bit can not be cleared by writing a value of 1'b1. See also Section 9.6.3.2.6, "Conversion flow<br>control in case of conversion sequence control bit overrun scenarios for more details.                                                                                                                                                                                          |
|           | This bit can be controlled via the internal interface Signal "LoadOK" and "Restart" if access control is configured accordingly via ACC_CFG[1:0]. With the assertion of Interface Signal "Restart" the interface Signal "LoadOK" is evaluated and bit LDOK set accordingly (bit LDOK set if Interface Signal "LoadOK" asserted when Interface Signal "Restart" asserts).                                                                                                                                                              |
|           | Only in "Restart Mode" if a Restart Event occurs without bit LDOK being set the error flag LDOK_EIF is set except when the respective Restart Request occurred after or simultaneously with a Sequence Abort Request.<br>The LDOK_EIF error flag is also not set in "Restart Mode" if the first Restart Event occurs after:<br>- ADC got enabled                                                                                                                                                                                      |
|           | <ul> <li>Exit from Stop Mode</li> <li>ADC Soft-Reset</li> <li>Load of alternative list done.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                               |

Chapter 13 Scalable Controller Area Network (S12MSCANV3)

### 13.3.3.1.2 IDR0–IDR3 for Standard Identifier Mapping

Module Base + 0x00X0



Figure 13-30. Identifier Register 0 — Standard Mapping

#### Table 13-30. IDR0 Register Field Descriptions — Standard

| Field           | Description                                                                                                                                                                                                                                                                                                                                   |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0<br>ID[10:3] | <b>Standard Format Identifier</b> — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 13-31. |

#### Module Base + 0x00X1

| _      | 7   | 6   | 5   | 4   | 3        | 2 | 1 | 0 |
|--------|-----|-----|-----|-----|----------|---|---|---|
| R<br>W | ID2 | ID1 | ID0 | RTR | IDE (=0) |   |   |   |
| Reset: | x   | x   | x   | х   | х        | х | х | х |

= Unused; always read 'x'

#### Figure 13-31. Identifier Register 1 — Standard Mapping

#### Table 13-31. IDR1 Register Field Descriptions

| Field          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5<br>ID[2:0] | <b>Standard Format Identifier</b> — The identifiers consist of 11 bits (ID[10:0]) for the standard format. ID10 is the most significant bit and is transmitted first on the CAN bus during the arbitration procedure. The priority of an identifier is defined to be highest for the smallest binary number. See also ID bits in Table 13-30.                                                                                                        |
| 4<br>RTR       | <ul> <li>Remote Transmission Request — This flag reflects the status of the Remote Transmission Request bit in the CAN frame. In the case of a receive buffer, it indicates the status of the received frame and supports the transmission of an answering frame in software. In the case of a transmit buffer, this flag defines the setting of the RTR bit to be sent.</li> <li>0 Data frame</li> <li>1 Remote frame</li> </ul>                    |
| 3<br>IDE       | <ul> <li>ID Extended — This flag indicates whether the extended or standard identifier format is applied in this buffer. In the case of a receive buffer, the flag is set as received and indicates to the CPU how to process the buffer identifier registers. In the case of a transmit buffer, the flag indicates to the MSCAN what type of identifier to send.</li> <li>0 Standard format (11 bit)</li> <li>1 Extended format (29 bit)</li> </ul> |

### 13.4.5.7 Disabled Mode

The MSCAN is in disabled mode out of reset (CANE=0). All module clocks are stopped for power saving, however the register map can still be accessed as specified.

### 13.4.5.8 Programmable Wake-Up Function

The MSCAN can be programmed to wake up from sleep or power down mode as soon as CAN bus activity is detected (see control bit WUPE in MSCAN Control Register 0 (CANCTL0). The sensitivity to existing CAN bus action can be modified by applying a low-pass filter function to the RXCAN input line (see control bit WUPM in Section 13.3.2.2, "MSCAN Control Register 1 (CANCTL1)").

This feature can be used to protect the MSCAN from wake-up due to short glitches on the CAN bus lines. Such glitches can result from—for example—electromagnetic interference within noisy environments.

## 13.4.6 Reset Initialization

The reset state of each individual bit is listed in Section 13.3.2, "Register Descriptions," which details all the registers and their bit-fields.

### 13.4.7 Interrupts

This section describes all interrupts originated by the MSCAN. It documents the enable bits and generated flags. Each interrupt is listed and described separately.

### 13.4.7.1 Description of Interrupt Operation

The MSCAN supports four interrupt vectors (see Table 13-38), any of which can be individually masked (for details see Section 13.3.2.6, "MSCAN Receiver Interrupt Enable Register (CANRIER)" to Section 13.3.2.8, "MSCAN Transmitter Interrupt Enable Register (CANTIER)").

Refer to the device overview section to determine the dedicated interrupt vector addresses.

| Interrupt Source                          | CCR Mask | Local Enable           |
|-------------------------------------------|----------|------------------------|
| Wake-Up Interrupt (WUPIF)                 | I bit    | CANRIER (WUPIE)        |
| Error Interrupts Interrupt (CSCIF, OVRIF) | I bit    | CANRIER (CSCIE, OVRIE) |
| Receive Interrupt (RXF)                   | l bit    | CANRIER (RXFIE)        |
| Transmit Interrupts (TXE[2:0])            | l bit    | CANTIER (TXEIE[2:0])   |

Table 13-38. Interrupt Vectors

### 13.4.7.2 Transmit Interrupt

At least one of the three transmit buffers is empty (not scheduled) and can be loaded to schedule a message for transmission. The TXEx flag of the empty message buffer is set.

# Chapter 14 Programmable Trigger Unit (PTUV3)

| Rev. No.<br>(Item No.) | Data          | Sections<br>Affected                                             | Substantial Change(s)                                                                                                                                                                                                                                                                                                                                |
|------------------------|---------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01.00                  | 21 Oct. 2011  | all                                                              | Initial Version                                                                                                                                                                                                                                                                                                                                      |
| 02.00                  | 22. Mar. 2012 | 14.3.2.1,<br>14.3.2.7,<br>14.3.2.10,<br>14.3.2.14 -<br>14.3.2.17 | <ul> <li>removed PTUWP bit (now: PTUPTR is write protected if both<br/>TGs are disabled, TGxLxIDX is write protected if the associated<br/>TG is disabled)</li> <li>TGxLIST bits are writeable if associated TG is disabled</li> <li>PTULDOK bit is writable if both TGs are disabled</li> <li>TGxLIST swap at every reload with LDOK set</li> </ul> |
| 3.0                    | 16. Jul. 2013 |                                                                  | minor corrections                                                                                                                                                                                                                                                                                                                                    |

#### Table 14-1. Revision History Table

#### Table 14-2. Terminology

| Term | Meaning             |
|------|---------------------|
| TG   | Trigger Generator   |
| EOL  | End of trigger list |

## 14.1 Introduction

In PWM driven systems it is important to schedule the acquisition of the state variables with respect to PWM cycle.

The Programmable Trigger Unit (PTU) is intended to completely avoid CPU involvement in the time acquisitions of state variables during the control cycle that can be half, full, multiple PWM cycles.

All acquisition time values are stored inside the global memory map, basically inside the system memory; see the MMC section for the supported memory area. In such cases the pre-setting of the acquisition times needs to be completed during the previous control cycle to where the actual acquisitions are to be made.

### 14.1.1 Features

The PTU module includes these distinctive features:

- One 16 bit counter as time base for all trigger events
- Two independent trigger generators (TG0 and TG1)
- Up to 32 trigger events per trigger generator

#### MC9S12ZVM Family Reference Manual Rev. 2.11

#### Chapter 15 Pulse Width Modulator with Fault Protection (PMF15B6CV4)

In independent PWM operation, setting or clearing the OUT*n* bit activates or deactivates the PWM*n* output.

In complementary channel operation, the even-numbered OUT*n* bits replace the PWM generator outputs as inputs to the deadtime generators. Complementary channel pairs still cannot drive active level simultaneously, and the deadtime generators continue to insert deadtime in both channels of that pair, whenever an even OUT*n* bit toggles. Even OUT*n* bits control the top PWM signals while the odd OUT bits control the bottom PWM signals with respect to the even OUT*n* bits. Setting the odd OUT*n* bit makes its corresponding PWM the complement of its even pair, while clearing the odd OUT*n* bit deactivates the odd PWM.

Setting the OUTCTLn bits does not disable the PWM generators and current status sensing circuitry. They continue to run, but no longer control the outputs. When the OUTCTLn bits are cleared, the outputs of the PWM generator become the inputs to the deadtime generators at the beginning of the next PWM cycle. Software can drive the PWM outputs even when PWM enable bit (PWMENx) is set to zero.

MODULUS = 4 PWM VALUE = 2 PWM0 PWM0 PWM1 PWM1 PWM1 WITH DEADTIME PWM1 WITH DEADTIME OUTCTL0 O

### NOTE

Avoid an unexpected deadtime insertion by clearing the OUTn bits before setting and after clearing the OUTCTLn bits.

Figure 15-68. Setting OUT0 with OUTCTL Set in Complementary Mode

| Table 17-4. | SPICR2 | Field | Descriptions |
|-------------|--------|-------|--------------|
|-------------|--------|-------|--------------|

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>XFRW    | <b>Transfer Width</b> — This bit is used for selecting the data transfer width. If 8-bit transfer width is selected, SPIDRL becomes the dedicated data register and SPIDRH is unused. If 16-bit transfer width is selected, SPIDRH and SPIDRL form a 16-bit data register. Please refer to Section 17.3.2.4, "SPI Status Register (SPISR) for information about transmit/receive data handling and the interrupt flag clearing mechanism. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state. 0 8-bit Transfer Width (n = 8) <sup>(1)</sup> 1 16-bit Transfer Width (n = 16) <sup>1</sup> |
| 4<br>MODFEN  | <ul> <li>Mode Fault Enable Bit — This bit allows the MODF failure to be detected. If the SPI is in master mode and MODFEN is cleared, then the SS port pin is not used by the SPI. In slave mode, the SS is available only as an input regardless of the value of MODFEN. For an overview on the impact of the MODFEN bit on the SS port pin configuration, refer to Table 17-3. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state.</li> <li>0 SS port pin is not used by the SPI.</li> <li>1 SS port pin with MODF feature.</li> </ul>                                                  |
| 3<br>BIDIROE | <ul> <li>Output Enable in the Bidirectional Mode of Operation — This bit controls the MOSI and MISO output buffer of the SPI, when in bidirectional mode of operation (SPC0 is set). In master mode, this bit controls the output buffer of the MOSI port, in slave mode it controls the output buffer of the MISO port. In master mode, with SPC0 set, a change of this bit will abort a transmission in progress and force the SPI into idle state.</li> <li>0 Output buffer disabled.</li> <li>1 Output buffer enabled.</li> </ul>                                                                                                                      |
| 1<br>SPISWAI | <ul> <li>SPI Stop in Wait Mode Bit — This bit is used for power conservation while in wait mode.</li> <li>SPI clock operates normally in wait mode.</li> <li>Stop SPI clock generation when in wait mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0<br>SPC0    | <b>Serial Pin Control Bit 0</b> — This bit enables bidirectional pin configurations as shown in Table 17-5. In master mode, a change of this bit will abort a transmission in progress and force the SPI system into idle state.                                                                                                                                                                                                                                                                                                                                                                                                                           |

1. n is used later in this document as a placeholder for the selected transfer width.

### Table 17-5. Bidirectional Pin Configurations

| Pin Mode      | SPC0                     | BIDIROE | MISO                 | MOSI                 |  |  |  |  |  |
|---------------|--------------------------|---------|----------------------|----------------------|--|--|--|--|--|
|               | Master Mode of Operation |         |                      |                      |  |  |  |  |  |
| Normal        | 0                        | Х       | Master In            | Master Out           |  |  |  |  |  |
| Bidirectional | 1                        | 0       | MISO not used by SPI | Master In            |  |  |  |  |  |
|               |                          | 1       |                      | Master I/O           |  |  |  |  |  |
|               | Slave Mode of Operation  |         |                      |                      |  |  |  |  |  |
| Normal        | 0                        | Х       | Slave Out            | Slave In             |  |  |  |  |  |
| Bidirectional | 1                        | 0       | Slave In             | MOSI not used by SPI |  |  |  |  |  |
|               |                          | 1       | Slave I/O            |                      |  |  |  |  |  |

### 17.3.2.5 SPI Data Register (SPIDR = SPIDRH:SPIDRL)

Module Base +0x0004

|       | 7   | 6   | 5             | 4             | 3             | 2     | 1  | 0  |
|-------|-----|-----|---------------|---------------|---------------|-------|----|----|
| R     | R15 | R14 | R13           | R12           | R11           | R10   | R9 | R8 |
| W     | T15 | T14 | T13           | T12           | T11           | T10   | Т9 | Т8 |
| Reset | 0   | 0   | 0             | 0             | 0             | 0     | 0  | 0  |
|       |     | Fiç | gure 17-7. SF | PI Data Regis | ster High (SP | IDRH) |    |    |

Module Base +0x0005

|       | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------|----|----|----|----|----|----|----|----|
| R     | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
| W     | T7 | T6 | T5 | T4 | Т3 | T2 | T1 | Т0 |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Figure 17-8. SPI Data Register Low (SPIDRL)

Read: Anytime; read data only valid when SPIF is set

Write: Anytime

The SPI data register is both the input and output register for SPI data. A write to this register allows data to be queued and transmitted. For an SPI configured as a master, queued data is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag SPTEF in the SPISR register indicates when the SPI data register is ready to accept new data.

Received data in the SPIDR is valid when SPIF is set.

If SPIF is cleared and data has been received, the received data is transferred from the receive shift register to the SPIDR and SPIF is set.

If SPIF is set and not serviced, and a second data value has been received, the second received data is kept as valid data in the receive shift register until the start of another transmission. The data in the SPIDR does not change.

If SPIF is set and valid data is in the receive shift register, and SPIF is serviced before the start of a third transmission, the data in the receive shift register is transferred into the SPIDR and SPIF remains set (see Figure 17-9).

If SPIF is set and valid data is in the receive shift register, and SPIF is serviced after the start of a third transmission, the data in the receive shift register has become invalid and is not transferred into the SPIDR (see Figure 17-10).

### 18.3.2.9 GDU Boost Current Limit Register (GDUBCL)



Figure 18-11. GDU Boost Current Limit Register (GDUBCL)

1. Read: Anytime

Write: Anytime if GWP=0

#### Table 18-12. GDU Boost Current Limit Register Field Descriptions

| Field     | Description                                                                                                                                                                                                          |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GBCL[3:0] | GDU Boost Current Limit Register— These bits are used to adjust the boost coil current limit <sub>ICOIL0,16</sub> on the BST pin. These bits cannot be modified after GWP bit is set. See GDU electrical parameters. |

### 18.3.2.10 GDU Phase Mux Register (GDUPHMUX)



1. Read: Anytime Write: Anytime

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1:0]<br>GPHMUX | GDU Phase Multiplexer — These buffered bits are used to select the voltage which is routed to internal ADC channel. The value written to the GDUPHMUX register does not take effect until the LDOK bit is set and the next PWM reload cycle begins. Reading GDUPHMUX register reads the value in the buffer. It is not necessary the value which is currently used.<br>00 Pin HD selected , $V_{HD}$ / 12 connected to ADC channel<br>01 Pin HS0 selected , $V_{HS0}$ / 6 connected to ADC channel<br>10 Pin HS1 selected , $V_{HS1}$ / 6 connected to ADC channel<br>11 Pin HS2 selected, $V_{HS2}$ / 6 connected to ADC channel |

## 20.4.7.8 Erase Flash Block Command

The Erase Flash Block operation will erase all addresses in a P-Flash or EEPROM block.

 Table 20-48. Erase Flash Block Command FCCOB Requirements

| Register | FCCOB Parameters                                  |                                                   |  |  |  |
|----------|---------------------------------------------------|---------------------------------------------------|--|--|--|
| FCCOB0   | 0x09                                              | Global address [23:16] to<br>identify Flash block |  |  |  |
| FCCOB1   | Global address [15:0] in Flash block to be erased |                                                   |  |  |  |

Upon clearing CCIF to launch the Erase Flash Block command, the Memory Controller will erase the selected Flash block and verify that it is erased. The CCIF flag will set after the Erase Flash Block operation has completed.

| Register | Error Bit | Error Condition                                                                                        |  |
|----------|-----------|--------------------------------------------------------------------------------------------------------|--|
|          |           | Set if CCOBIX[2:0] != 001 at command launch                                                            |  |
|          |           | Set if command not available in current mode (see Table 20-29)                                         |  |
|          | ACCERR    | Set if an invalid global address [23:0] is supplied                                                    |  |
| FSTAT    |           | Set if the supplied P-Flash address is not phrase-aligned or if the EEPROM address is not word-aligned |  |
|          | FPVIOL    | Set if an area of the selected Flash block is protected                                                |  |
|          | MGSTAT1   | Set if any errors have been encountered during the verify operation                                    |  |
|          | MGSTAT0   | Set if any non-correctable errors have been encountered during the verify operation                    |  |

Table 20-49. Erase Flash Block Command Error Handling

### 20.4.7.9 Erase P-Flash Sector Command

The Erase P-Flash Sector operation will erase all addresses in a P-Flash sector.

| Table 20- | 50. Erase | P-Flash | Sector | Command | FCCOB | Requirements |
|-----------|-----------|---------|--------|---------|-------|--------------|
|-----------|-----------|---------|--------|---------|-------|--------------|

| Register | FCCOB Parameters                                                                                                         |                                                                  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|
| FCCOB0   | 0x0A                                                                                                                     | Global address [23:16] to identify<br>P-Flash block to be erased |  |  |  |
| FCCOB1   | Global address [15:0] anywhere within the sector to be erased.<br>Refer to Section 20.1.2.1 for the P-Flash sector size. |                                                                  |  |  |  |

Upon clearing CCIF to launch the Erase P-Flash Sector command, the Memory Controller will erase the selected Flash sector and then verify that it is erased. The CCIF flag will be set after the Erase P-Flash Sector operation has completed.

### 21.4.2.3 Reserved Register



1. Read: Anytime

Write: Only in special mode

### NOTE

This reserved register is designed for factory test purposes only and is not intended for general user access. Writing to this register when in special modes can alter the modules functionality.

### 21.4.2.4 CAN Physical Layer Status Register (CPSR)



Figure 21-5. CAN Physical Layer Status Register (CPSR)

1. Read: Anytime Write: Never

#### Table 21-6. CPSR Register Field Descriptions

| Field  | Description                                                     |
|--------|-----------------------------------------------------------------|
| 7      | CANH Voltage Failure High Status Bit                            |
| CPCHVH | This bit reflects the CANH voltage failure high monitor status. |
|        | 0 Condition V <sub>CANH</sub> < V <sub>H5</sub>                 |
|        | 1 Condition $V_{CANH} \ge V_{H5}$                               |
| 6      | CANH Voltage Failure Low Status Bit                             |
| CPCHVL | This bit reflects the CANH voltage failure low monitor status.  |
|        | 0 Condition $V_{CANU} > V_{UC}$                                 |
|        | 1 Condition $V_{CANH} \le V_{H0}$                               |
| 5      | CANIL Voltage Epilure High Status Bit                           |
|        | This bit reflects the CANL voltage failure high monitor status  |
| CFCLVH |                                                                 |
|        | 0 Condition $V_{CANI} < V_{1.5}$                                |
|        | 1 Condition $V_{CANL} \ge V_{L5}$                               |

#### Chapter 22 Pulse-Width Modulator (S12PWM8B8CV2)

| Register<br>Name        |        | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
|-------------------------|--------|---------|-------------|----------------|---------|---------|---------|---------|---------|
| 0x0006<br>PWMCLKAB<br>1 | R<br>W | PCLKAB7 | PCLKAB6     | PCLKAB5        | PCLKAB4 | PCLKAB3 | PCLKAB2 | PCLKAB1 | PCLKAB0 |
| 0x0007                  | R      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| RESERVED                | W      |         |             |                |         |         |         |         |         |
| 0x0008<br>PWMSCLA       | R<br>W | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| 0x0009<br>PWMSCLB       | R<br>W | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| 0x000A                  | R      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| RESERVED                | W      |         |             |                |         |         |         |         |         |
| 0x000B                  | R      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| RESERVED                | W      |         |             |                |         |         |         |         |         |
| 0x000C                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCN10<br>(2)          | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x000D                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT1 <sup>2</sup>    | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x000E                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT2 <sup>2</sup>    | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x000F                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT3 <sup>2</sup>    | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x0010                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT4 <sup>2</sup>    | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x0011                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT5 <sup>2</sup>    | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x0012                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT6 <sup>2</sup>    | W      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
| 0x0013                  | R      | Bit 7   | 6           | 5              | 4       | 3       | 2       | 1       | Bit 0   |
| PWMCNT7 <sup>2</sup>    | w      | 0       | 0           | 0              | 0       | 0       | 0       | 0       | 0       |
|                         | [      |         | = Unimpleme | ented or Reser | rved    |         |         |         |         |



MC9S12ZVM Family Reference Manual Rev. 2.11

# Appendix E GDU Electrical Specifications

### NOTE

It is necessary to consider the power dissipation of the FET channel versus the power dissipation in the FET-Predriver.

FET-Predriver dissipation is Power VSUP x f(PWM) x C(FET-GATE) FET channel power dissipation is a function of channel current and voltage.

Reducing the RDSON of the external FET to reduce the FET power dissipation increases the FET gate capacitance.

At a certain FET level, further reduction of FET RDSON actually increases overall power consumption because the increased charging and discharging power dissipation due to increased gate capacitance outweighs the FET power reduction due to RDSON reduction.

# E.1 GDU specifications for devices featuring GDU V4 or V6

| 4.85V | <=VDDX,VDDA<=5.15V                                                               |                                    |      |      |      |      |
|-------|----------------------------------------------------------------------------------|------------------------------------|------|------|------|------|
| Num   | Characteristic                                                                   | Symbol                             | Min  | Тур  | Max  | Unit |
| 1     | VSUP Supply range                                                                | V <sub>VSUP</sub>                  | -0.3 | —    | 40   | V    |
| 2a    | VSUP, HD Supply range FETs can be turned on <sup>(1)</sup><br>(normal range)     | V <sub>VSUP</sub> /V <sub>HD</sub> | 7    | 14   | 20   | V    |
| 2b    | VSUP, HD Supply range FETs can be turned on <sup>(2)</sup><br>(extended range)   | V <sub>VSUP</sub> /V <sub>HD</sub> | 7    | 14   | 26.6 | V    |
| 3     | External FET Vgs drive with boost <sup>(3)</sup> (7V < V <sub>RBATP</sub> < 20V) | V <sub>VGS</sub>                   | 9    | 9.6  | 12   | V    |
| 4     | External FET Vgs drive without boost <sup>(4)</sup>                              | V <sub>VGS</sub>                   | 5    | 9.6  | 12   | V    |
| 5     | External FET total gate charge @ 10V <sup>(5)</sup>                              | QG                                 | _    | 75   | —    | nC   |
| 6     | Pull resistance between HGx and HSx                                              | R <sub>HSpul</sub>                 | 60   | 80   | 120  | KΩ   |
| 7     | Pull resistance between LGx and LSx                                              | R <sub>LSpul</sub>                 | 60   | 80   | 120  | KΩ   |
| 8a    | VLS output voltage for Vsup >=12.5V, lout=30mA<br>-40°C < T <sub>j</sub> < 150°C | V <sub>VLS_OUT</sub>               | 10.5 | 11   | 11.5 | V    |
| 8b    | VLS output voltage for Vsup >=12.5V, lout=30mA<br>150°C < T <sub>j</sub> < 175°C | V <sub>VLS_OUT</sub>               | 10.0 | 10.6 | 11.5 | V    |
| 9     | VLS current limit threshold                                                      | I <sub>LIMVLS</sub>                | 60   | 77   | 112  | mA   |
| 10a   | VLS low voltage monitor trippoint assert<br>(GDUV6 with GVLSLVL=1 or GDUV4)      | V <sub>LVLSHA</sub>                | 6.2  | 6.5  | 7    | V    |
| 10b   | VLS low voltage monitor trippoint deassert<br>(GDUV6 with GVLSLVL=1 or GDUV4)    | V <sub>LVLSHD</sub>                | 6.2  | 6.58 | 7    | V    |
| 10c   | VLS low voltage monitor trippoint assert<br>(GDUV6 with GVLSLVL=0)               | V <sub>LVLSLA</sub>                | 5.2  | 5.5  | 6    | V    |
| 10d   | VLS low voltage monitor trippoint deassert<br>(GDUV6 with GVLSLVL=0)             | V <sub>LVLSLD</sub>                | 5.2  | 5.55 | 6    | V    |
| 11a   | HD high voltage monitor assert trippoint low                                     | V <sub>HVHDLA</sub>                | 20   | 21   | 22   | V    |

Table E-1. GDU Electrical Characteristics (Junction Temperature From –40°C To +175°C)



Figure I-6. SPI Slave Timing (CPHA=1)

| Num | C | Characteristic                                                              | Symbol            |                                                              | Unit |                                         |                  |
|-----|---|-----------------------------------------------------------------------------|-------------------|--------------------------------------------------------------|------|-----------------------------------------|------------------|
| Num | C | Characteristic                                                              | Symbol            | Min                                                          | Тур  | Max                                     | Unit             |
| 1   |   | SCK Frequency                                                               | f <sub>sck</sub>  | DC                                                           | _    | 1/4 <sup>(1)</sup>                      | f <sub>bus</sub> |
| 1   |   | SCK Period                                                                  | t <sub>sck</sub>  | 4                                                            |      | ×                                       | t <sub>bus</sub> |
| 2   |   | Enable Lead Time                                                            | t <sub>lead</sub> | 4                                                            | _    | —                                       | t <sub>bus</sub> |
| 3   |   | Enable Lag Time                                                             | t <sub>lag</sub>  | 4                                                            | _    | —                                       | t <sub>bus</sub> |
| 4   |   | Clock (SCK) High or Low Time                                                | t <sub>wsck</sub> | 2t <sub>bus</sub> -<br>(t <sub>rfi</sub> + t <sub>rfo)</sub> | _    | —                                       | ns               |
| 5   |   | Data Setup Time (Inputs)                                                    | t <sub>su</sub>   | 3                                                            | _    | —                                       | ns               |
| 6   |   | Data Hold Time (Inputs)                                                     | t <sub>hi</sub>   | 2                                                            | _    | —                                       | ns               |
| 7   |   | Slave Access Time (time to data active)                                     | t <sub>a</sub>    | —                                                            | _    | 28                                      | ns               |
| 8   |   | Slave MISO Disable Time                                                     | t <sub>dis</sub>  | —                                                            | _    | 26                                      | ns               |
| 9a  |   | Data Valid after SCK Edge (-40°C < T <sub>j</sub> < 150°C)                  | t <sub>vsck</sub> | —                                                            | _    | $23 + 0.5 \cdot t_{bus}$ (2)            | ns               |
| 9b  |   | Data Valid after SCK Edge (150°C <t<sub>j &lt; 175°C)<sup>(1)</sup></t<sub> | t <sub>vsck</sub> | —                                                            | _    | $25 + 0.5 \cdot t_{bus}^{2}$ (2)        | ns               |
| 10a |   | Data Valid after SS fall (-40°C < T <sub>j</sub> < 150°C)                   | t <sub>vss</sub>  | —                                                            | _    | $23 + 0.5 \cdot t_{bus}$ <sup>(2)</sup> | ns               |
| 10b |   | Data Valid after SS fall (150°C < T <sub>j</sub> < 175°C) <sup>(1)</sup>    | t <sub>vss</sub>  | —                                                            | _    | $25 + 0.5 \cdot t_{bus}$ (2)            | ns               |
| 11  |   | Data Hold Time (Outputs)                                                    | t <sub>ho</sub>   | 22                                                           |      | —                                       | ns               |
| 12  |   | Rise and Fall Time Inputs                                                   | t <sub>rfi</sub>  | —                                                            |      | 8                                       | ns               |
| 13  |   | Rise and Fall Time Outputs                                                  | t <sub>rfo</sub>  | —                                                            | _    | 8                                       | ns               |

1.  $f_{bus}$  max is 40MHz at temperatures above  $150^\circ C$ 

2.  $\rm 0.5t_{bus}~$  added due to internal synchronization delay