## E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | S12Z                                                                    |
| Core Size                  | 16-Bit                                                                  |
| Speed                      | 50MHz                                                                   |
| Connectivity               | CANbus, LINbus, SCI, SPI                                                |
| Peripherals                | DMA, POR, PWM, WDT                                                      |
| Number of I/O              | 31                                                                      |
| Program Memory Size        | 64KB (64K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 512 x 8                                                                 |
| RAM Size                   | 4K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 40V                                                              |
| Data Converters            | A/D 9x12b                                                               |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-LQFP Exposed Pad                                                     |
| Supplier Device Package    | 64-HLQFP (10x10)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/s912zvml64f2wkh |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Table 0-1. Revision History

| Date        | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22 MAY2014  | 1.4      | Updated family derivative table for S12ZVML32, S12ZVM32 and S12ZVM16 devices<br>Added 64KB, 32KB and 16KB derivative information to flash module chapter<br>Added pin routing options for S12ZVM32 and S12ZVM16 devices<br>Added HV Phy information for the S12ZVM32 and S12ZVM16 derivatives<br>Updated Part ID assignment table and ordering information for S12ZVM32 and S12ZVM16<br>Corrected PLL VCO maximum frequency specification<br>Changed V <sub>LVLSA</sub> maximum from 7V to 6.9V<br>Added electrical parameter for HD division ratio through the phase multiplexer<br>Corrected preferred VRL reference from VRL_1 to VRL_0<br>Included NVM timing parameters for the S12ZVM32 and S12ZVM16 devices<br>Added GDU S12ZVM32 and S12ZVM16 specific differences and electrical specifications<br>Added references to f <sub>WSTAT</sub><br>Added VDDX short circuit fall back current and temperature/input dependency specs. |
| 22 SEP 2014 | 1.5      | Removed incorrect references to PACLK in TIM chapter<br>Improved clarity of routing options in PIM chapter.<br>Updated S12ZVM- Family derivative table.<br>Added 48LQFP thermal package parameters<br>Extended LINPHY specification range minimum to 5V<br>Updated BKGD pin I/O specification<br>Specified ADC accuracy for a range of VDDA and VREF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20 MAR 2015 | 2.0      | Added ZVMC256 information<br>Added mask set 2N95G information<br>Added more detailed PTU minimum trigger spacing description<br>Updated CPMU, PIM and GDU chapters for ZVMC256<br>Improved CPMU specification clarity (see CPMU revision history)<br>Removed electrical parameter classification<br>Added reset startup timing parameter<br>Updated BATS parameters<br>Extended BKGD V <sub>IL</sub> condition from 3.15V to 3.13V<br>Extended GDU operating range from 26V to 26.6V<br>Temperature sensor output at 150C changed from 2.25V to 2.33V.<br>Added GDU VBS current parameter<br>Updated package thermal information for ZVM32 and ZVM16 parts<br>Added VBG temperature and voltage dependency parameters<br>Added device stop current at 105C.                                                                                                                                                                              |
| 22 APR 2015 | 2.1      | Updated Stop and Wait current parameter values (I <sub>SUPS</sub> , I <sub>SUPW</sub> )<br>Corrected 80LQFP-EP pin name from VSS2 to VSS1<br>Updated ZVMC256 VDDS regulator parameters.<br>Changed PL0 ESD specification<br>Minor corrections to PIM, PMF, SRAM and ADC chapters (see module revision histories)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 27 APR 2015 | 2.2      | Updated Stop current parameter values (I <sub>SUPS</sub> )<br>Updated LINPHY parameter range limit to 5.5V<br>Added more information about VDDS1, VDDS2, SNPS1, SNPS2 to CPMU chapter.<br>Reintroduced EPRES bit for GDU V4<br>Added 80LQFP-EP mechanical package information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| 17.4.6 Error Conditions       | 695 |
|-------------------------------|-----|
| 17.4.7 Low Power Mode Options | 696 |

### Chapter 18 Gate Drive Unit (GDU)

| 18.1 | Differences  | GDUV4 vs GDUV5 vs GDUV6                           | 699 |
|------|--------------|---------------------------------------------------|-----|
|      | 18.1.1 Fe    | eatures                                           | 700 |
|      | 18.1.2 M     | odes of Operation                                 | 701 |
|      | 18.1.3 Bl    | ock Diagram                                       | 702 |
| 18.2 | External Sig | gnal Description                                  | 703 |
|      | 18.2.1 HI    | D — High-Side Drain Connection                    | 703 |
|      | 18.2.2 VI    | BS[2:0] — Bootstrap Capacitor Connection Pins     | 703 |
|      | 18.2.3 HC    | G[2:0] — High-Side Gate Pins                      | 703 |
|      | 18.2.4 HS    | S[2:0] — High-Side Source Pins                    | 703 |
|      | 18.2.5 VI    | LS[2:0] — Voltage Supply for Low-Side Pre-Drivers | 703 |
|      | 18.2.6 LC    | G[2:0] — Low-Side Gate Pins                       | 703 |
|      | 18.2.7 LE    | D[2:0] — Low-Side Gate Pins (only on GDUV6)       | 703 |
| 18.3 | Memory M     | ap and Register Definition                        | 705 |
|      | 18.3.1 Re    | egister Summary                                   | 705 |
|      | 18.3.2 Re    | egister Descriptions                              | 706 |
| 18.4 | Functional 1 | Description                                       | 726 |
|      | 18.4.1 Ge    | eneral                                            | 726 |
|      | 18.4.2 Lo    | ow-Side FET Pre-Drivers                           | 726 |
|      | 18.4.3 Hi    | gh-Side FET Pre-Driver                            | 726 |
|      | 18.4.4 Ch    | harge Pump                                        | 729 |
|      | 18.4.5 De    | esaturation Error                                 | 731 |
|      | 18.4.6 Ph    | nase Comparators                                  | 733 |
|      | 18.4.7 Fa    | ult Protection Features                           | 734 |
|      | 18.4.8 Cu    | urrent Sense Amplifier and Overcurrent Comparator | 738 |
|      | 18.4.9 GI    | DU DC Link Voltage Monitor                        | 738 |
|      | 18.4.10Bc    | bost Converter                                    | 739 |
|      | 18.4.11Int   | terrupts                                          | 740 |
| 18.5 | Application  | 1 Information                                     | 741 |
|      | 18.5.1 FE    | ET Pre-Driver Details                             | 741 |
|      | 18.5.2 GI    | DU Intrinsic Dead Time                            | 742 |
|      | 18.5.3 Ca    | alculation of Bootstrap Capacitor                 | 744 |
|      | 18.5.4 Or    | n Chip GDU tdelon and tdeloff Measurement         | 744 |

# Chapter 19 LIN/HV Physical Layer (S12LINPHYV3)

| 19.1 | Introduction              | 747 |
|------|---------------------------|-----|
|      | 19.1.1 Features           | 748 |
|      | 19.1.2 Modes of Operation | 748 |
|      | 19.1.3 Block Diagram      | 749 |

| MC9S12ZVM | Family                                | Reference | Manual | Rev. 2.11 |
|-----------|---------------------------------------|-----------|--------|-----------|
|           | · · · · · · · · · · · · · · · · · · · |           |        |           |

| Device Level Event  | ТІМО               | PMF                    | PTU          | ADC0      | ADC1      |
|---------------------|--------------------|------------------------|--------------|-----------|-----------|
| commutation_event   | OC0 <sup>(1)</sup> | commutation_event      | —            | _         | —         |
| reload              | —                  | reloada <sup>(2)</sup> | reload       | Restart   | Restart   |
| async_reload —      |                    | async_reload           | async_reload | Seq_abort | Seq_abort |
| trigger_0           | er_0 —             |                        | trigger_0    | Trigger   | _         |
| trigger_1           | ger_1 — —          |                        | trigger_1    | _         | Trigger   |
| glb_ldok — glb_ldok |                    | glb_ldok               | LoadOK       | LoadOK    |           |

Table 1-21. Control Loop Events

1. TIM channel OC0 must be configured to toggle on both edges.

2. PMF events reloadb and reloadc are not connected at device level

Each control loop cycle is started by a PMF **reload** event. The PMF reload event restarts the PTU time base. If the PTU is enabled, the reload is immediately passed through to the ADC and GDU modules.

The PMF generates the **reload** event at the required PWM reload frequency. The PMF reload event causes the PTU time base to restart, to acquire the first trigger times from the list and the ADCs to start loading the ADC conversion command from the Command Sequence List (CSL).

### NOTE

In the PTU there is time window after the **reload** event assertion before the first trigger is permitted. This time can be up to 10 bus cycles.

Subsequent triggers also require a load time of 6 bus clock cycles (one trigger generator enabled) or 10 bus clock cycles (both trigger generators enabled). This defines the minimal spacing between triggers without causing a PTU trigger generator timing error.

In the ADC there is 10 bus cycle maximum time window after the **reload** event assertion to access the first ADC command from the list. In this window the ADC conversion can not be started. If the measurement is control loop related these delays are negligible due to much larger delays in the PWM-GDU-feedback loop.

When the trigger time is encountered the corresponding PTU trigger generates the **trigger\_x** event for the associated ADC. For simultaneous sampling the PTU generates simultaneous **trigger\_x** events for both ADCs. At the **trigger\_x** event the ADC starts the first conversion of the next conversion sequence in the CSL (the first ADC command is already downloaded).

A commutation event is used by the PMF to generate an async\_reload event. The async\_reload is used by the PTU to update lists and re-initialize the trigger lists. If the PTU is enabled the async\_reload is immediately passed through to the ADC.

#### Chapter 6 S12Z Debug (S12ZDBG) Module

Table 6-35. Read or Write Comparison Logic Table

| RWE Bit | RW Bit | RW Signal | Comment    |
|---------|--------|-----------|------------|
| 1       | 1      | 1         | Read match |

### 6.3.2.19 Debug Comparator C Address Register (DBGCAH, DBGCAM, DBGCAL)



Figure 0-21. Debug Comparator C Address Re

Read: Anytime.

Write: If DBG not armed and PTACT is clear.

#### Table 6-36. DBGCAH, DBGCAM, DBGCAL Field Descriptions

| Field                     | Description                                                                                                                                                                                                                                                                                                 |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23–16<br>DBGCA<br>[23:16] | <ul> <li>Comparator Address Bits [23:16]— These comparator address bits control whether the comparator compares the address bus bits [23:16] to a logic one or logic zero.</li> <li>Compare corresponding address bit to a logic zero</li> <li>Compare corresponding address bit to a logic one</li> </ul>  |
| 15–0<br>DBGCA<br>[15:0]   | <ul> <li>Comparator Address Bits[15:0]— These comparator address bits control whether the comparator compares the address bus bits [15:0] to a logic one or logic zero.</li> <li>0 Compare corresponding address bit to a logic zero</li> <li>1 Compare corresponding address bit to a logic one</li> </ul> |

Chapter 9 Analog-to-Digital Converter (ADC12B\_LBA)

### 9.5.2 Register Descriptions

This section describes in address order all the ADC12B\_LBA registers and their individual bits.

### 9.5.2.1 ADC Control Register 0 (ADCCTL\_0)

Module Base + 0x0000



Figure 9-4. ADC Control Register 0 (ADCCTL\_0)

Read: Anytime

Write:

- Bits ADC\_EN, ADC\_SR, FRZ\_MOD and SWAI writable anytime
- Bits MOD\_CFG, STR\_SEQA and ACC\_CFG[1:0] writable if bit ADC\_EN clear or bit SMOD\_ACC set

| Field         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15<br>ADC_EN  | <ul> <li>ADC Enable Bit — This bit enables the ADC (e.g. sample buffer amplifier etc.) and controls accessibility of ADC register bits. When this bit gets cleared any ongoing conversion sequence will be aborted and pending results or the result of current conversion gets discarded (not stored). The ADC cannot be re-enabled before any pending action or action in process is finished or aborted, which could take up to a maximum latency time of t<sub>DISABLE</sub> (see device reference manual for more details).</li> <li>Because internal components of the ADC are turned on/off with this bit, the ADC requires a recovery time period (t<sub>REC</sub>) after ADC is enabled until the first conversion can be launched via a trigger.</li> <li>ADC disabled.</li> <li>ADC enabled.</li> </ul>                                                                      |
| 14<br>ADC_SR  | ADC Soft-Reset — This bit causes an ADC Soft-Reset if set after a severe error occurred (see list of severe errors in Section 9.5.2.9, "ADC Error Interrupt Flag Register (ADCEIF) that causes the ADC to cease operation). It clears all overrun flags and error flags and forces the ADC state machine to its idle state. It also clears the Command Index Register, the Result Index Register, and the CSL_SEL and RVL_SEL bits (to be ready for a new control sequence to load new command and start execution again from top of selected CSL). A severe error occurs if an error flag is set which cause the ADC to cease operation. In order to make the ADC operational again an ADC Soft-Reset must be issued. Once this bit is set it can not be cleared by writing any value. It is cleared only by ADC hardware after the Soft-Reset has been executed. 0 No ADC Soft-Reset. |
| 13<br>FRZ_MOD | <ul> <li>Freeze Mode Configuration — This bit influences conversion flow during Freeze Mode.</li> <li>0 ADC continues conversion in Freeze Mode.</li> <li>1 ADC freezes the conversion at next conversion boundary at Freeze Mode entry.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 12<br>SWAI    | <ul> <li>Wait Mode Configuration — This bit influences conversion flow during Wait Mode.</li> <li>ADC continues conversion in Wait Mode.</li> <li>ADC halts the conversion at next conversion boundary at Wait Mode entry.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

#### Table 9-3. ADCCTL\_0 Field Descriptions

- Three complementary pairs and zero independent PWM outputs
- Zero complementary pairs and six independent PWM outputs

All PWM outputs can be generated from the same counter, or each pair can have its own counter for three independent PWM frequencies. Complementary operation permits programmable deadtime insertion, distortion correction through current sensing by software, and separate top and bottom output polarity control. Each counter value is programmable to support a continuously variable PWM frequency. Both edge- and center-aligned synchronous pulse width-control and full range modulation from 0 percent to 100 percent, are supported. The PMF is capable of controlling most motor types: AC induction motors (ACIM), both brushless (BLDC) and brush DC motors (BDC), switched (SRM) and variable reluctance motors (VRM), and stepper motors.

### 15.1.1 Features

- Three complementary PWM signal pairs, or six independent PWM signals
- Edge-aligned or center-aligned mode
- Features of complementary channel operation:
  - Deadtime insertion
  - Separate top and bottom pulse width correction via current status inputs or software
  - Three variants of PWM output:
    - Asymmetric in center-aligned mode
    - Variable edge placement in edge-aligned mode
    - Double switching in center-aligned mode
- Three 15-bit counters based on core clock
- Separate top and bottom polarity control
- Half-cycle reload capability
- Integral reload rates from 1 to 16
- Programmable fault protection
- Link to timer output compare for 6-step BLDC commutation support with optional counter restart Reload overrun interrupt
- PWM compare output polarity control Software-controlled PWM outputs, complementary or independent

### 15.1.2 Modes of Operation

Care must be exercised when using this module in the modes listed in Table 15-4. Some applications require regular software updates for proper operation. Failure to do so could result in destroying the hardware setup. Because of this, PWM outputs are placed in their inactive states in STOP mode, and optionally under WAIT and FREEZE modes. PWM outputs will be reactivated (assuming they were active to begin with) when these modes are exited.

### 15.1.3 Block Diagram

Figure 15-1 provides an overview of the PMF module.



Figure 15-1. PMF Block Diagram

buffered mode. In addition, if restart is enabled (RSTRTx=1), the commutation event generates both "PWM reload event" and "PWM reload-is-asynchronous event" simultaneously.

## 15.2.6 Commutation Event Edge Select Signal — async\_event\_edge\_sel[1:0]

These device-internal PMF input signals select the active edge for the async\_event input. Refer to the device overview section to determine if the selection is user configurable or tied constant at integration level.

| async_event_edge-sel[1:0] | async_event active edge |
|---------------------------|-------------------------|
| 00                        | direct input            |
| 01                        | rising edge             |
| 10                        | falling edge            |
| 11                        | both edges              |

Table 15-5. Commutation Event Edge Selection

### 15.2.7 PWM Reload Event Signals — pmf\_reloada,b,c

These device-internal PMF output signals assert once per control cycle and can serve as triggers for other implemented IP modules. Signal pmf\_reloadb and pmf\_reloadc are related to time base B and C, respectively, while signal pmf\_reloada is off out of reset and can be programmed for time base A, B, or C. Refer to the device overview section to determine the signal connections.

### 15.2.8 PWM Reload-Is-Asynchronous Signal — pmf\_reload\_is\_async

This device-internal PMF output signal serves as a qualifier to the PMF reload event signal pmf\_reloada. Whenever the async\_event signal causes pmf\_reloada output to assert also the pmf\_reload\_is\_async output asserts for the same duration, except if asynchronous event and generated PWM reload event occur in the same cycle.

### 16.3.2.9 SCI Data Registers (SCIDRH, SCIDRL)

Module Base + 0x0006



Figure 16-12. SCI Data Registers (SCIDRH)

Module Base + 0x0007

|       | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------|----|----|----|----|----|----|----|----|
| R     | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |
| W     | T7 | Т6 | T5 | T4 | Т3 | T2 | T1 | T0 |
| Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Figure 16-13. SCI Data Registers (SCIDRL)

Read: Anytime; reading accesses SCI receive data register

Write: Anytime; writing accesses SCI transmit data register; writing to R8 has no effect

#### NOTE

The reserved bit SCIDRH[2:0] are designed for factory test purposes only, and are not intended for general user access. Writing to these bit is possible when in special mode and can alter the modules functionality.

Table 16-13. SCIDRH and SCIDRL Field Descriptions

| Field                             | Description                                                                                                                                                               |
|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCIDRH<br>7<br>R8                 | <b>Received Bit 8</b> — R8 is the ninth data bit received when the SCI is configured for 9-bit data format (M = 1).                                                       |
| SCIDRH<br>6<br>T8                 | <b>Transmit Bit 8</b> — T8 is the ninth data bit transmitted when the SCI is configured for 9-bit data format (M = 1).                                                    |
| SCIDRL<br>7:0<br>R[7:0]<br>T[7:0] | <ul> <li>R7:R0 — Received bits seven through zero for 9-bit or 8-bit data formats</li> <li>T7:T0 — Transmit bits seven through zero for 9-bit or 8-bit formats</li> </ul> |

### NOTE

If the value of T8 is the same as in the previous transmission, T8 does not have to be rewritten. The same value is transmitted until T8 is rewritten

In 8-bit data format, only SCI data register low (SCIDRL) needs to be accessed.

1. The address bit identifies the frame as an address character. See Section 16.4.6.6, "Receiver Wakeup".

### 16.4.4 Baud Rate Generation

A 16-bit modulus counter in the two baud rate generator derives the baud rate for both the receiver and the transmitter. The value from 0 to 65535 written to the SBR15:SBR0 bits determines the baud rate. The value from 0 to 4095 written to the SBR15:SBR4 bits determines the baud rate clock with SBR3:SBR0 for fine adjust. The SBR bits are in the SCI baud rate registers (SCIBDH and SCIBDL) for both transmit and receive baud generator. The baud rate clock is synchronized with the bus clock and drives the receiver. The baud rate clock divided by 16 drives the transmitter. The receiver has an acquisition rate of 16 samples per bit time.

Baud rate generation is subject to one source of error:

• Integer division of the bus clock may not give the exact target frequency.

Table 16-16 lists some examples of achieving target baud rates with a bus clock frequency of 25 MHz.

#### When IREN = 0 then,

SCI baud rate = SCI bus clock / (SCIBR[15:0])

| Bits<br>SBR[15:0] | Receiver <sup>(1)</sup><br>Clock (Hz) | Transmitter <sup>(2)</sup><br>Clock (Hz) | Target<br>Baud Rate | Error<br>(%) |
|-------------------|---------------------------------------|------------------------------------------|---------------------|--------------|
| 109               | 3669724.8                             | 229,357.8                                | 230,400             | .452         |
| 217               | 1843318.0                             | 115,207.4                                | 115,200             | .006         |
| 651               | 614439.3                              | 38,402.5                                 | 38,400              | .006         |
| 1302              | 307219.7                              | 19,201.2                                 | 19,200              | .006         |
| 2604              | 153,609.8                             | 9600.6                                   | 9,600               | .006         |
| 5208              | 76,804.9                              | 4800.3                                   | 4,800               | .006         |
| 10417             | 38,398.8                              | 2399.9                                   | 2,400               | .003         |
| 20833             | 19,200.3                              | 1200.02                                  | 1,200               | .00          |
| 41667             | 9599.9                                | 600.0                                    | 600                 | .00          |
| 65535             | 6103.6                                | 381.5                                    |                     |              |

Table 16-16. Baud Rates (Example: Bus Clock = 25 MHz)

1. 16x faster then baud rate

2. divide 1/16 form transmit baud generator

Chapter 18 Gate Drive Unit (GDU)

| Feature                                                                    | GDU V4                                                 | GDU V5                  | GDU V6                                              |
|----------------------------------------------------------------------------|--------------------------------------------------------|-------------------------|-----------------------------------------------------|
| On chip bootstrap diode                                                    | not available, off<br>chip bootstrap diode<br>required | available               | not available, off chip bootstrap diode<br>required |
| Desaturation filter bits<br>GDSFLS/GDSFHS                                  | not available                                          | available               | available                                           |
| Fault[3] output to PMF                                                     | driven by GLVLSIF                                      | driven by GLVLSF        | driven by GLVLSF                                    |
| Fault[4] output to PMF                                                     | driven by GHHDIF                                       | driven by GHHDF         | driven by GHHDF                                     |
| Low-side drivers on or off out of reset dependent on NVM option            | available <sup>1.</sup>                                | available <sup>1.</sup> | available                                           |
| additional drain connections<br>LD[2:0] to external low-side power<br>FETs | not available                                          | not available           | available                                           |
| Control bits GSRMOD1/0 for SR motor drive                                  | not available                                          | not available           | available                                           |

#### Table 18-2. GDUV4/V5/V6 Differences<sup>(1)</sup>

1. Refer to device overview for mask set / GDU version info.

The GDU module is a Field Effect Transistor (FET) pre-driver designed for three phase motor control applications.

### 18.1.1 Features

The GDU module includes these distinctive features:

- 11V voltage regulator for FET pre-drivers
- Boost converter option for low supply voltage condition
- 3-phase bridge FET pre-drivers
- Bootstrap circuit for high-side FET pre-drivers with external bootstrap capacitor
- Charge pump for static high-side driver operation
- Phase voltage measurement with internal ADC
- Two low-side current measurement amplifiers for DC phase current measurement
- Phase comparators for BEMF zero crossing detection in sensorless BLDC applications
- Voltage measurement on HD pin (DC-Link voltage) with internal ADC
- Desaturation comparator for high-side drivers and low-side drivers protection
- Undervoltage detection on FET pre-driver supply pin VLS
- Two overcurrent comparators with programmable voltage threshold
- Overvoltage detection on 3-phase bridge supply HD pin

| Field     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>GCPE | <ul> <li>GDU Charge Pump Enable — This bit enables the charge pump. This bit cannot be modified after GWP bit is set. See Section 18.4.4, "Charge Pump</li> <li>0 Charge pump is disabled</li> <li>1 Charge pump is enabled</li> </ul>                                                                                                                                                                                                                             |
| 0<br>GFDE | <ul> <li>GDU FET Pre-Driver Enable — This bit enables the low-side and high-side FET pre-drivers. It must also be set in order to use the boost converter and the current sense amplifiers. This bit cannot be modified after GWP bit is set. See Section 18.4.2, "Low-Side FET Pre-Drivers and Section 18.4.3, "High-Side FET Pre-Driver.</li> <li>0 Low-side and high-side drivers are disabled</li> <li>1 Low-side and high-side drivers are enabled</li> </ul> |
|           | NOTE                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | It is not allowed to set and clear GFDE bit periodically in order<br>to switch on and off the FET pre-drivers. In order to switch on<br>and off the FET pre-drivers the PMF module has to be used to<br>mask and un-mask the PWM channels.                                                                                                                                                                                                                         |

#### Table 18-3. GDUE Register Field Description

| GBOCD[4:0] | f <sub>вооsт</sub>          |
|------------|-----------------------------|
| 00000      | f <sub>BUS</sub> / 4        |
| 00001      | f <sub>BUS</sub> /4         |
| 00010      | f <sub>BUS</sub> /4         |
| 00011      | f <sub>BUS</sub> / 4        |
| 00100      | f <sub>BUS</sub> /4         |
| 00101      | f <sub>BUS</sub> / 4        |
| 00110      | f <sub>BUS</sub> / 6        |
| 00111      | f <sub>BUS</sub> / 6        |
| 01000      | f <sub>BUS</sub> /8         |
| 01001      | f <sub>BUS</sub> /8         |
| 01010      | <b>f<sub>BUS</sub> / 10</b> |
| 01011      | <b>f<sub>BUS</sub> / 10</b> |
| 01100      | f <sub>BUS</sub> / 12       |
| 01101      | f <sub>BUS</sub> / 12       |
| 01110      | f <sub>BUS</sub> / 14       |
| 01111      | f <sub>BUS</sub> / 14       |
| 10000      | <b>f<sub>BUS</sub> / 16</b> |
| 10001      | f <sub>BUS</sub> / 24       |
| 10010      | f <sub>BUS</sub> / 32       |
| 10011      | f <sub>BUS</sub> / 48       |
| 10100      | f <sub>BUS</sub> / 64       |
| 10101      | f <sub>BUS</sub> / 96       |
| 10110      | f <sub>BUS</sub> / 100      |
| 10111      | f <sub>BUS</sub> / 128      |
| 11000      | f <sub>BUS</sub> / 192      |
| 11001      | f <sub>BUS</sub> / 200      |
| 11010      | f <sub>BUS</sub> / 256      |

Table 18-11. Boost Option Clock Divider Factors k =  $f_{BUS} / f_{BOOST}$ 

The FCLKDIV register should never be written while a Flash command is executing (CCIF=0).

| Field            | Description                                                                                                                                                                                                                                                                                                                        |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>FDIVLD      | Clock Divider Loaded<br>0 FCLKDIV register has not been written since the last reset<br>1 FCLKDIV register has been written since the last reset                                                                                                                                                                                   |
| 6<br>FDIVLCK     | <ul> <li>Clock Divider Locked</li> <li>FDIV field is open for writing</li> <li>FDIV value is locked and cannot be changed. Once the lock bit is set high, only reset can clear this bit and restore writability to the FDIV field in normal mode.</li> </ul>                                                                       |
| 5–0<br>FDIV[5:0] | <b>Clock Divider Bits</b> — FDIV[5:0] must be set to effectively divide BUSCLK down to 1 MHz to control timed events during Flash program and erase algorithms. Table 20-8 shows recommended values for FDIV[5:0] based on the BUSCLK frequency. Please refer to Section 20.4.5, "Flash Command Operations," for more information. |

#### Table 20-7. FCLKDIV Field Descriptions

| BUSCLK<br>(M       | FDIV[5:0]          | BUSCLK I<br>(M | FDIV[5:0]        |                  |      |
|--------------------|--------------------|----------------|------------------|------------------|------|
| MIN <sup>(1)</sup> | MAX <sup>(2)</sup> |                | MIN <sup>1</sup> | MAX <sup>2</sup> |      |
| 1.0                | 1.6                | 0x00           | 26.6             | 27.6             | 0x1A |
| 1.6                | 2.6                | 0x01           | 27.6             | 28.6             | 0x1B |
| 2.6                | 3.6                | 0x02           | 28.6             | 29.6             | 0x1C |
| 3.6                | 4.6                | 0x03           | 29.6             | 30.6             | 0x1D |
| 4.6                | 5.6                | 0x04           | 30.6             | 31.6             | 0x1E |
| 5.6                | 6.6                | 0x05           | 31.6             | 32.6             | 0x1F |
| 6.6                | 7.6                | 0x06           | 32.6             | 33.6             | 0x20 |
| 7.6                | 8.6                | 0x07           | 33.6             | 34.6             | 0x21 |
| 8.6                | 9.6                | 0x08           | 34.6             | 35.6             | 0x22 |
| 9.6                | 10.6               | 0x09           | 35.6             | 36.6             | 0x23 |
| 10.6               | 11.6               | 0x0A           | 36.6             | 37.6             | 0x24 |
| 11.6               | 12.6               | 0x0B           | 37.6             | 38.6             | 0x25 |
| 12.6               | 13.6               | 0x0C           | 38.6             | 39.6             | 0x26 |
| 13.6               | 14.6               | 0x0D           | 39.6             | 40.6             | 0x27 |
| 14.6               | 15.6               | 0x0E           | 40.6             | 41.6             | 0x28 |
| 15.6               | 16.6               | 0x0F           | 41.6             | 42.6             | 0x29 |
| 16.6               | 17.6               | 0x10           | 42.6             | 43.6             | 0x2A |
| 17.6               | 18.6               | 0x11           | 43.6             | 44.6             | 0x2B |

#### Table 20-8. FDIV values for various BUSCLK Frequencies

|                            |                   | EEPROM                      |         |                 |                            |  |  |  |  |
|----------------------------|-------------------|-----------------------------|---------|-----------------|----------------------------|--|--|--|--|
| Program Flash              | Read              | Margin<br>Read <sup>2</sup> | Program | Sector<br>Erase | Mass<br>Erase <sup>2</sup> |  |  |  |  |
| Read                       | OK <sup>(1)</sup> | OK                          | OK      | OK              |                            |  |  |  |  |
| Margin Read <sup>(2)</sup> |                   |                             |         |                 |                            |  |  |  |  |
| Program                    |                   |                             |         |                 |                            |  |  |  |  |
| Sector Erase               |                   |                             |         |                 |                            |  |  |  |  |
| Mass Erase <sup>(3)</sup>  |                   |                             |         |                 | OK                         |  |  |  |  |

Table 20-32. Allowed P-Flash and EEPROM Simultaneous Operations on a single hardblock

 Strictly speaking, only one read of either the P-Flash or EEPROM can occur at any given instant, but the memory controller will transparently arbitrate P-Flash and EEPROM accesses giving uninterrupted read access whenever possible.

- 2. A 'Margin Read' is any read after executing the margin setting commands 'Set User Margin Level' or 'Set Field Margin Level' with anything but the 'normal' level specified. See the Note on margin settings in Section 20.4.7.12 and Section 20.4.7.13.
- 3. The 'Mass Erase' operations are commands 'Erase All Blocks' and 'Erase Flash Block'

### 20.4.7 Flash Command Description

This section provides details of all available Flash commands launched by a command write sequence. The ACCERR bit in the FSTAT register will be set during the command write sequence if any of the following illegal steps are performed, causing the command not to be processed by the Memory Controller:

- Starting any command write sequence that programs or erases Flash memory before initializing the FCLKDIV register
- Writing an invalid command as part of the command write sequence
- For additional possible errors, refer to the error handling table provided for each command

If a Flash block is read during execution of an algorithm (CCIF = 0) on that same block, the read operation may return invalid data resulting in an illegal access (as described on Section 20.4.6).

If the ACCERR or FPVIOL bits are set in the FSTAT register, the user must clear these bits before starting any command write sequence (see Section 20.3.2.7).

A Flash word or phrase must be in the erased state before being programmed. Cumulative programming of bits within a Flash word or phrase is not allowed.

### NOTE

Changing the PWM output mode from left aligned to center aligned output (or vice versa) while channels are operating can cause irregularities in the PWM output. It is recommended to program the output mode before enabling the PWM channel.



Figure 22-17. PWM Left Aligned Output Waveform

To calculate the output frequency in left aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by the value in the period register for that channel.

- PWMx Frequency = Clock (A, B, SA, or SB) / PWMPERx
- PWMx Duty Cycle (high time as a% of period):
  - Polarity = 0 (PPOLx = 0)

Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100%

— Polarity = 1 (PPOLx = 1)

Duty Cycle = [PWMDTYx / PWMPERx] \* 100%

As an example of a left aligned output, consider the following case:

Clock Source = bus clock, where bus clock = 10 MHz (100 ns period)

PPOLx = 0 PWMPERx = 4 PWMDTYx = 1 PWMx Frequency = 10 MHz/4 = 2.5 MHz PWMx Period = 400 ns PWMx Duty Cycle = 3/4 \*100% = 75%

The output waveform generated is shown in Figure 22-18.





#### Appendix A MCU Electrical Specifications

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise.

For better immunity to ESD events, the PCB test point for the BST pin should be located at a distance from the device to increase the track length to the BST pin, but the diode should be located close to the device. This may require a track branch on the PCB to ensure that the test point is further away from the device than the diode.

| Model                         | Spec        | Description                                      | Symbol | Value       | Unit |
|-------------------------------|-------------|--------------------------------------------------|--------|-------------|------|
| Human Body                    | JESD22-A114 | Series Resistance                                | R      | 1500        | Ω    |
|                               |             | Storage Capacitance                              | С      | 100         | pF   |
|                               |             | Number of Pulses per pin<br>positive<br>negative | -      | -<br>1<br>1 |      |
| Charged-                      | JESD22-C101 | Series Resistance                                | R      | 0           | Ω    |
| Device                        |             | Storage Capacitance                              | С      | 4           | pF   |
| Latch-up for 5V<br>GPIOs      |             | Minimum Input Voltage Limit                      |        | -2.5        | V    |
|                               |             | Maximum Input Voltage Limit                      |        | +7.5        | V    |
| Latch-up for HD,              |             | Minimum Input Voltage Limit                      |        | -7          | V    |
| VCP, BST, LIN,<br>BCTL, BCTLC |             | Maximum Input Voltage Limit                      |        | +27         | V    |
| Latch-up for                  |             | Minimum Input Voltage Limit                      |        | -7          | V    |
| CANH,CANL,<br>SPLIT           |             | Maximum Input Voltage Limit                      |        | +21         | V    |
| Latch-up for                  |             | Minimum Input Voltage Limit                      |        | -5          | V    |
| HG,HS                         |             | Maximum Input Voltage Limit (VBS=10V)            |        | 15          | V    |
| Latch-up for                  |             | Minimum Input Voltage Limit                      |        | -5          | V    |
| LG,LS, LD                     |             | Maximum Input Voltage Limit (VLS=10V)            |        | 15          | V    |

| Table A-3. | ESD | and | Latch-up | Test | Conditions |
|------------|-----|-----|----------|------|------------|
|            | LOD | ana | Laton-up | 1031 | Conditions |

#### Table A-4. ESD Protection and Latch-up Characteristics

| Num | С | Rating                                                                                                                   | Symbol                                                   | Min                  | Max         | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|-------------|------|
| 1   |   | Human Body Model (HBM):<br>- LIN versus LGND<br>- CANH, CANL, SPLIT, PL0<br>- All other pins                             | V <sub>HBM</sub><br>V <sub>HBM</sub><br>V <sub>HBM</sub> | +/-6<br>+/-4<br>+/-2 | -<br>-<br>- | ΚV   |
| 2   |   | Charged-Device Model (CDM): Corner Pins                                                                                  | V <sub>CDM</sub>                                         | +/-750               | -           | V    |
| 3   |   | Charged-Device Model (CDM): All other pins                                                                               | V <sub>CDM</sub>                                         | +/-500               | -           | V    |
| 4   |   | Direct Contact Discharge IEC61000-4-2 with and with out 220pF capacitor (R=330, C=150pF):<br>LIN versus LGND, CANH, CANL | V <sub>ESDIEC</sub>                                      | +/-6                 | -           | KV   |

## M.4 0x0100-0x017F S12ZDBG

| Address           | Name        |        | Bit 7               | 6      | 5                  | 4                    | 3       | 2                | 1        | Bit 0  |
|-------------------|-------------|--------|---------------------|--------|--------------------|----------------------|---------|------------------|----------|--------|
| 0x0103            | DBGTCRL     | R<br>W | 0                   | 0      | 0                  | PREND <sup>(1)</sup> | DSTAMP  | PDOE             | PROFILE  | STAMP  |
| 0x0104            | DBGTBH      | R<br>W | Bit 15              | Bit 14 | Bit 13             | Bit 12               | Bit 11  | Bit 10           | Bit 9    | Bit 8  |
| 0x0105            | DBGTBL<br>2 | R<br>W | Bit 7               | Bit 6  | Bit 5              | Bit 4                | Bit 3   | Bit 2            | Bit 1    | Bit 0  |
| 0x0106            | DBGCNT<br>2 | R<br>W | 0                   |        |                    |                      | CNT     |                  |          |        |
| 0x0107            | DBGSCR1     | R<br>W | C3SC1               | C3SC0  | C2SC1 <sup>2</sup> | C2SC0 <sup>2</sup>   | C1SC1   | C1SC0            | C0SC1    | C0SC0  |
| 0x0108            | DBGSCR2     | R<br>W | C3SC1               | C3SC0  | C2SC1 <sup>2</sup> | C2SC0 <sup>2</sup>   | C1SC1   | C1SC0            | C0SC1    | C0SC0  |
| 0x0109            | DBGSCR3     | R<br>W | C3SC1               | C3SC0  | C2SC1 <sup>2</sup> | C2SC0 <sup>2</sup>   | C1SC1   | C1SC0            | C0SC1    | C0SC0  |
| 0x010A            | DBGEFR      | R<br>W | PTBOVF <sup>2</sup> | TRIGF  | 0                  | EEVF                 | ME3     | ME2 <sup>2</sup> | ME1      | ME0    |
| 0x010B            | DBGSR       | R<br>W | TBF <sup>2</sup>    | 0      | 0                  | PTACT <sup>2</sup>   | 0       | SSF2             | SSF1     | SSF0   |
| 0x010C-<br>0x010F | Reserved    | R<br>W | 0                   | 0      | 0                  | 0                    | 0       | 0                | 0        | 0      |
| 0x0110            | DBGACTL     | R<br>W | 0                   | NDB    | INST               | 0                    | RW      | RWE              | reserved | COMPE  |
| 0x0111-<br>0x0114 | Reserved    | R<br>W | 0                   | 0      | 0                  | 0                    | 0       | 0                | 0        | 0      |
| 0x0115            | DBGAAH      | R<br>W |                     |        |                    | DBGAA                | [23:16] |                  |          |        |
| 0x0116            | DBGAAM      | R<br>W |                     |        |                    | DBGA                 | A[15:8] |                  |          |        |
| 0x0117            | DBGAAL      | R<br>W |                     |        |                    | DBGA                 | A[7:0]  |                  |          |        |
| 0x0118            | DBGAD0      | R<br>W | Bit 31              | 30     | 29                 | 28                   | 27      | 26               | 25       | Bit 24 |
| 0x0119            | DBGAD1      | R<br>W | Bit 23              | 22     | 21                 | 20                   | 19      | 18               | 17       | Bit 16 |
| 0x011A            | DBGAD2      | R<br>W | Bit 15              | 14     | 13                 | 12                   | 11      | 10               | 9        | Bit 8  |
| 0x011B            | DBGAD3      | R<br>W | Bit 7               | 6      | 5                  | 4                    | 3       | 2                | 1        | Bit 0  |

### M.18 0x0700-0x0707 SCI0

| Address | Name    |   | Bit 7 | 6  | 5  | 4  | 3  | 2  | 1  | Bit 0 |
|---------|---------|---|-------|----|----|----|----|----|----|-------|
| 0x0706  | SCI0DRH | R | R8    | Т8 | 0  | 0  | 0  | 0  | 0  | 0     |
|         |         | W |       |    |    |    |    |    |    |       |
|         |         | - |       | -  |    |    |    |    |    |       |
| 0x0707  | SCI0DRL | R | R7    | R6 | R5 | R4 | R3 | R2 | R1 | R0    |
|         |         | W | T7    | T6 | T5 | T4 | Т3 | T2 | T1 | Т0    |

1 These registers are accessible if the AMAP bit in the SCISR2 register is set to zero.

2 These registers are accessible if the AMAP bit in the SCISR2 register is set to one.

### M.19 0x0710-0x0717 SCI1

| Address | Name                  |        | Bit 7    | 6        | 5        | 4        | 3        | 2        | 1        | Bit 0    |
|---------|-----------------------|--------|----------|----------|----------|----------|----------|----------|----------|----------|
| 0x0710  | SCI1BDH <sup>1</sup>  | R<br>W | SBR15    | SBR14    | SBR13    | SBR12    | SBR11    | SBR10    | SBR9     | SBR8     |
| 0x0711  | SCI1BDL <sup>1</sup>  | R<br>W | SBR7     | SBR6     | SBR5     | SBR4     | SBR3     | SBR2     | SBR1     | SBR0     |
| 0x0712  | SCI1CR1 <sup>1</sup>  | R<br>W | LOOPS    | SCISWAI  | RSRC     | М        | WAKE     | ILT      | PE       | PT       |
| 0x0710  | SCI1ASR1 <sup>2</sup> | R<br>W | RXEDGIF  | 0        | 0        | 0        | 0        | BERRV    | BERRIF   | BKDIF    |
| 0x0711  | SCI1ACR1 <sup>2</sup> | R<br>W | RXEDGIE  | 0        | 0        | 0        | 0        | 0        | BERRIE   | BKDIE    |
| 0x0712  | SCI1ACR2 <sup>2</sup> | R<br>W | IREN     | TNP1     | TNP0     | 0        | 0        | BERRM1   | BERRM0   | BKDFE    |
| 0x0713  | SCI1CR2               | R<br>W | TIE      | TCIE     | RIE      | ILIE     | TE       | RE       | RWU      | SBK      |
| 0x0714  | SCI1SR1               | R<br>W | TDRE     | TC       | RDRF     | IDLE     | OR       | NF       | FE       | PF       |
| 0x0715  | SCI1SR2               | R<br>W | AMAP     | 0        | 0        | TXPOL    | RXPOL    | BRK13    | TXDIR    | RAF      |
| 0x0716  | SCI1DRH               | R<br>W | R8       | Т8       | 0        | 0        | 0        | 0        | 0        | 0        |
| 0x0717  | SCI1DRL               | R<br>W | R7<br>T7 | R6<br>T6 | R5<br>T5 | R4<br>T4 | R3<br>T3 | R2<br>T2 | R1<br>T1 | R0<br>T0 |

1 These registers are accessible if the AMAP bit in the SCISR2 register is set to zero.

2 These registers are accessible if the AMAP bit in the SCISR2 register is set to one.