



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Discontinued at Digi-Key                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART                    |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                            |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                          |
| Data Converters            | A/D 4x12b; D/A 1x12b                                                  |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-TQFP                                                               |
| Supplier Device Package    | 48-TQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32g222f32-qfp48t |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.1.14 Universal Asynchronous Receiver/Transmitter (UART)

The Universal Asynchronous serial Receiver and Transmitter (UART) is a very flexible serial I/O module. It supports full- and half-duplex asynchronous UART communication.

## 3.1.15 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/ s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption.

# 3.1.16 Timer/Counter (TIMER)

The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications.

## 3.1.17 Real Time Counter (RTC)

The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down.

### 3.1.18 Low Energy Timer (LETIMER)

The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC.

#### 3.1.19 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3.

## 3.1.20 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

## 3.1.21 Voltage Comparator (VCMP)

The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

#### 3.1.22 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals.

## 3.1.23 Digital to Analog Converter (DAC)

The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single-ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output.

# 3.2.5 EFM32G232

The features of the EFM32G232 is a subset of the feature set described in the EFM32G Reference Manual. The following table describes device specific implementation of the features.

| Module    | Configuration                            | Pin Connections                               |
|-----------|------------------------------------------|-----------------------------------------------|
| Cortex-M3 | Full configuration                       | NA                                            |
| DBG       | Full configuration                       | DBG_SWCLK, DBG_SWDIO, DBG_SWO                 |
| MSC       | Full configuration                       | NA                                            |
| DMA       | Full configuration                       | NA                                            |
| RMU       | Full configuration                       | NA                                            |
| EMU       | Full configuration                       | NA                                            |
| СМU       | Full configuration                       | CMU_OUT0, CMU_OUT1                            |
| WDOG      | Full configuration                       | NA                                            |
| PRS       | Full configuration                       | NA                                            |
| I2C0      | Full configuration                       | 12C0_SDA, 12C0_SCL                            |
| USART0    | Full configuration with IrDA             | US0_TX, US0_RX. US0_CLK, US0_CS               |
| USART1    | Full configuration                       | US1_TX, US1_RX, US1_CLK, US1_CS               |
| USART2    | Full configuration                       | US2_TX, US2_RX, US2_CLK, US2_CS               |
| LEUART0   | Full configuration                       | LEU0_TX, LEU0_RX                              |
| LEUART1   | Full configuration                       | LEU1_TX, LEU1_RX                              |
| TIMER0    | Full configuration with DTI              | TIM0_CC[2:0], TIM0_CDTI[2:0]                  |
| TIMER1    | Full configuration                       | TIM1_CC[2:0]                                  |
| TIMER2    | Full configuration                       | TIM2_CC[2:0]                                  |
| RTC       | Full configuration                       | NA                                            |
| LETIMER0  | Full configuration                       | LET0_0[1:0]                                   |
| PCNT0     | Full configuration, 8-bit count register | PCNT0_S[1:0]                                  |
| PCNT1     | Full configuration, 8-bit count register | PCNT1_S[1:0]                                  |
| PCNT2     | Full configuration, 8-bit count register | PCNT2_S[1:0]                                  |
| ACMP0     | Full configuration                       | ACMP0_CH[7:0], ACMP0_O                        |
| ACMP1     | Full configuration                       | ACMP1_CH[15:8], ACMP1_O                       |
| VCMP      | Full configuration                       | NA                                            |
| ADC0      | Full configuration                       | ADC0_CH[7:0]                                  |
| DAC0      | Full configuration                       | DAC0_OUT[0]                                   |
| AES       | Full configuration                       | NA                                            |
| GPIO      | 53 pins                                  | Available pins are shown in Table 4.3 (p. 57) |

# Table 3.5. EFM32G232 Configuration Summary



Figure 4.4. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 11 MHz



Figure 4.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 7 MHz

# 4.4.3 EM2 Current Consumption



Figure 4.11. EM2 Current Consumption, RTC prescaled to 1 kHz, 32.768 kHz LFRCO

# 4.4.4 EM3 Current Consumption



Figure 4.12. EM3 Current Consumption



Figure 4.17. Typical High-Level Output Current, 3V Supply Voltage



Figure 4.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature



Figure 4.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature

# Table 4.18. LCD

| Parameter                         | Symbol                              | Test Condition                                                                                                                             | Min | Тур  | Мах | Unit |
|-----------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Frame rate                        | f <sub>LCDFR</sub>                  |                                                                                                                                            | 30  | _    | 200 | Hz   |
| Number of segments supported      | NUM <sub>SEG</sub>                  |                                                                                                                                            | —   | 4×40 | —   | seg  |
| LCD supply voltage range          | • • • • • • • • • • • • • • • • • • |                                                                                                                                            | 2.0 | _    | 3.8 | V    |
|                                   |                                     | Display disconnected, static mode, framerate 32 Hz, all segments on.                                                                       | _   | 250  | _   | nA   |
| Steady state current consumption. | I <sub>LCD</sub>                    | Display disconnected, quadruplex<br>mode, framerate 32 Hz, all seg-<br>ments on, bias mode to ONE-<br>THIRD in LCD_DISPCTRL regis-<br>ter. |     | 550  | _   | nA   |
| Steady state Current contribution |                                     | Internal voltage boost off                                                                                                                 | _   | 0    | _   | μA   |
| of internal boost.                | I <sub>LCDBOOST</sub>               | Internal voltage boost on, boosting from 2.2 V to 3.0 V.                                                                                   | —   | 8.4  |     | μA   |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL0                                                                                              | _   | 3.0  | _   | V    |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL1                                                                                              | _   | 3.08 | _   | V    |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL2                                                                                              | _   | 3.17 | _   | V    |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL3                                                                                              | _   | 3.26 | _   | V    |
| Boost Voltage                     | V <sub>BOOST</sub>                  | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL4                                                                                              |     | 3.34 |     | V    |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL5                                                                                              |     | 3.43 |     | V    |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL6                                                                                              |     | 3.52 | _   | V    |
|                                   |                                     | VBLEV of LCD_DISPCTRL regis-<br>ter to LEVEL7                                                                                              | —   | 3.6  | —   | V    |

The total LCD current is given by the following equation.  $I_{LCDBOOST}$  is zero if internal boost is off.

 $I_{LCDTOTAL} = I_{LCD} + I_{LCDBOOST}$ 

| Alternate     |      | LOCATION                                                                                                                       |                              |                                    |                                                                                                                                                            |  |
|---------------|------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Functionality | 0    | 1                                                                                                                              | 2                            | 3                                  | Description                                                                                                                                                |  |
| US0_TX        | PE10 |                                                                                                                                | PC11                         |                                    | USART0 Asynchronous Transmit.Also used as receive input<br>in half duplex communication.<br>USART0 Synchronous mode Master Output / Slave Input<br>(MOSI). |  |
| US1_CLK       | PB7  |                                                                                                                                | USART1 clock input / output. |                                    | USART1 clock input / output.                                                                                                                               |  |
| US1_CS        | PB8  |                                                                                                                                |                              | USART1 chip select input / output. |                                                                                                                                                            |  |
| US1_RX        | PC1  |                                                                                                                                |                              |                                    | USART1 Asynchronous Receive.<br>USART1 Synchronous mode Master Input / Slave Output (MI-<br>SO).                                                           |  |
| US1_TX        | PC0  | C0 USART1 Asynchronous Transmit.Also used<br>in half duplex communication.<br>USART1 Synchronous mode Master Output<br>(MOSI). |                              |                                    |                                                                                                                                                            |  |

# 5.2.3 GPIO Pinout Overview

The specific GPIO pins available in EFM32G222 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

# Table 5.6. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | _         | _         | —         | _         | _         | PA10      | PA9   | PA8   | —     | _     | —     | —     | —     | PA2   | PA1   | PA0   |
| Port B | _         | PB14      | PB13      | _         | PB11      | _         | _     | PB8   | PB7   | _     | _     | —     | _     | _     | _     | —     |
| Port C | PC15      | PC14      | PC13      | _         | PC11      | PC10      | PC9   | PC8   | _     | _     | _     | PC4   | PC3   | PC2   | PC1   | PC0   |
| Port D | _         | —         | _         | _         |           | _         | —     | _     | PD7   | PD6   | PD5   | PD4   | _     | _     | _     | —     |
| Port E | _         | —         | PE13      | PE12      | PE11      | PE10      | _     | _     | _     |       | _     | _     | _     |       |       | —     |
| Port F | _         | _         |           | _         |           |           |       |       |       | _     | PF5   | PF4   | PF3   | PF2   | PF1   | PF0   |

## 5.4 EFM32G232 (TQFP64)

## 5.4.1 Pinout

The EFM32G232 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.4. EFM32G232 Pinout (top view, not to scale)

#### Table 5.10. Device Pinout

|       | 64 Pin# and<br>Name | Pin Alternate Functionality / Description |               |               |             |  |  |
|-------|---------------------|-------------------------------------------|---------------|---------------|-------------|--|--|
| Pin # | Pin Name            | Analog                                    | Timers        | Communication | Other       |  |  |
| 1     | PA0                 |                                           | TIM0_CC0 #0/1 | I2C0_SDA #0   |             |  |  |
| 2     | PA1                 |                                           | TIM0_CC1 #0/1 | I2C0_SCL #0   | CMU_CLK1 #0 |  |  |
| 3     | PA2                 |                                           | TIM0_CC2 #0/1 |               | CMU_CLK0 #0 |  |  |
| 4     | PA3                 |                                           | TIM0_CDTI0 #0 |               |             |  |  |
| 5     | PA4                 |                                           | TIM0_CDTI1 #0 |               |             |  |  |

|       | P100 Pin#<br>d Name |               | Ρ             | in Alternate Functionalit | y / Description |                          |
|-------|---------------------|---------------|---------------|---------------------------|-----------------|--------------------------|
| Pin # | Pin Name            | Analog EBI    |               | Timers                    | Communication   | Other                    |
| 77    | PF1                 |               |               | LETIM0_OUT1 #2            |                 | DBG_SWDIO #0/1           |
| 78    | PF2                 | LCD_SEG       | EBI_ARDY #0   |                           |                 | ACMP1_O #0<br>DBG_SWO #0 |
| 79    | PF3                 | LCD_SEG<br>1  | EBI_ALE #0    | TIM0_CDTI0 #2             |                 |                          |
| 80    | PF4                 | LCD_SEG<br>2  | EBI_WEn #0    | TIM0_CDTI1 #2             |                 |                          |
| 81    | PF5                 | LCD_SEG<br>3  | EBI_REn #0    | TIM0_CDTI2 #2             |                 |                          |
| 82    | IOVDD_5             | Digital IO po | wer supply 5. |                           |                 |                          |
| 83    | VSS                 | Ground.       |               |                           |                 |                          |
| 84    | PF6                 | LCD_SEG<br>24 |               | TIM0_CC0 #2               | U0_TX #0        |                          |
| 85    | PF7                 | LCD_SEG<br>25 |               | TIM0_CC1 #2               | U0_RX #0        |                          |
| 86    | PF8                 | LCD_SEG<br>26 |               | TIM0_CC2 #2               |                 |                          |
| 87    | PF9                 | LCD_SEG<br>27 |               |                           |                 |                          |
| 88    | PD9                 | LCD_SEG<br>28 | EBI_CS0 #0    |                           |                 |                          |
| 89    | PD10                | LCD_SEG<br>29 | EBI_CS1 #0    |                           |                 |                          |
| 90    | PD11                | LCD_SEG<br>30 | EBI_CS2 #0    |                           |                 |                          |
| 91    | PD12                | LCD_SEG<br>31 | EBI_CS3 #0    |                           |                 |                          |
| 92    | PE8                 | LCD_SEG<br>4  | EBI_AD00 #0   | PCNT2_S0IN #1             |                 |                          |
| 93    | PE9                 | LCD_SEG<br>5  | EBI_AD01 #0   | PCNT2_S1IN #1             |                 |                          |
| 94    | PE10                | LCD_SEG<br>6  | EBI_AD02 #0   | TIM1_CC0 #1               | US0_TX #0       | BOOT_TX                  |
| 95    | PE11                | LCD_SEG<br>7  | EBI_AD03 #0   | TIM1_CC1 #1               | US0_RX #0       | BOOT_RX                  |
| 96    | PE12                | LCD_SEG<br>8  | EBI_AD04 #0   | TIM1_CC2 #1               | US0_CLK #0      |                          |
| 97    | PE13                | LCD_SEG<br>9  | EBI_AD05 #0   |                           | US0_CS #0       | ACMP0_O #0               |
| 98    | PE14                | LCD_SEG<br>10 | EBI_AD06 #0   |                           | LEU0_TX #2      |                          |
| 99    | PE15                | LCD_SEG<br>11 | EBI_AD07 #0   |                           | LEU0_RX #2      |                          |

# 5.10 EFM32G890 (BGA112)

## 5.10.1 Pinout

The EFM32G890 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.10. EFM32G890 Pinout (top view, not to scale)

| Table | 5.28. | Device | <b>Pinout</b> |
|-------|-------|--------|---------------|
|-------|-------|--------|---------------|

|       | 12 Pin# and<br>Name | Pin Alternate Functionality / Description |             |             |               |       |  |  |  |
|-------|---------------------|-------------------------------------------|-------------|-------------|---------------|-------|--|--|--|
| Pin # | Pin Name            | Analog                                    | EBI         | Timers      | Communication | Other |  |  |  |
| A1    | PE15                | LCD_SEG<br>11                             | EBI_AD07 #0 |             | LEU0_RX #2    |       |  |  |  |
| A2    | PE14                | LCD_SEG<br>10                             | EBI_AD06 #0 |             | LEU0_TX #2    |       |  |  |  |
| A3    | PE12                | LCD_SEG<br>8                              | EBI_AD04 #0 | TIM1_CC2 #1 | US0_CLK #0    |       |  |  |  |

# 6. BGA112 Package Specifications

# 6.1 BGA112 Package Dimensions



Figure 6.1. BGA112

## Note:

- 1. The dimensions in parenthesis are reference.
- 2. Datum 'C' and seating plane are defined by the crown of the solder balls.
- 3. All dimensions are in millimeters.

The BGA112 Package uses SAC105 solderballs.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx.



Figure 6.4. BGA112 PCB Stencil Design

# Table 6.3. BGA112 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |  |  |  |
|--------|-----------|--|--|--|
| а      | 0.33      |  |  |  |
| b      | 0.80      |  |  |  |
| d      | 8.00      |  |  |  |
| е      | 8.00      |  |  |  |

# Note:

1. The drawings are not to scale.

2. All dimensions are in millimeters.

3. All drawings are subject to change without notice.

4. The PCB Land Pattern drawing is in compliance with IPC-7351B.

5. Stencil thickness 0.125 mm.

6. For detailed pin-positioning, see Pin Definitions.

# 9.3 TQFP48 Package Marking

In the illustration below package fields and position are shown.





| Symbol | Dim. (mm) | Symbol | Dim. (mm) |  |
|--------|-----------|--------|-----------|--|
| d      | 8.90      | _      | -         |  |





# Table 10.4. QFN64 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Dim. (mm) |
|--------|-----------|--------|-----------|
| а      | 0.75      | e      | 8.90      |
| b      | 0.22      | х      | 2.70      |
| С      | 0.50      | у      | 2.70      |
| d      | 8.90      | Z      | 0.80      |

## Note:

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Pin Definitions.

# 11. QFN32 Package Specifications

# 11.1 QFN32 Package Dimensions



Figure 11.1. QFN32

## Note:

- 1. Dimensioning & tolerancing confirm to ASME Y14.5M-1994.
- 2. All dimensions are in millimeters. Angles are in degrees.
- 3. Dimension 'b' applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from the terminal tip. Dimension L1 represents terminal full back from package edge up to 0.1 mm isacceptable.
- 4. Coplanarity applies to the exposed heat slug as well as the terminal.
- 5. Radius on terminal is optional.

| Symbol | А    | A1   | A3           | b    | D           | E           | D2   | E2   | е           | L    | L1   | aaa  | bbb  | ссс  | ddd  | eee  |
|--------|------|------|--------------|------|-------------|-------------|------|------|-------------|------|------|------|------|------|------|------|
| Min    | 0.80 | 0.00 |              | 0.25 |             |             | 4.30 | 4.30 |             | 0.30 | 0.00 |      |      |      |      |      |
| Nom    | 0.85 | _    | 0.203<br>REF | 0.30 | 6.00<br>BSC | 6.00<br>BSC | 4.40 | 4.40 | 0.65<br>BSC | 0.35 |      | 0.10 | 0.10 | 0.10 | 0.05 | 0.08 |
| Max    | 0.90 | 0.05 |              | 0.35 |             |             | 4.50 | 4.50 |             | 0.40 | 0.10 |      |      |      |      |      |

| Table 11.1. | QFN32 | (Dimensions | in mm) |
|-------------|-------|-------------|--------|
|-------------|-------|-------------|--------|

The QFN32 Package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx

Corrected pin number for symbol P3 in Table 11.2 QFN32 PCB Land Pattern Dimensions (Dimensions in mm) on page 191.

Updated package marking figures to include temperature grade.

#### 13.3 Revision 1.90

May 22nd, 2015

For devices with an ADC, Added clarification on conditions for INL<sub>ADC</sub> and DNL<sub>ADC</sub> parameters.

Corrected EM2 current consumption condition in Electrical Characteristics section.

Added AUXHFRCO to block diagram and Electrical Characteristics.

Updated HFRCO table in the Electrical Characteristics section.

Updated EM0, EM2, EM3, and EM4 maximum current specifications in the Electrical Characteristics section.

Updated the Output Low Voltage maximum for sinking 20 mA with VDD = 3.0 V in the Electrical Characteristics section.

Updated the Input Leakage Current maximum in the Electrical Characteristics section.

Updated the minimum and maximum frequency specifications for the LFRCO, HFRCO, and AUXHFRCO in the Electrical Characteristics section.

Updated the maximum current consumption of the HFRCO in the Electrical Characteristics section.

Updated the maximum current consumption of the HFRCO in the Electrical Characteristics section.

Added some minimum ADC SNR, SNDR, and SFDR specifications in the Electrical Characteristics section.

Added some minimum and maximum ADC offset voltage, DNL, and INL specifications in the Electrical Characteristics section.

Added maximum DAC current specifications in the Electrical Characteristics section.

Added maximum ACMP current and maximum and minimum offset voltage specifications in the Electrical Characteristics section.

Added maximum VCMP current and updated typical VCMP current specifications in the Electrical Characteristics section.

Updated references to energyAware Designer to Configurator.

#### 13.4 Revision 1.80

July 2nd, 2014 Corrected single power supply voltage minimum value from 1.85V to 1.98V. Updated current consumption. Updated transition between energy modes. Updated power management data. Updated GPIO data. Updated LFXO, HFXO, HFRCO and ULFRCO data. Updated LFRCO and HFRCO plots.

For devices with an ACMP, updated ACMP data.

#### 13.9 Revision 1.40

February 27th, 2012

Updated Power Management section.

Corrected operating voltage from 1.8 V to 1.85 V.

Corrected TGRAD<sub>ADCTH</sub> parameter.

Corrected package drawing.

Updated PCB land pattern, solder mask and stencil design.

For LQFP48 devices, corrected available Pulse Counters from 3 to 2.

For LQFP48 devices, corrected available LEUARTs from 2 to 1.

For LQFP64 devices, corrected ordering codes in the ordering information table.

# 13.10 Revision 1.30

May 20th, 2011

This revision applies the following devices:

- EFM32G200
- EFM32G210
- EFM32G230
- EFM32G280
- EFM32G290
- EFM32G840
- EFM32G880
- EFM32G890

Updated LFXO load capacitance section.

# 13.21 Revision 0.80

October 19th, 2009

This revision applies the following devices:

- EFM32G200
- EFM32G210
- EFM32G230
- EFM32G280
- EFM32G290
- EFM32G840
- EFM32G880
- EFM32G890

Initial preliminary revision