Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 32MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 86 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 8x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32g280f32g-e-qfp100 | # 3.2.10 EFM32G880 The features of the EFM32G880 is a subset of the feature set described in the EFM32G Reference Manual. The following table describes device specific implementation of the features. Table 3.10. EFM32G880 Configuration Summary | Module | Module | Module | |-----------|------------------------------------------|----------------------------------------------------------------| | Cortex-M3 | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, DBG_SWO | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | ЕВІ | Full configuration | EBI_ARDY, EBI_ALE, EBI_WEn, EBI_REn, EBI_CS[3:0], EBI_AD[15:0] | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | USART0 | Full configuration with IrDA | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration | US1_TX, US1_RX, US1_CLK, US1_CS | | USART2 | Full configuration | US2_TX, US2_RX, US2_CLK, US2_CS | | UART0 | Full configuration | U0_TX, U0_RX | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | LEUART1 | Full configuration | LEU1_TX, LEU1_RX | | TIMER0 | Full configuration with DTI | TIM0_CC[2:0], TIM0_CDTI[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | TIMER2 | Full configuration | TIM2_CC[2:0] | | RTC | Full configuration | NA | | LETIMER0 | Full configuration | LET0_O[1:0] | | PCNT0 | Full configuration, 8-bit count register | PCNT0_S[1:0] | | PCNT1 | Full configuration, 8-bit count register | PCNT1_S[1:0] | | PCNT2 | Full configuration, 8-bit count register | PCNT2_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[7:0], ACMP0_O | | ACMP1 | Full configuration | ACMP1_CH[7:0], ACMP1_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[7:0] | | DAC0 | Full configuration | DAC0_OUT[1:0] | | AES | Full configuration | NA | | GPIO | 86 pins | Available pins are shown in Table 4.3 (p. 57) | ### 4.4.2 EM1 Current Consumption Figure 4.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 28 MHz Figure 4.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21 MHz Figure 4.8. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14 MHz Figure 4.9. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11 MHz # 4.6 Power Management The EFM32G requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". Table 4.5. Power Management | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------|------|------|------|------| | BOD threshold on falling external sup- | V <sub>BODextthr-</sub> | EM0 | 1.74 | _ | 1.96 | V | | ply voltage | | EM1 | 1.74 | _ | 1.96 | V | | | | EM2 | 1.74 | _ | 1.96 | V | | BOD threshold on rising external supply voltage | V <sub>BODextthr+</sub> | EM0 | | 1.85 | _ | V | | Power-on Reset (POR) threshold on rising external supply voltage | V <sub>PORthr+</sub> | | | _ | 1.98 | V | | Delay from reset is released until program execution starts | t <sub>RESETdly</sub> | Applies to Power-on Reset, Brown-out Reset and pin reset. | _ | 163 | _ | μѕ | | negative pulse length to ensure complete reset of device | t <sub>RESET</sub> | | 50 | _ | _ | ns | | Voltage regulator decoupling capacitor. | C <sub>DECOUPLE</sub> | X5R capacitor recom-<br>mended. Apply between<br>DECOUPLE pin and<br>GROUND | | 1 | _ | μF | Figure 4.19. Typical High-Level Output Current, 3.8V Supply Voltage | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Signal-to-Noise And Distortion<br>Ratio (SINAD) | SINAD <sub>ADC</sub> | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference, ADC_CLK = 7 MHz, BIASPROG = 0x747 | 62 | 68 | _ | dB | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference, ADC_CLK = 7 MHz, BIA-SPROG = 0x747 | _ | 69 | _ | dB | Figure 4.31. ADC Differential Linearity Error vs Code, VDD = 3V, Temp = 25°C # 4.11 Digital Analog Converter (DAC) Table 4.15. DAC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------|------------------------|---------------------------------------------------------------------------|------------------|------------------|------------------|------------| | Output valtage range | V | VDD voltage reference, single-<br>ended | 0 | _ | V <sub>DD</sub> | V | | Output voltage range | V <sub>DACOUT</sub> | VDD voltage reference, differential | -V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Output common mode voltage range | V <sub>DACCM</sub> | | 0 | _ | V <sub>DD</sub> | V | | | | 500 kSamples/s, 12 bit, internal<br>1.25 V reference, Continuous<br>Mode | _ | 400 <sup>1</sup> | 650 <sup>1</sup> | μΑ | | Average active current | I <sub>DAC</sub> | 100 kSamples/s, 12 bit, internal<br>1.25 V reference, Sample/Hold<br>Mode | _ | 200 <sup>1</sup> | 250 <sup>1</sup> | μА | | | | 1 kSamples/s 12 bit, internal<br>1.25 V reference, Sample/Off<br>Mode | _ | 17 <sup>1</sup> | 25 <sup>1</sup> | μΑ | | Sample rate | SR <sub>DAC</sub> | | _ | _ | 500 | ksamples/s | | | fDAC | Continuous Mode | _ | _ | 1000 | kHz | | DAC clock frequency | | Sample/Hold Mode | _ | _ | 250 | kHz | | | | Sample/Off Mode | _ | _ | 250 | kHz | | Clock cycles per conversion | CYC <sub>DACCONV</sub> | | _ | 2 | _ | cycles | | Conversion time | t <sub>DACCONV</sub> | | 2 | _ | _ | μs | | Settling time | t <sub>DACSETTLE</sub> | | _ | 5 | _ | μs | | | | 500 kSamples/s, 12 bit, single-<br>ended, internal 1.25 V reference | _ | 58 | _ | dB | | | | 500 kSamples/s, 12 bit, single-ended, internal 2.5 V reference | _ | 59 | _ | dB | | Signal-to-Noise Ratio (SNR) | SNR <sub>DAC</sub> | 500 kSamples/s, 12 bit, differential, internal 1.25 V reference | _ | 58 | _ | dB | | | | 500 kSamples/s, 12 bit, differential, internal 2.5 V reference | _ | 58 | _ | dB | | | | 500 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | _ | 59 | _ | dB | | Alternate | | | | | LOCATION | |---------------|------|------|------|---|----------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | Description | | TIM1_CC0 | PC13 | PE10 | | | Timer 1 Capture Compare input / output channel 0. | | TIM1_CC1 | PC14 | PE11 | | | Timer 1 Capture Compare input / output channel 1. | | TIM1_CC2 | PC15 | PE12 | | | Timer 1 Capture Compare input / output channel 2. | | TIM2_CC0 | PA8 | | PC8 | | Timer 2 Capture Compare input / output channel 0. | | TIM2_CC1 | PA9 | | PC9 | | Timer 2 Capture Compare input / output channel 1. | | TIM2_CC2 | PA10 | | PC10 | | Timer 2 Capture Compare input / output channel 2. | | US0_CLK | PE12 | | PC9 | | USART0 clock input / output. | | US0_CS | PE13 | | PC8 | | USART0 chip select input / output. | | | | | | | USART0 Asynchronous Receive. | | US0_RX | PE11 | | PC10 | | USART0 Synchronous mode Master Input / Slave Output (MISO). | | LIGO TV | DE40 | | D044 | | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication. | | US0_TX | PE10 | | PC11 | | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | US1_CLK | PB7 | PD2 | | | USART1 clock input / output. | | US1_CS | PB8 | PD3 | | | USART1 chip select input / output. | | | | | | | USART1 Asynchronous Receive. | | US1_RX | PC1 | PD1 | | | USART1 Synchronous mode Master Input / Slave Output (MISO). | | | | | | | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. | | US1_TX | PC0 | PD0 | | | USART1 Synchronous mode Master Output / Slave Input (MOSI). | | US2_CLK | PC4 | | | | USART2 clock input / output. | | US2_CS | PC5 | | | | USART2 chip select input / output. | | | | | | | USART2 Asynchronous Receive. | | US2_RX | PC3 | | | | USART2 Synchronous mode Master Input / Slave Output (MISO). | | LICO TV | DCC | | | | USART2 Asynchronous Transmit. Also used as receive input in half duplex communication. | | US2_TX | PC2 | | | | USART2 Synchronous mode Master Output / Slave Input (MOSI). | | | P100 Pin#<br>d Name | | Pi | n Alternate Functionality | te Functionality / Description | | | | | |-------|---------------------|---------------|---------------|---------------------------|--------------------------------|--------------------------|--|--|--| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | | | | 77 | PF1 | | | LETIM0_OUT1 #2 | | DBG_SWDIO #0/1 | | | | | 78 | PF2 | LCD_SEG<br>0 | EBI_ARDY #0 | | | ACMP1_O #0<br>DBG_SWO #0 | | | | | 79 | PF3 | LCD_SEG<br>1 | EBI_ALE #0 | TIM0_CDTI0 #2 | | | | | | | 80 | PF4 | LCD_SEG<br>2 | EBI_WEn #0 | TIM0_CDTI1 #2 | | | | | | | 81 | PF5 | LCD_SEG | EBI_REn #0 | TIM0_CDTI2 #2 | | | | | | | 82 | IOVDD_5 | Digital IO po | wer supply 5. | | | | | | | | 83 | VSS | Ground. | | | | | | | | | 84 | PF6 | LCD_SEG<br>24 | | TIM0_CC0 #2 | U0_TX #0 | | | | | | 85 | PF7 | LCD_SEG<br>25 | | TIM0_CC1 #2 | U0_RX #0 | | | | | | 86 | PF8 | LCD_SEG<br>26 | | TIM0_CC2 #2 | | | | | | | 87 | PF9 | LCD_SEG<br>27 | | | | | | | | | 88 | PD9 | LCD_SEG<br>28 | EBI_CS0 #0 | | | | | | | | 89 | PD10 | LCD_SEG<br>29 | EBI_CS1 #0 | | | | | | | | 90 | PD11 | LCD_SEG<br>30 | EBI_CS2 #0 | | | | | | | | 91 | PD12 | LCD_SEG<br>31 | EBI_CS3 #0 | | | | | | | | 92 | PE8 | LCD_SEG<br>4 | EBI_AD00 #0 | PCNT2_S0IN #1 | | | | | | | 93 | PE9 | LCD_SEG<br>5 | EBI_AD01 #0 | PCNT2_S1IN #1 | | | | | | | 94 | PE10 | LCD_SEG<br>6 | EBI_AD02 #0 | TIM1_CC0 #1 | US0_TX #0 | BOOT_TX | | | | | 95 | PE11 | LCD_SEG<br>7 | EBI_AD03 #0 | TIM1_CC1 #1 | US0_RX #0 | BOOT_RX | | | | | 96 | PE12 | LCD_SEG<br>8 | EBI_AD04 #0 | TIM1_CC2 #1 | US0_CLK#0 | | | | | | 97 | PE13 | LCD_SEG<br>9 | EBI_AD05 #0 | | US0_CS #0 | ACMP0_O #0 | | | | | 98 | PE14 | LCD_SEG<br>10 | EBI_AD06 #0 | | LEU0_TX #2 | | | | | | 99 | PE15 | LCD_SEG<br>11 | EBI_AD07 #0 | | LEU0_RX #2 | | | | | | Alternate | | | | | LOCATION | |---------------|------|------|---|---|-------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | Description | | DAC0_OUT0 | PB11 | | | | Digital to Analog Converter DAC0 output channel number 0. | | DAC0_OUT1 | PB12 | | | | Digital to Analog Converter DAC0 output channel number 1. | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | PF0 | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | | | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | PF1 | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | | | | | | Debug-interface Serial Wire viewer Output. | | DBG_SWO | PF2 | PC15 | | | Note that this function is not enabled after reset, and must be enabled by software to be used. | | EBI_AD00 | PE8 | | | | External Bus Interface (EBI) address and data input / output pin 00. | | EBI_AD01 | PE9 | | | | External Bus Interface (EBI) address and data input / output pin 01. | | EBI_AD02 | PE10 | | | | External Bus Interface (EBI) address and data input / output pin 02. | | EBI_AD03 | PE11 | | | | External Bus Interface (EBI) address and data input / output pin 03. | | EBI_AD04 | PE12 | | | | External Bus Interface (EBI) address and data input / output pin 04. | | EBI_AD05 | PE13 | | | | External Bus Interface (EBI) address and data input / output pin 05. | | EBI_AD06 | PE14 | | | | External Bus Interface (EBI) address and data input / output pin 06. | | EBI_AD07 | PE15 | | | | External Bus Interface (EBI) address and data input / output pin 07. | | EBI_AD08 | PA15 | | | | External Bus Interface (EBI) address and data input / output pin 08. | | EBI_AD09 | PA0 | | | | External Bus Interface (EBI) address and data input / output pin 09. | | EBI_AD10 | PA1 | | | | External Bus Interface (EBI) address and data input / output pin 10. | | EBI_AD11 | PA2 | | | | External Bus Interface (EBI) address and data input / output pin 11. | | EBI_AD12 | PA3 | | | | External Bus Interface (EBI) address and data input / output pin 12. | | EBI_AD13 | PA4 | | | | External Bus Interface (EBI) address and data input / output pin 13. | | EBI_AD14 | PA5 | | | | External Bus Interface (EBI) address and data input / output pin 14. | | EBI_AD15 | PA6 | | | | External Bus Interface (EBI) address and data input / output pin 15. | | EBI_ALE | PF3 | | | | External Bus Interface (EBI) Address Latch Enable output. | # 5.9.3 GPIO Pinout Overview The specific GPIO pins available in EFM32G880 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0. Table 5.27. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Port A | PA15 | PA14 | PA13 | PA12 | PA11 | PA10 | PA9 | PA8 | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Port B | _ | PB14 | PB13 | PB12 | PB11 | PB10 | PB9 | PB8 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Port C | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Port D | _ | _ | _ | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Port E | PE15 | PE14 | PE13 | PE12 | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Port F | _ | _ | _ | _ | _ | _ | PF9 | PF8 | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | ### 5.10 EFM32G890 (BGA112) #### 5.10.1 Pinout The EFM32G890 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 5.10. EFM32G890 Pinout (top view, not to scale) Table 5.28. Device Pinout | BGA112 Pin# and<br>Name | | Pin Alternate Functionality / Description | | | | | | | | | |-------------------------|----------|-------------------------------------------|-------------|-------------|---------------|-------|--|--|--|--| | Pin# | Pin Name | Analog | EBI | Timers | Communication | Other | | | | | | A1 | PE15 | LCD_SEG<br>11 | EBI_AD07 #0 | | LEU0_RX #2 | | | | | | | A2 | PE14 | LCD_SEG<br>10 | EBI_AD06 #0 | | LEU0_TX #2 | | | | | | | A3 | PE12 | LCD_SEG<br>8 | EBI_AD04 #0 | TIM1_CC2 #1 | US0_CLK #0 | | | | | | | | 12 Pin# and<br>Name | | Pi | n Alternate Functionalit | y / Description | | |-------|---------------------|---------------|-----------------------------|----------------------------|--------------------------------------|-----------------------------| | Pin # | Pin Name | Analog | EBI | Timers | Communication | Other | | E9 | PE0 | | | PCNT0_S0IN #1 | U0_TX #1 | | | E10 | PE1 | | | PCNT0_S1IN #1 | U0_RX #1 | | | E11 | PE3 | | | | | ACMP1_O #1 | | F1 | PB1 | LCD_SEG<br>33 | | TIM1_CC1 #2 | | | | F2 | PB2 | LCD_SEG<br>34 | | TIM1_CC2 #2 | | | | F3 | PB3 | LCD_SEG<br>20 | | PCNT1_S0IN #1 | US2_TX #1 | | | F4 | PB4 | LCD_SEG<br>21 | | PCNT1_S1IN #1 | US2_RX #1 | | | F8 | VDD_DRE<br>G | Power supp | ly for on-chip voltage regu | ulator. | | | | F9 | VSS_DRE<br>G | Ground for o | on-chip voltage regulator. | | | | | F10 | PE2 | | | | | ACMP0_O #1 | | F11 | DECOU-<br>PLE | Decouple or | utput for on-chip voltage r | egulator. An external capa | acitance of size C <sub>DECOUP</sub> | LE is required at this pin. | | G1 | PB5 | LCD_SEG<br>22 | | | US2_CLK #1 | | | G2 | PB6 | LCD_SEG<br>23 | | | US2_CS #1 | | | G3 | VSS | Ground. | | | | | | G4 | IOVDD_0 | Digital IO po | ower supply 0. | | | | | G8 | IOVDD_4 | Digital IO po | ower supply 4. | | | | | G9 | VSS | Ground. | | | | | | G10 | PC6 | ACMP0_C<br>H6 | | | LEU1_TX #0<br>I2C0_SDA #2 | | | G11 | PC7 | ACMP0_C<br>H7 | | | LEU1_RX #0<br>I2C0_SCL #2 | | | H1 | PC0 | ACMP0_C<br>H0 | | PCNT0_S0IN #2 | US1_TX #0 | | | H2 | PC2 | ACMP0_C<br>H2 | | | US2_TX #0 | | | Н3 | PD14 | | | | I2C0_SDA #3 | | | H4 | PA7 | LCD_SEG<br>35 | | | | | | H5 | PA8 | LCD_SEG<br>36 | | TIM2_CC0 #0 | | | | H6 | VSS | Ground. | | | | | | H7 | IOVDD_3 | Digital IO po | ower supply 3. | | | | | Н8 | PD8 | | | | | CMU_CLK1 #1 | | | I2 Pin# and<br>Name | PIN Alternate Functionality / Description | | | | | | | | | | | |------|---------------------|-------------------------------------------|----------------------------|---------------------------------|---------------|-------|--|--|--|--|--|--| | Pin# | Pin Name | Analog | EBI | Timers | Communication | Other | | | | | | | | L2 | PC5 | ACMP0_C<br>H5 | | LETIM0_OUT1 #3<br>PCNT1_S1IN #0 | US2_CS #0 | | | | | | | | | L3 | PA14 | LCD_BEX<br>T | | TIM2_CC2 #1 | | | | | | | | | | L4 | IOVDD_1 | Digital IO po | Digital IO power supply 1. | | | | | | | | | | | L5 | PB11 | DAC0_OU<br>T0 | | LETIM0_OUT0 #1 | | | | | | | | | | L6 | PB12 | DAC0_OU<br>T1 | | LETIM0_OUT1 #1 | | | | | | | | | | L7 | AVSS_2 | Analog grou | nd 2. | | | | | | | | | | | L8 | PB13 | HFXTAL_<br>P | | | LEU0_TX #1 | | | | | | | | | L9 | PB14 | HFXTAL_<br>N | | | LEU0_RX #1 | | | | | | | | | L10 | AVDD_0 | Analog pow | Analog power supply 0. | | | | | | | | | | | L11 | PD0 | ADC0_CH | | PCNT2_S0IN #0 | US1_TX #1 | | | | | | | | # 5.10.3 GPIO Pinout Overview The specific GPIO pins available in EFM32G890 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0. # Table 5.30. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Port A | PA15 | PA14 | PA13 | PA12 | PA11 | PA10 | PA9 | PA8 | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | Port B | PB15 | PB14 | PB13 | PB12 | PB11 | PB10 | PB9 | PB8 | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | Port C | PC15 | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Port D | PD15 | PD14 | PD13 | PD12 | PD11 | PD10 | PD9 | PD8 | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 | | Port E | PE15 | PE14 | PE13 | PE12 | PE11 | PE10 | PE9 | PE8 | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | Port F | _ | _ | _ | _ | _ | _ | PF9 | PF8 | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | Symbol | Min | Nom | Max | | | | | |--------|------|----------|------|--|--|--|--| | е | | 0.50 BSC | | | | | | | L | 0.40 | 0.45 | 0.50 | | | | | | L1 | 0.00 | _ | 0.10 | | | | | | aaa | | 0.10 | | | | | | | bbb | | 0.10 | | | | | | | ccc | | 0.10 | | | | | | | ddd | 0.05 | | | | | | | | eee | | 0.08 | | | | | | The QFN64 Package uses Nickel-Palladium-Gold preplated leadframe. All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb). For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx. # 11. QFN32 Package Specifications ### 11.1 QFN32 Package Dimensions Figure 11.1. QFN32 #### Note: - 1. Dimensioning & tolerancing confirm to ASME Y14.5M-1994. - 2. All dimensions are in millimeters. Angles are in degrees. - 3. Dimension 'b' applies to metallized terminal and is measured between 0.25 mm and 0.30 mm fromthe terminal tip. Dimension L1 represents terminal full back from package edge up to 0.1 mm isacceptable. - 4. Coplanarity applies to the exposed heat slug as well as the terminal. - 5. Radius on terminal is optional. Table 11.1. QFN32 (Dimensions in mm) | Symbol | A | A1 | A3 | b | D | E | D2 | E2 | е | L | L1 | aaa | bbb | ссс | ddd | eee | |--------|------|------|--------------|------|-------------|-------------|------|------|-------------|------|------|------|------|------|------|------| | Min | 0.80 | 0.00 | 0.203<br>REF | 0.25 | 6.00<br>BSC | 6.00<br>BSC | 4.30 | 4.30 | 0.65<br>BSC | 0.30 | 0.00 | 0.10 | 0.10 | 0.10 | 0.05 | 0.08 | | Nom | 0.85 | _ | | 0.30 | | | 4.40 | 4.40 | | 0.35 | | | | | | | | Max | 0.90 | 0.05 | | 0.35 | | | 4.50 | 4.50 | | 0.40 | 0.10 | | | | | | The QFN32 Package uses Nickel-Palladium-Gold preplated leadframe. All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb). For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx #### 13.11 Revision 1.20 December 17th, 2010 This revision applies the following devices: - EFM32G200 - EFM32G210 - EFM32G230 - EFM32G280 - EFM32G290 - EFM32G840 - EFM32G880 - EFM32G890 Increased max storage temperature. Added data for <150°C and <70°C on Flash data retention. Changed latch-up sensitivity test description. Added IO leakage current. For LQFP100 devices, updated ESD CDM value. Added Flash current consumption. Updated HFRCO data. Updated LFRCO data. Added graph for ADC Absolute Offset over temperature. Added graph for ADC Temperature sensor readout. ### 13.12 Revision 1.11 November 17th, 2010 This revision applies the following devices: - EFM32G200 - EFM32G210 - EFM32G230 - EFM32G280 - EFM32G290 - EFM32G840 - EFM32G880 - EFM32G890 Corrected maximum DAC clock speed for continuous mode. Added DAC sample-hold mode voltage drift rate. Added pulse widths detected by the HFXO glitch detector. Added power sequencing information to Power Management section. loT Portfolio www.silabs.com/loT **SW/HW**www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Micrium, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA