

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XFl

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 32MHz                                                                     |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART               |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                           |
| Number of I/O              | 86                                                                        |
| Program Memory Size        | 128KB (128K x 8)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 16K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                              |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                      |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 100-LQFP                                                                  |
| Supplier Device Package    | 100-LQFP (14x14)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32g880f128g-e-qfp100 |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 4. Electrical Characteristics

### 4.1 Test Conditions

### 4.1.1 Typical Values

The typical data are based on  $T_{AMB}$ =25°C and  $V_{DD}$ =3.0 V, as defined in Table 4.2 General Operating Conditions on page 29, unless otherwise specified.

### 4.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 4.2 General Operating Conditions on page 29, unless otherwise specified.

### 4.2 Absolute Maximum Ratings

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in the following table may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 4.2 General Operating Conditions on page 29.

### Table 4.1. Absolute Maximum Ratings

| Parameter                     | Symbol                  | Test Condition                          | Min  | Тур | Max                  | Unit |
|-------------------------------|-------------------------|-----------------------------------------|------|-----|----------------------|------|
| Storage temperature range     | T <sub>STG</sub>        |                                         | -40  | _   | 150                  | °C   |
| Maximum soldering temperature | T <sub>S</sub>          | Latest IPC/JEDEC J-<br>STD-020 Standard | _    | —   | 260                  | °C   |
| External main supply voltage  | V <sub>DDMAX</sub>      |                                         | 0    | _   | 3.8                  | V    |
| Voltage on any I/O pin        | V <sub>IOPIN</sub>      |                                         | -0.3 | _   | V <sub>DD</sub> +0.3 | V    |
| Current per I/O pin (sink)    | I <sub>IOMAX_SINK</sub> |                                         |      | _   | 100                  | mA   |
| Current per I/O pin (source)  | IIOMAX_SOURCE           |                                         | _    | _   | -100                 | mA   |

## 4.3 General Operating Conditions

## Table 4.2. General Operating Conditions

| Parameter                    | Symbol            | Min  | Тур | Мах | Unit |
|------------------------------|-------------------|------|-----|-----|------|
| Ambient temperature range    | T <sub>AMB</sub>  | -40  | _   | 85  | °C   |
| Operating supply voltage     | V <sub>DDOP</sub> | 1.98 | _   | 3.8 | V    |
| Internal APB clock frequency | f <sub>APB</sub>  | _    | _   | 32  | MHz  |
| Internal AHB clock frequency | f <sub>AHB</sub>  | _    |     | 32  | MHz  |



Figure 4.14. Typical Low-Level Output Current, 2V Supply Voltage

| QFN64 P | in# and Name |                    |                                              |                                           |                       |
|---------|--------------|--------------------|----------------------------------------------|-------------------------------------------|-----------------------|
| Pin #   | Pin Name     | Analog             | Timers                                       | Communication                             | Other                 |
| 40      | DECOUPLE     | Decouple outp pin. | ut for on-chip voltage regulator.            | C <sub>DECOUPLE</sub> is required at this |                       |
| 41      | PC8          | ACMP1_CH0          | TIM2_CC0 #2                                  | US0_CS #2                                 |                       |
| 42      | PC9          | ACMP1_CH1          | TIM2_CC1 #2                                  | US0_CLK #2                                |                       |
| 43      | PC10         | ACMP1_CH2          | TIM2_CC2 #2                                  | US0_RX #2                                 |                       |
| 44      | PC11         | ACMP1_CH3          |                                              | US0_TX #2                                 |                       |
| 45      | PC12         | ACMP1_CH4          |                                              |                                           | CMU_CLK0 #1           |
| 46      | PC13         | ACMP1_CH5          | TIM0_CDTI0 #1/3 TIM1_CC0<br>#0 PCNT0_S0IN #0 |                                           |                       |
| 47      | PC14         | ACMP1_CH6          | TIM0_CDTI1 #1/3 TIM1_CC1<br>#0 PCNT0_S1IN #0 |                                           |                       |
| 48      | PC15         | ACMP1_CH7          | TIM0_CDTI2 #1/3 TIM1_CC2<br>#0               |                                           | DBG_SWO #1            |
| 49      | PF0          |                    | LETIM0_OUT0 #2                               |                                           | DBG_SWCLK #0/1        |
| 50      | PF1          |                    | LETIM0_OUT1 #2                               |                                           | DBG_SWDIO #0/1        |
| 51      | PF2          |                    |                                              |                                           | ACMP1_O #0 DBG_SWO #0 |
| 52      | PF3          |                    | TIM0_CDTI0 #2                                |                                           |                       |
| 53      | PF4          |                    | TIM0_CDTI1 #2                                |                                           |                       |
| 54      | PF5          |                    | TIM0_CDTI2 #2                                |                                           |                       |
| 55      | IOVDD_5      | Digital IO powe    | er supply 5.                                 |                                           |                       |
| 56      | PE8          |                    | PCNT2_S0IN #1                                |                                           |                       |
| 57      | PE9          |                    | PCNT2_S1IN #1                                |                                           |                       |
| 58      | PE10         |                    | TIM1_CC0 #1                                  | US0_TX #0                                 | BOOT_TX               |
| 59      | PE11         |                    | TIM1_CC1 #1                                  | US0_RX #0                                 | BOOT_RX               |
| 60      | PE12         |                    | TIM1_CC2 #1                                  | US0_CLK #0                                |                       |
| 61      | PE13         |                    |                                              | US0_CS #0                                 | ACMP0_O #0            |
| 62      | PE14         |                    |                                              | LEU0_TX #2                                |                       |
| 63      | PE15         |                    |                                              | LEU0_RX #2                                |                       |
| 64      | PA15         |                    |                                              |                                           |                       |

### 5.5 EFM32G280 (LQFP100)

### 5.5.1 Pinout

The EFM32G280 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.5. EFM32G280 Pinout (top view, not to scale)

#### Table 5.13. Device Pinout

| LQFP100 Pin#<br>and Name |          | Pin Alternate Functionality / Description |             |               |               |             |  |  |
|--------------------------|----------|-------------------------------------------|-------------|---------------|---------------|-------------|--|--|
| Pin #                    | Pin Name | Analog                                    | EBI         | Timers        | Communication | Other       |  |  |
| 1                        | PA0      |                                           | EBI_AD09 #0 | TIM0_CC0 #0/1 | I2C0_SDA #0   |             |  |  |
| 2                        | PA1      | EBI_AD10 #0                               |             | TIM0_CC1 #0/1 | I2C0_SCL #0   | CMU_CLK1 #0 |  |  |
| 3                        | PA2      |                                           | EBI_AD11 #0 | TIM0_CC2 #0/1 |               | CMU_CLK0 #0 |  |  |
| 4                        | PA3      |                                           | EBI_AD12 #0 | TIM0_CDTI0 #0 | U0_TX #2      |             |  |  |
| 5                        | PA4      |                                           | EBI_AD13 #0 | TIM0_CDTI1 #0 | U0_RX #2      |             |  |  |

| LQFF<br>and | P100 Pin#<br>d Name | Pin Alternate Functionality / Description |                             |                              |                                       |                            |  |  |
|-------------|---------------------|-------------------------------------------|-----------------------------|------------------------------|---------------------------------------|----------------------------|--|--|
| Pin #       | Pin Name            | Analog                                    | EBI                         | Timers                       | Communication                         | Other                      |  |  |
| 37          | PB9                 |                                           |                             |                              |                                       |                            |  |  |
| 38          | PB10                |                                           |                             |                              |                                       |                            |  |  |
| 39          | PB11                | DAC0_OU<br>T0                             |                             | LETIM0_OUT0 #1               |                                       |                            |  |  |
| 40          | PB12                | DAC0_OU<br>T1                             |                             | LETIM0_OUT1 #1               |                                       |                            |  |  |
| 41          | AVDD_1              | Analog pow                                | er supply 1.                |                              |                                       |                            |  |  |
| 42          | PB13                | HFXTAL_<br>P                              |                             |                              | LEU0_TX #1                            |                            |  |  |
| 43          | PB14                | HFXTAL_<br>N                              |                             |                              | LEU0_RX #1                            |                            |  |  |
| 44          | IOVDD_3             | Digital IO po                             | ower supply 3.              |                              |                                       |                            |  |  |
| 45          | AVDD_0              | Analog pow                                | er supply 0.                |                              |                                       |                            |  |  |
| 46          | PD0                 | ADC0_CH<br>0                              |                             | PCNT2_S0IN #0                | US1_TX #1                             |                            |  |  |
| 47          | PD1                 | ADC0_CH<br>1                              |                             | TIM0_CC0 #3<br>PCNT2_S1IN #0 | US1_RX #1                             |                            |  |  |
| 48          | PD2                 | ADC0_CH<br>2                              |                             | TIM0_CC1 #3                  | US1_CLK #1                            |                            |  |  |
| 49          | PD3                 | ADC0_CH<br>3                              |                             | TIM0_CC2 #3                  | US1_CS #1                             |                            |  |  |
| 50          | PD4                 | ADC0_CH<br>4                              |                             |                              | LEU0_TX #0                            |                            |  |  |
| 51          | PD5                 | ADC0_CH<br>5                              |                             |                              | LEU0_RX #0                            |                            |  |  |
| 52          | PD6                 | ADC0_CH<br>6                              |                             | LETIM0_OUT0 #0               | I2C0_SDA #1                           |                            |  |  |
| 53          | PD7                 | ADC0_CH<br>7                              |                             | LETIM0_OUT1 #0               | I2C0_SCL #1                           |                            |  |  |
| 54          | PD8                 |                                           |                             |                              |                                       | CMU_CLK1 #1                |  |  |
| 55          | PC6                 | ACMP0_C<br>H6                             |                             |                              | LEU1_TX #0<br>I2C0_SDA #2             |                            |  |  |
| 56          | PC7                 | ACMP0_C<br>H7                             |                             |                              | LEU1_RX #0<br>I2C0_SCL #2             |                            |  |  |
| 57          | VDD_DRE<br>G        | Power supp                                | ly for on-chip voltage reg  | ulator.                      |                                       |                            |  |  |
| 58          | VSS                 | Ground.                                   |                             |                              |                                       |                            |  |  |
| 59          | DECOU-<br>PLE       | Decouple or                               | utput for on-chip voltage r | egulator. An external capa   | acitance of size C <sub>DECOUPI</sub> | E is required at this pin. |  |  |
| 60          | PE0                 |                                           |                             | PCNT0_S0IN #1                | U0_TX #1                              |                            |  |  |
| 61          | PE1                 |                                           |                             | PCNT0_S1IN #1                | U0_RX #1                              |                            |  |  |
| 62          | PE2                 |                                           |                             |                              |                                       | ACMP0_O #1                 |  |  |

### 5.6 EFM32G290 (BGA112)

### 5.6.1 Pinout

The EFM32G290 pinout is shown in the following figure and table. Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.



Figure 5.6. EFM32G280 Pinout (top view, not to scale)

#### Table 5.16. Device Pinout

| BGA112 Pin# and<br>Name |          | Pin Alternate Functionality / Description |             |               |               |       |  |  |
|-------------------------|----------|-------------------------------------------|-------------|---------------|---------------|-------|--|--|
| Pin #                   | Pin Name | Analog                                    | EBI         | Timers        | Communication | Other |  |  |
| A1                      | PE15     |                                           | EBI_AD07 #0 |               | LEU0_RX #2    |       |  |  |
| A2                      | PE14     |                                           | EBI_AD06 #0 |               | LEU0_TX #2    |       |  |  |
| A3                      | PE12     |                                           | EBI_AD04 #0 | TIM1_CC2 #1   | US0_CLK #0    |       |  |  |
| A4                      | PE9      |                                           | EBI_AD01 #0 | PCNT2_S1IN #1 |               |       |  |  |
| A5                      | PD10     |                                           | EBI_CS1 #0  |               |               |       |  |  |

| BGA112 Pin# and<br>Name |               |               | Pin Alternate Functionality / Description |                            |                                      |                             |  |  |  |  |  |  |
|-------------------------|---------------|---------------|-------------------------------------------|----------------------------|--------------------------------------|-----------------------------|--|--|--|--|--|--|
| Pin #                   | Pin Name      | Analog        | EBI                                       | Timers                     | Communication                        | Other                       |  |  |  |  |  |  |
| D3                      | PB15          |               |                                           |                            |                                      |                             |  |  |  |  |  |  |
| D4                      | VSS           | Ground.       | Ground.                                   |                            |                                      |                             |  |  |  |  |  |  |
| D5                      | IOVDD_6       | Digital IO po | ower supply 6.                            |                            |                                      |                             |  |  |  |  |  |  |
| D6                      | PD9           | LCD_SEG<br>28 | EBI_CS0 #0                                | EBI_CS0 #0                 |                                      |                             |  |  |  |  |  |  |
| D7                      | IOVDD_5       | Digital IO po | ower supply 5.                            |                            |                                      |                             |  |  |  |  |  |  |
| D8                      | PF1           |               |                                           | LETIM0_OUT1 #2             |                                      | DBG_SWDIO #0/1              |  |  |  |  |  |  |
| D9                      | PE7           |               |                                           |                            | US0_TX #1                            |                             |  |  |  |  |  |  |
| D10                     | PC8           | ACMP1_C<br>H0 |                                           | TIM2_CC0 #2                | US0_CS #2                            |                             |  |  |  |  |  |  |
| D11                     | PC9           | ACMP1_C<br>H1 |                                           | TIM2_CC1 #2                | US0_CLK #2                           |                             |  |  |  |  |  |  |
| E1                      | PA6           |               | EBI_AD15 #0                               |                            | LEU1_RX #1                           |                             |  |  |  |  |  |  |
| E2                      | PA5           |               | EBI_AD14 #0                               | TIM0_CDTI2 #0              | LEU1_TX #1                           |                             |  |  |  |  |  |  |
| E3                      | PA4           |               | EBI_AD13 #0                               | TIM0_CDTI1 #0              | U0_RX #2                             |                             |  |  |  |  |  |  |
| E4                      | PB0           |               |                                           | TIM1_CC0 #2                |                                      |                             |  |  |  |  |  |  |
| E8                      | PF0           |               |                                           | LETIM0_OUT0 #2             |                                      | DBG_SWCLK #0/1              |  |  |  |  |  |  |
| E9                      | PE0           |               |                                           | PCNT0_S0IN #1              | U0_TX #1                             |                             |  |  |  |  |  |  |
| E10                     | PE1           |               |                                           | PCNT0_S1IN #1              | U0_RX #1                             |                             |  |  |  |  |  |  |
| E11                     | PE3           |               |                                           |                            |                                      | ACMP1_O #1                  |  |  |  |  |  |  |
| F1                      | PB1           |               |                                           | TIM1_CC1 #2                |                                      |                             |  |  |  |  |  |  |
| F2                      | PB2           |               |                                           | TIM1_CC2 #2                |                                      |                             |  |  |  |  |  |  |
| F3                      | PB3           |               |                                           | PCNT1_S0IN #1              | US2_TX #1                            |                             |  |  |  |  |  |  |
| F4                      | PB4           |               |                                           | PCNT1_S1IN #1              | US2_RX #1                            |                             |  |  |  |  |  |  |
| F8                      | VDD_DRE<br>G  | Power supp    | ly for on-chip voltage reg                | ulator.                    |                                      |                             |  |  |  |  |  |  |
| F9                      | VSS_DRE<br>G  | Ground for o  | on-chip voltage regulator.                |                            |                                      |                             |  |  |  |  |  |  |
| F10                     | PE2           |               |                                           |                            |                                      | ACMP0_O #1                  |  |  |  |  |  |  |
| F11                     | DECOU-<br>PLE | Decouple or   | utput for on-chip voltage r               | egulator. An external capa | acitance of size C <sub>DECOUP</sub> | LE is required at this pin. |  |  |  |  |  |  |
| G1                      | PB5           |               |                                           |                            | US2_CLK #1                           |                             |  |  |  |  |  |  |
| G2                      | PB6           |               |                                           |                            | US2_CS #1                            |                             |  |  |  |  |  |  |
| G3                      | VSS           | Ground.       | •                                         |                            | •                                    |                             |  |  |  |  |  |  |
| G4                      | IOVDD_0       | Digital IO po | ower supply 0.                            |                            |                                      |                             |  |  |  |  |  |  |
| G8                      | IOVDD_4       | Digital IO po | ower supply 4.                            |                            |                                      |                             |  |  |  |  |  |  |
| G9                      | VSS           | Ground.       |                                           |                            |                                      |                             |  |  |  |  |  |  |

#### 5.6.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |      |   |   | LOCATION                                                  |
|---------------|------|------|---|---|-----------------------------------------------------------|
| Functionality | 0    | 1    | 2 | 3 | Description                                               |
| ACMP0_CH0     | PC0  |      |   |   | Analog comparator ACMP0, channel 0.                       |
| ACMP0_CH1     | PC1  |      |   |   | Analog comparator ACMP0, channel 1.                       |
| ACMP0_CH2     | PC2  |      |   |   | Analog comparator ACMP0, channel 2.                       |
| ACMP0_CH3     | PC3  |      |   |   | Analog comparator ACMP0, channel 3.                       |
| ACMP0_CH4     | PC4  |      |   |   | Analog comparator ACMP0, channel 4.                       |
| ACMP0_CH5     | PC5  |      |   |   | Analog comparator ACMP0, channel 5.                       |
| ACMP0_CH6     | PC6  |      |   |   | Analog comparator ACMP0, channel 6.                       |
| ACMP0_CH7     | PC7  |      |   |   | Analog comparator ACMP0, channel 7.                       |
| ACMP0_O       | PE13 | PE2  |   |   | Analog comparator ACMP0, digital output.                  |
| ACMP1_CH0     | PC8  |      |   |   | Analog comparator ACMP1, channel 0.                       |
| ACMP1_CH1     | PC9  |      |   |   | Analog comparator ACMP1, channel 1.                       |
| ACMP1_CH2     | PC10 |      |   |   | Analog comparator ACMP1, channel 2.                       |
| ACMP1_CH3     | PC11 |      |   |   | Analog comparator ACMP1, channel 3.                       |
| ACMP1_CH4     | PC12 |      |   |   | Analog comparator ACMP1, channel 4.                       |
| ACMP1_CH5     | PC13 |      |   |   | Analog comparator ACMP1, channel 5.                       |
| ACMP1_CH6     | PC14 |      |   |   | Analog comparator ACMP1, channel 6.                       |
| ACMP1_CH7     | PC15 |      |   |   | Analog comparator ACMP1, channel 7.                       |
| ACMP1_0       | PF2  | PE3  |   |   | Analog comparator ACMP1, digital output.                  |
| ADC0_CH0      | PD0  |      |   |   | Analog to digital converter ADC0, input channel number 0. |
| ADC0_CH1      | PD1  |      |   |   | Analog to digital converter ADC0, input channel number 1. |
| ADC0_CH2      | PD2  |      |   |   | Analog to digital converter ADC0, input channel number 2. |
| ADC0_CH3      | PD3  |      |   |   | Analog to digital converter ADC0, input channel number 3. |
| ADC0_CH4      | PD4  |      |   |   | Analog to digital converter ADC0, input channel number 4. |
| ADC0_CH5      | PD5  |      |   |   | Analog to digital converter ADC0, input channel number 5. |
| ADC0_CH6      | PD6  |      |   |   | Analog to digital converter ADC0, input channel number 6. |
| ADC0_CH7      | PD7  |      |   |   | Analog to digital converter ADC0, input channel number 7. |
| BOOT_RX       | PE11 |      |   |   | Bootloader RX.                                            |
| BOOT_TX       | PE10 |      |   |   | Bootloader TX.                                            |
| CMU_CLK0      | PA2  | PC12 |   |   | Clock Management Unit, clock output number 0.             |
| CMU_CLK1      | PA1  | PD8  |   |   | Clock Management Unit, clock output number 1.             |

### Table 5.17. Alternate functionality overview

### 5.7.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |      |   |   | LOCATION                                                                              |
|---------------|------|------|---|---|---------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2 | 3 | Description                                                                           |
| ACMP0_CH4     | PC4  |      |   |   | Analog comparator ACMP0, channel 4.                                                   |
| ACMP0_CH5     | PC5  |      |   |   | Analog comparator ACMP0, channel 5.                                                   |
| ACMP0_CH6     | PC6  |      |   |   | Analog comparator ACMP0, channel 6.                                                   |
| ACMP0_CH7     | PC7  |      |   |   | Analog comparator ACMP0, channel 7.                                                   |
| ACMP0_O       | PE13 |      |   |   | Analog comparator ACMP0, digital output.                                              |
| ACMP1_CH4     | PC12 |      |   |   | Analog comparator ACMP1, channel 4.                                                   |
| ACMP1_CH5     | PC13 |      |   |   | Analog comparator ACMP1, channel 5.                                                   |
| ACMP1_CH6     | PC14 |      |   |   | Analog comparator ACMP1, channel 6.                                                   |
| ACMP1_CH7     | PC15 |      |   |   | Analog comparator ACMP1, channel 7.                                                   |
| ACMP1_O       | PF2  |      |   |   | Analog comparator ACMP1, digital output.                                              |
| ADC0_CH0      | PD0  |      |   |   | Analog to digital converter ADC0, input channel number 0.                             |
| ADC0_CH1      | PD1  |      |   |   | Analog to digital converter ADC0, input channel number 1.                             |
| ADC0_CH2      | PD2  |      |   |   | Analog to digital converter ADC0, input channel number 2.                             |
| ADC0_CH3      | PD3  |      |   |   | Analog to digital converter ADC0, input channel number 3.                             |
| ADC0_CH4      | PD4  |      |   |   | Analog to digital converter ADC0, input channel number 4.                             |
| ADC0_CH5      | PD5  |      |   |   | Analog to digital converter ADC0, input channel number 5.                             |
| ADC0_CH6      | PD6  |      |   |   | Analog to digital converter ADC0, input channel number 6.                             |
| ADC0_CH7      | PD7  |      |   |   | Analog to digital converter ADC0, input channel number 7.                             |
| BOOT_RX       | PE11 |      |   |   | Bootloader RX.                                                                        |
| BOOT_TX       | PE10 |      |   |   | Bootloader TX.                                                                        |
| CMU_CLK0      | PA2  | PC12 |   |   | Clock Management Unit, clock output number 0.                                         |
| CMU_CLK1      | PA1  | PD8  |   |   | Clock Management Unit, clock output number 1.                                         |
| DAC0_OUT0     | PB11 |      |   |   | Digital to Analog Converter DAC0 output channel number 0.                             |
| DAC0_OUT1     | PB12 |      |   |   | Digital to Analog Converter DAC0 output channel number 1.                             |
|               |      |      |   |   | Debug-interface Serial Wire clock input.                                              |
| DBG_SWCLK     | PF0  | PF0  |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull down. |
|               |      |      |   |   | Debug-interface Serial Wire data input / output.                                      |
| DBG_SWDIO     | PF1  | PF1  |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull up.   |

#### Table 5.20. Alternate functionality overview

| Alternate     |      |      |      |     | LOCATION                                                                                                      |
|---------------|------|------|------|-----|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3   | Description                                                                                                   |
| LCD_SEG9      | PE13 |      |      |     | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                        |
| LCD_SEG10     | PE14 |      |      |     | LCD segment line 10. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                       |
| LCD_SEG11     | PE15 |      |      |     | LCD segment line 11. Segments 8, 9, 10 and 11 are control-<br>led by SEGEN2.                                  |
| LCD_SEG12     | PA15 |      |      |     | LCD segment line 12. Segments 12, 13, 14 and 15 are con-<br>trolled by SEGEN3.                                |
| LCD_SEG13     | PA0  |      |      |     | LCD segment line 13. Segments 12, 13, 14 and 15 are con-<br>trolled by SEGEN3.                                |
| LCD_SEG14     | PA1  |      |      |     | LCD segment line 14. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                     |
| LCD_SEG15     | PA2  |      |      |     | LCD segment line 15. Segments 12, 13, 14 and 15 are controlled by SEGEN3.                                     |
| LCD_SEG16     | PA3  |      |      |     | LCD segment line 16. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG17     | PA4  |      |      |     | LCD segment line 17. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG18     | PA5  |      |      |     | LCD segment line 18. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG19     | PA6  |      |      |     | LCD segment line 19. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG20     | PB3  |      |      |     | LCD segment line 20. Segments 20, 21, 22 and 23 are con-<br>trolled by SEGEN5.                                |
| LCD_SEG21     | PB4  |      |      |     | LCD segment line 21. Segments 20, 21, 22 and 23 are con-<br>trolled by SEGEN5.                                |
| LCD_SEG22     | PB5  |      |      |     | LCD segment line 22. Segments 20, 21, 22 and 23 are con-<br>trolled by SEGEN5.                                |
| LCD_SEG23     | PB6  |      |      |     | LCD segment line 23. Segments 20, 21, 22 and 23 are controlled by SEGEN5.                                     |
| LETIM0_OUT0   | PD6  | PB11 | PF0  | PC4 | Low Energy Timer LETIM0, output channel 0.                                                                    |
| LETIM0_OUT1   | PD7  | PB12 | PF1  | PC5 | Low Energy Timer LETIM0, output channel 1.                                                                    |
| LEU0_RX       | PD5  | PB14 | PE15 |     | LEUART0 Receive input.                                                                                        |
| LEU0_TX       | PD4  | PB13 | PE14 |     | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LEU1_RX       | PC7  | PA6  |      |     | LEUART1 Receive input.                                                                                        |
| LEU1_TX       | PC6  | PA5  |      |     | LEUART1 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |     | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |     | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    | PC13 |      |      |     | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14 |      |      |     | Pulse Counter PCNT0 input number 1.                                                                           |

#### 5.8.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. This is shown in the following table. The table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

| Alternate     |      |      |   |   | LOCATION                                                                              |
|---------------|------|------|---|---|---------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2 | 3 | Description                                                                           |
| ACMP0_CH4     | PC4  |      |   |   | Analog comparator ACMP0, channel 4.                                                   |
| ACMP0_CH5     | PC5  |      |   |   | Analog comparator ACMP0, channel 5.                                                   |
| ACMP0_CH6     | PC6  |      |   |   | Analog comparator ACMP0, channel 6.                                                   |
| ACMP0_CH7     | PC7  |      |   |   | Analog comparator ACMP0, channel 7.                                                   |
| ACMP0_O       | PE13 |      |   |   | Analog comparator ACMP0, digital output.                                              |
| ACMP1_CH4     | PC12 |      |   |   | Analog comparator ACMP1, channel 4.                                                   |
| ACMP1_CH5     | PC13 |      |   |   | Analog comparator ACMP1, channel 5.                                                   |
| ACMP1_CH6     | PC14 |      |   |   | Analog comparator ACMP1, channel 6.                                                   |
| ACMP1_CH7     | PC15 |      |   |   | Analog comparator ACMP1, channel 7.                                                   |
| ACMP1_O       | PF2  |      |   |   | Analog comparator ACMP1, digital output.                                              |
| ADC0_CH0      | PD0  |      |   |   | Analog to digital converter ADC0, input channel number 0.                             |
| ADC0_CH1      | PD1  |      |   |   | Analog to digital converter ADC0, input channel number 1.                             |
| ADC0_CH2      | PD2  |      |   |   | Analog to digital converter ADC0, input channel number 2.                             |
| ADC0_CH3      | PD3  |      |   |   | Analog to digital converter ADC0, input channel number 3.                             |
| ADC0_CH4      | PD4  |      |   |   | Analog to digital converter ADC0, input channel number 4.                             |
| ADC0_CH5      | PD5  |      |   |   | Analog to digital converter ADC0, input channel number 5.                             |
| ADC0_CH6      | PD6  |      |   |   | Analog to digital converter ADC0, input channel number 6.                             |
| ADC0_CH7      | PD7  |      |   |   | Analog to digital converter ADC0, input channel number 7.                             |
| BOOT_RX       | PE11 |      |   |   | Bootloader RX.                                                                        |
| BOOT_TX       | PE10 |      |   |   | Bootloader TX.                                                                        |
| CMU_CLK0      | PA2  | PC12 |   |   | Clock Management Unit, clock output number 0.                                         |
| CMU_CLK1      | PA1  | PD8  |   |   | Clock Management Unit, clock output number 1.                                         |
| DAC0_OUT0     | PB11 |      |   |   | Digital to Analog Converter DAC0 output channel number 0.                             |
|               |      |      |   |   | Debug-interface Serial Wire clock input.                                              |
| DBG_SWCLK     | PF0  | PF0  |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull down. |
|               |      |      |   |   | Debug-interface Serial Wire data input / output.                                      |
| DBG_SWDIO     | PF1  | PF1  |   |   | Note that this function is enabled to pin out of reset, and has a built-in pull up.   |

#### Table 5.23. Alternate functionality overview

| Alternate     |      |      |     |   | LOCATION                                                                                                                                                            |
|---------------|------|------|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2   | 3 | Description                                                                                                                                                         |
|               |      |      |     |   | Debug-interface Serial Wire viewer Output.                                                                                                                          |
| DBG_SWO       | PF2  | PC15 |     |   | Note that this function is not enabled after reset, and must be enabled by software to be used.                                                                     |
| HFXTAL_N      | PB14 |      |     |   | High Frequency Crystal negative pin. Also used as external optional clock input pin.                                                                                |
| HFXTAL_P      | PB13 |      |     |   | High Frequency Crystal positive pin.                                                                                                                                |
| I2C0_SCL      | PA1  | PD7  | PC7 |   | I2C0 Serial Clock Line input / output.                                                                                                                              |
| I2C0_SDA      | PA0  | PD6  | PC6 |   | I2C0 Serial Data input / output.                                                                                                                                    |
| LCD_BCAP_N    | PA13 |      |     |   | LCD voltage booster (optional), boost capacitor, negative pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P. |
| LCD_BCAP_P    | PA12 |      |     |   | LCD voltage booster (optional), boost capacitor, positive pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P. |
|               |      |      |     |   | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS.                                  |
| LCD_BEXT      | PA14 |      |     |   | An external LCD voltage may also be applied to this pin if the booster is not enabled.                                                                              |
|               |      |      |     |   | If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO.                                                             |
| LCD_COM0      | PE4  |      |     |   | LCD driver common line number 0.                                                                                                                                    |
| LCD_COM1      | PE5  |      |     |   | LCD driver common line number 1.                                                                                                                                    |
| LCD_COM2      | PE6  |      |     |   | LCD driver common line number 2.                                                                                                                                    |
| LCD_COM3      | PE7  |      |     |   | LCD driver common line number 3.                                                                                                                                    |
| LCD_SEG0      | PF2  |      |     |   | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG1      | PF3  |      |     |   | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG2      | PF4  |      |     |   | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG3      | PF5  |      |     |   | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG4      | PE8  |      |     |   | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG5      | PE9  |      |     |   | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG6      | PE10 |      |     |   | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG7      | PE11 |      |     |   | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG8      | PE12 |      |     |   | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                              |

| Alternate     | LOCATION |      |      |     |                                                                                                               |
|---------------|----------|------|------|-----|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0        | 1    | 2    | 3   | Description                                                                                                   |
| LCD_SEG9      | PE13     |      |      |     | LCD segment line 9. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                        |
| LCD_SEG10     | PE14     |      |      |     | LCD segment line 10. Segments 8, 9, 10 and 11 are control-<br>led by SEGEN2.                                  |
| LCD_SEG11     | PE15     |      |      |     | LCD segment line 11. Segments 8, 9, 10 and 11 are control-<br>led by SEGEN2.                                  |
| LCD_SEG13     | PA0      |      |      |     | LCD segment line 13. Segments 12, 13, 14 and 15 are con-<br>trolled by SEGEN3.                                |
| LCD_SEG14     | PA1      |      |      |     | LCD segment line 14. Segments 12, 13, 14 and 15 are con-<br>trolled by SEGEN3.                                |
| LCD_SEG15     | PA2      |      |      |     | LCD segment line 15. Segments 12, 13, 14 and 15 are con-<br>trolled by SEGEN3.                                |
| LCD_SEG16     | PA3      |      |      |     | LCD segment line 16. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG17     | PA4      |      |      |     | LCD segment line 17. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG18     | PA5      |      |      |     | LCD segment line 18. Segments 16, 17, 18 and 19 are con-<br>trolled by SEGEN4.                                |
| LCD_SEG20     | PB3      |      |      |     | LCD segment line 20. Segments 20, 21, 22 and 23 are con-<br>trolled by SEGEN5.                                |
| LCD_SEG21     | PB4      |      |      |     | LCD segment line 21. Segments 20, 21, 22 and 23 are controlled by SEGEN5.                                     |
| LCD_SEG22     | PB5      |      |      |     | LCD segment line 22. Segments 20, 21, 22 and 23 are controlled by SEGEN5.                                     |
| LCD_SEG23     | PB6      |      |      |     | LCD segment line 23. Segments 20, 21, 22 and 23 are con-<br>trolled by SEGEN5.                                |
| LETIM0_OUT0   | PD6      | PB11 | PF0  | PC4 | Low Energy Timer LETIM0, output channel 0.                                                                    |
| LETIM0_OUT1   | PD7      |      | PF1  | PC5 | Low Energy Timer LETIM0, output channel 1.                                                                    |
| LEU0_RX       | PD5      | PB14 | PE15 |     | LEUART0 Receive input.                                                                                        |
| LEU0_TX       | PD4      | PB13 | PE14 |     | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LEU1_RX       | PC7      |      |      |     | LEUART1 Receive input.                                                                                        |
| LEU1_TX       | PC6      | PA5  |      |     | LEUART1 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8      |      |      |     | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7      |      |      |     | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    | PC13     |      |      |     | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14     |      |      |     | Pulse Counter PCNT0 input number 1.                                                                           |
| PCNT1_S0IN    | PC4      | PB3  |      |     | Pulse Counter PCNT1 input number 0.                                                                           |
| PCNT1_S1IN    | PC5      | PB4  |      |     | Pulse Counter PCNT1 input number 1.                                                                           |
| PCNT2_S0IN    | PD0      | PE8  |      |     | Pulse Counter PCNT2 input number 0.                                                                           |
| PCNT2_S1IN    | PD1      | PE9  |      |     | Pulse Counter PCNT2 input number 1.                                                                           |

| LQFF<br>and | P100 Pin#<br>d Name |               | Pin Alternate Functionality / Description |                                 |               |       |  |
|-------------|---------------------|---------------|-------------------------------------------|---------------------------------|---------------|-------|--|
| Pin #       | Pin Name            | Analog        | EBI                                       | Timers                          | Communication | Other |  |
| 4           | PA3                 | LCD_SEG<br>16 | EBI_AD12 #0                               | TIM0_CDTI0 #0                   | U0_TX #2      |       |  |
| 5           | PA4                 | LCD_SEG<br>17 | EBI_AD13 #0                               | TIM0_CDTI1 #0                   | U0_RX #2      |       |  |
| 6           | PA5                 | LCD_SEG<br>18 | EBI_AD14 #0                               | TIM0_CDTI2 #0                   | LEU1_TX #1    |       |  |
| 7           | PA6                 | LCD_SEG<br>19 | EBI_AD15 #0                               |                                 | LEU1_RX #1    |       |  |
| 8           | IOVDD_0             | Digital IO po | ower supply 0.                            |                                 |               |       |  |
| 9           | PB0                 | LCD_SEG<br>32 |                                           | TIM1_CC0 #2                     |               |       |  |
| 10          | PB1                 | LCD_SEG<br>33 |                                           | TIM1_CC1 #2                     |               |       |  |
| 11          | PB2                 | LCD_SEG<br>34 |                                           | TIM1_CC2 #2                     |               |       |  |
| 12          | PB3                 | LCD_SEG<br>20 |                                           | PCNT1_S0IN #1                   | US2_TX #1     |       |  |
| 13          | PB4                 | LCD_SEG<br>21 |                                           | PCNT1_S1IN #1                   | US2_RX #1     |       |  |
| 14          | PB5                 | LCD_SEG<br>22 |                                           |                                 | US2_CLK #1    |       |  |
| 15          | PB6                 | LCD_SEG<br>23 |                                           |                                 | US2_CS #1     |       |  |
| 16          | VSS                 | Ground.       |                                           |                                 |               |       |  |
| 17          | IOVDD_1             | Digital IO po | ower supply 1.                            |                                 |               |       |  |
| 18          | PC0                 | ACMP0_C<br>H0 |                                           | PCNT0_S0IN #2                   | US1_TX #0     |       |  |
| 19          | PC1                 | ACMP0_C<br>H1 |                                           | PCNT0_S1IN #2                   | US1_RX #0     |       |  |
| 20          | PC2                 | ACMP0_C<br>H2 |                                           |                                 | US2_TX #0     |       |  |
| 21          | PC3                 | ACMP0_C<br>H3 |                                           |                                 | US2_RX #0     |       |  |
| 22          | PC4                 | ACMP0_C<br>H4 |                                           | LETIM0_OUT0 #3<br>PCNT1_S0IN #0 | US2_CLK #0    |       |  |
| 23          | PC5                 | ACMP0_C<br>H5 |                                           | LETIM0_OUT1 #3<br>PCNT1_S1IN #0 | US2_CS #0     |       |  |
| 24          | PB7                 | LFXTAL_P      |                                           |                                 | US1_CLK #0    |       |  |
| 25          | PB8                 | LFXTAL_N      |                                           |                                 | US1_CS #0     |       |  |
| 26          | PA7                 | LCD_SEG<br>35 |                                           |                                 |               |       |  |
| 27          | PA8                 | LCD_SEG<br>36 |                                           | TIM2_CC0 #0                     |               |       |  |

| Alternate     | LOCATION |     |     |   |                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|----------|-----|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0        | 1   | 2   | 3 | Description                                                                                                                                                                                                                                                                                                                                                             |
| EBI_ARDY      | PF2      |     |     |   | External Bus Interface (EBI) Hardware Ready Control input.                                                                                                                                                                                                                                                                                                              |
| EBI_CS0       | PD9      |     |     |   | External Bus Interface (EBI) Chip Select output 0.                                                                                                                                                                                                                                                                                                                      |
| EBI_CS1       | PD10     |     |     |   | External Bus Interface (EBI) Chip Select output 1.                                                                                                                                                                                                                                                                                                                      |
| EBI_CS2       | PD11     |     |     |   | External Bus Interface (EBI) Chip Select output 2.                                                                                                                                                                                                                                                                                                                      |
| EBI_CS3       | PD12     |     |     |   | External Bus Interface (EBI) Chip Select output 3.                                                                                                                                                                                                                                                                                                                      |
| EBI_REn       | PF5      |     |     |   | External Bus Interface (EBI) Read Enable output.                                                                                                                                                                                                                                                                                                                        |
| EBI_WEn       | PF4      |     |     |   | External Bus Interface (EBI) Write Enable output.                                                                                                                                                                                                                                                                                                                       |
| HFXTAL_N      | PB14     |     |     |   | High Frequency Crystal negative pin. Also used as external optional clock input pin.                                                                                                                                                                                                                                                                                    |
| HFXTAL_P      | PB13     |     |     |   | High Frequency Crystal positive pin.                                                                                                                                                                                                                                                                                                                                    |
| I2C0_SCL      | PA1      | PD7 | PC7 |   | I2C0 Serial Clock Line input / output.                                                                                                                                                                                                                                                                                                                                  |
| I2C0_SDA      | PA0      | PD6 | PC6 |   | I2C0 Serial Data input / output.                                                                                                                                                                                                                                                                                                                                        |
| LCD_BCAP_N    | PA13     |     |     |   | LCD voltage booster (optional), boost capacitor, negative pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P.                                                                                                                                                                                                     |
| LCD_BCAP_P    | PA12     |     |     |   | LCD voltage booster (optional), boost capacitor, positive pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P.                                                                                                                                                                                                     |
| LCD_BEXT      | PA14     |     |     |   | <ul> <li>LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS.</li> <li>An external LCD voltage may also be applied to this pin if the booster is not enabled.</li> <li>If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO.</li> </ul> |
| LCD_COM0      | PE4      |     |     |   | LCD driver common line number 0.                                                                                                                                                                                                                                                                                                                                        |
| LCD_COM1      | PE5      |     |     |   | LCD driver common line number 1.                                                                                                                                                                                                                                                                                                                                        |
| LCD_COM2      | PE6      |     |     |   | LCD driver common line number 2.                                                                                                                                                                                                                                                                                                                                        |
| LCD_COM3      | PE7      |     |     |   | LCD driver common line number 3.                                                                                                                                                                                                                                                                                                                                        |
| LCD_SEG0      | PF2      |     |     |   | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                                                    |
| LCD_SEG1      | PF3      |     |     |   | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                                                    |
| LCD_SEG2      | PF4      |     |     |   | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                                                    |
| LCD_SEG3      | PF5      |     |     |   | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                                                    |
| LCD_SEG4      | PE8      |     |     |   | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                                                                                                                                                    |
| LCD_SEG5      | PE9      |     |     |   | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                                                                                                                                                    |
| LCD_SEG6      | PE10     |     |     |   | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                                                                                                                                                    |

|                     |         | SYMBOL | MIN     | NOM     | MAX  |  |  |
|---------------------|---------|--------|---------|---------|------|--|--|
|                     | х       | D      |         | 16 BSC  |      |  |  |
|                     | у       | E      |         | 16 BSC  |      |  |  |
| hady aiza           | х       | D1     | 14 BSC  |         |      |  |  |
| body size           | у       | E1     |         | 14 BSC  |      |  |  |
| lead pitch          |         | e      |         | 0.5 BSC |      |  |  |
|                     |         | L      | 0.45    | 0.6     | 0.75 |  |  |
| footprint           |         | L1     |         | 1 REF   |      |  |  |
|                     |         | θ      | 0° 3.5° |         | 7°   |  |  |
|                     |         | θ1     | 0° —    |         |      |  |  |
|                     |         | θ2     | 11º 12º |         | 13º  |  |  |
|                     |         | θ3     | 11°     | 12°     | 13º  |  |  |
|                     |         | R1     | 0.08    | —       | —    |  |  |
|                     |         | R1     | 0.08 —  |         | 0.2  |  |  |
|                     |         | S      | 0.2     | _       |      |  |  |
| package edge to     | lerance | aaa    | 0.2     |         |      |  |  |
| lead edge tolerance |         | bbb    | 0.2     |         |      |  |  |
| coplanarity         | /       | ссс    |         | 0.08    |      |  |  |
| lead offse          | t       | ddd    | 0.08    |         |      |  |  |
| mold flatness       |         | eee    | 0.05    |         |      |  |  |

The LQFP100 Package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx

| DIM | MIN      | NOM       | MAX   | DIM | MIN | NOM        | MAX |
|-----|----------|-----------|-------|-----|-----|------------|-----|
| D   | 0.170    | —         | 0.270 | S1  |     | 4.500 BSC  |     |
| E   | 0.950    |           | 1.050 | V   |     | 9.000 BSC  |     |
| F   | 0.170    | —         | 0.230 | V1  | _   | 4.5000 BSC | _   |
| G   | —        | 0.500 BSC |       | W   |     | 0.200 BSC  |     |
| н   | 0.050    | —         | 0.150 | AA  | _   | 1.000BSC   |     |
| J   | 0.090    | —         | 0.200 |     |     |            |     |
| К   | 0.500    |           | 0.700 |     |     |            |     |
| L   | 0DE<br>G | _         | 7DEG  |     |     |            |     |

The TQFP48 Package is 7 by 7 mm in size and has a 0.5 mm pin pitch.

The TQFP48 Package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx

## 10.2 QFN64 PCB Layout



Figure 10.2. QFN64 PCB Land Pattern

### Table 10.2. QFN64 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin Number | Symbol | Pin Number |
|--------|-----------|--------|------------|--------|------------|
| а      | 0.85      | P1     | 1          | P8     | 64         |
| b      | 0.30      | P2     | 16         | P9     | 65         |
| С      | 0.50      | P3     | 17         |        |            |
| d      | 8.90      | P4     | 32         |        |            |
| e      | 8.90      | P5     | 33         |        |            |
| f      | 7.20      | P6     | 48         |        |            |
| g      | 7.20      | P7     | 49         |        |            |



Figure 10.3. QFN64 PCB Solder Mask

## Table 10.3. QFN64 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Dim. (mm) |
|--------|-----------|--------|-----------|
| а      | 0.97      | e      | 8.90      |
| b      | 0.42      | f      | 7.32      |
| С      | 0.50      | g      | 7.32      |

### 11.3 QFN32 Package Marking

In the illustration below package fields and position are shown.





### 13.21 Revision 0.80

October 19th, 2009

This revision applies the following devices:

- EFM32G200
- EFM32G210
- EFM32G230
- EFM32G280
- EFM32G290
- EFM32G840
- EFM32G880
- EFM32G890

Initial preliminary revision