

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 32MHz                                                                    |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART              |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                          |
| Number of I/O              | 86                                                                       |
| Program Memory Size        | 32KB (32K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 8K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                             |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                     |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 100-LQFP                                                                 |
| Supplier Device Package    | 100-LQFP (14x14)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32g880f32g-e-qfp100 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 3.1.24 Advanced Encryption Standard Accelerator (AES)

The AES accelerator performs AES encryption and decryption with 128-bit or 256-bit keys. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys and 75 HFCORECLK cycles with 256-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported.

#### 3.1.25 General Purpose Input/Output (GPIO)

General Purpose Input/Output (GPIO) pins are organized into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals.

## 3.1.26 Liquid Crystal Display Driver (LCD)

The LCD driver is capable of driving a segmented LCD display with up to 4x40 segments. A voltage boost function enables it to provide the LCD display with higher voltage than the supply voltage for the device. In addition, an animation feature can run custom animations on the LCD display without any CPU intervention. The LCD driver can also remain active even in Energy Mode 2 and provides a Frame Counter interrupt that can wake-up the device on a regular basis for updating data.

# EFM32G Data Sheet System Overview

| 0×400-0400 |                                         |         | 0xffffffe                        |
|------------|-----------------------------------------|---------|----------------------------------|
| 0x400e0400 | AES                                     |         |                                  |
| 0x400cc400 |                                         |         | 0xe0100000                       |
| 0x400cc400 | PRS                                     | í 🔪 🗖 🗖 | 0xe00fffff                       |
| 0x400cc000 |                                         | ``      | CM3 Peripherals                  |
| 0x400ca400 | RMU                                     |         | 0×e0000000                       |
| 0x400ca000 |                                         |         | 0xdffffff                        |
| 0x400c8400 | CMU                                     |         |                                  |
| 0x400c6000 |                                         |         | 0×90000000                       |
| 0x400c6400 | EMU                                     |         | 0x8fffffff                       |
| 0x400c6000 |                                         |         | EBI Region 3                     |
| 0x400c4000 | DMA                                     |         | 0×8c00000                        |
| 0x400c2000 |                                         |         | 0x8bffffff                       |
| 0x400c0400 | MSC                                     |         | EBI Region 2                     |
| 0x40000000 |                                         |         | 0×88000000                       |
| 0x4008a400 | LCD                                     |         | 0x87ffffff                       |
| 0x40088000 |                                         |         | EBI Region 1                     |
| 0×40088000 | WDOG                                    |         | 0×84000000                       |
| 0x40086000 |                                         |         | 0x83ffffff                       |
| 0x40086800 | PCNT2                                   |         | EBI Region 0                     |
| 0×40086400 | PCNT1                                   |         | 0×8000000                        |
| 0x40080400 | PCNT0                                   |         | 0x7ffffff                        |
| 0x40080000 |                                         |         |                                  |
| 0x40084800 | LEUART1                                 |         | 0×44000000                       |
| 0×40084000 | LEUART0                                 |         | 0x43ffffff                       |
| 0x40082400 |                                         |         | Peripherals (bit-band)           |
| 0x40082000 | LETIMERO                                |         | 0×42000000                       |
| 0x40080400 |                                         |         | 0x41fffff                        |
| 0x40080000 | RTC                                     |         | 0.41000000                       |
| 0x40010c00 |                                         |         | 0×4100000                        |
| 0x40010800 | TIMER2                                  |         | 0x40fffff                        |
| 0x40010400 |                                         |         | Peripherals                      |
| 0x40010000 | TIMERU                                  |         | 0240000000                       |
| 0x4000e400 |                                         |         | 0x3tttttt                        |
| 0x4000e000 | UARTU                                   |         | 0×22200000                       |
| 0x4000cc00 |                                         |         | 022166666                        |
| 0x4000c800 |                                         |         | UX221TTTTT                       |
| 0x4000c400 |                                         |         |                                  |
| 0x4000c000 | USARIU                                  |         | 0x2166666                        |
| 0x4000a400 | 1200                                    |         | 0X2111111                        |
| 0x4000a000 | 1200                                    |         | 0×20004000                       |
| 0x40008400 | EBI                                     |         | 0x20001000                       |
| 0x40008000 | EBI                                     |         | SRAM (16 kB)                     |
| 0x40007000 | GPIO                                    |         | $(data space) 0 \times 20000000$ |
| 0x40006000 | 6110                                    | r // F  | 0v1ffffff                        |
| 0x40004400 | DACO                                    |         | 0.1111111                        |
| 0x40004000 | Drico                                   |         |                                  |
| 0x40002400 | ADC0                                    |         |                                  |
| 0x40002000 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |         | Code                             |
| 0x40001800 | ACMP1                                   |         |                                  |
| Ux40001400 | ACMPO                                   | 1       |                                  |
| Ux40001000 |                                         |         |                                  |
| Ux40000400 | VCMP                                    | 7       | 0×00000000                       |
| Ux40000000 |                                         | · L     |                                  |

Figure 3.3. System Address Space with Peripheral Listing

# 4.4.1 EM0 Current Consumption



Figure 4.1. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 28 MHz



Figure 4.4. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 11 MHz



Figure 4.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 7 MHz



Figure 4.16. Typical Low-Level Output Current, 3V Supply Voltage

| Parameter                                       | Symbol               | Test Condition                                                                                                    | Min | Тур | Max | Unit |
|-------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Signal-to-Noise And Distortion<br>Ratio (SINAD) | SINAD <sub>ADC</sub> | 200 kSamples/s, 12 bit, differen-<br>tial, V <sub>DD</sub> reference, ADC_CLK =<br>7 MHz, BIASPROG = 0x747        | 62  | 68  | _   | dB   |
|                                                 |                      | 200 kSamples/s, 12 bit, differen-<br>tial, 2xV <sub>DD</sub> reference,<br>ADC_CLK = 7 MHz, BIA-<br>SPROG = 0x747 |     | 69  |     | dB   |



Figure 4.32. ADC Absolute Offset, Common Mode = VDD/2



Figure 4.33. ADC Dynamic Performance vs Temperature for all ADC References, VDD = 3V

| LQFF<br>and | P100 Pin#<br>d Name |        | Pi          | n Alternate Functionalit |               |            |
|-------------|---------------------|--------|-------------|--------------------------|---------------|------------|
| Pin #       | Pin Name            | Analog | EBI         | Timers                   | Communication | Other      |
| 92          | PE8                 |        | EBI_AD00 #0 | PCNT2_S0IN #1            |               |            |
| 93          | PE9                 |        | EBI_AD01 #0 | PCNT2_S1IN #1            |               |            |
| 94          | PE10                |        | EBI_AD02 #0 | TIM1_CC0 #1              | US0_TX #0     | BOOT_TX    |
| 95          | PE11                |        | EBI_AD03 #0 | TIM1_CC1 #1              | US0_RX #0     | BOOT_RX    |
| 96          | PE12                |        | EBI_AD04 #0 | TIM1_CC2 #1              | US0_CLK #0    |            |
| 97          | PE13                |        | EBI_AD05 #0 |                          | US0_CS #0     | ACMP0_O #0 |
| 98          | PE14                |        | EBI_AD06 #0 |                          | LEU0_TX #2    |            |
| 99          | PE15                |        | EBI_AD07 #0 |                          | LEU0_RX #2    |            |
| 100         | PA15                |        | EBI_AD08 #0 |                          |               |            |

| Alternate     |      |      |      |      | LOCATION                                                                                                      |
|---------------|------|------|------|------|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3    | Description                                                                                                   |
| EBI_ARDY      | PF2  |      |      |      | External Bus Interface (EBI) Hardware Ready Control input.                                                    |
| EBI_CS0       | PD9  |      |      |      | External Bus Interface (EBI) Chip Select output 0.                                                            |
| EBI_CS1       | PD10 |      |      |      | External Bus Interface (EBI) Chip Select output 1.                                                            |
| EBI_CS2       | PD11 |      |      |      | External Bus Interface (EBI) Chip Select output 2.                                                            |
| EBI_CS3       | PD12 |      |      |      | External Bus Interface (EBI) Chip Select output 3.                                                            |
| EBI_REn       | PF5  |      |      |      | External Bus Interface (EBI) Read Enable output.                                                              |
| EBI_WEn       | PF4  |      |      |      | External Bus Interface (EBI) Write Enable output.                                                             |
| HFXTAL_N      | PB14 |      |      |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.                          |
| HFXTAL_P      | PB13 |      |      |      | High Frequency Crystal positive pin.                                                                          |
| I2C0_SCL      | PA1  | PD7  | PC7  |      | I2C0 Serial Clock Line input / output.                                                                        |
| I2C0_SDA      | PA0  | PD6  | PC6  |      | I2C0 Serial Data input / output.                                                                              |
| LETIM0_OUT0   | PD6  | PB11 | PF0  | PC4  | Low Energy Timer LETIM0, output channel 0.                                                                    |
| LETIM0_OUT1   | PD7  | PB12 | PF1  | PC5  | Low Energy Timer LETIM0, output channel 1.                                                                    |
| LEU0_RX       | PD5  | PB14 | PE15 |      | LEUART0 Receive input.                                                                                        |
| LEU0_TX       | PD4  | PB13 | PE14 |      | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LEU1_RX       | PC7  | PA6  |      |      | LEUART1 Receive input.                                                                                        |
| LEU1_TX       | PC6  | PA5  |      |      | LEUART1 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |      | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |      | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    | PC13 | PE0  | PC0  |      | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14 | PE1  | PC1  |      | Pulse Counter PCNT0 input number 1.                                                                           |
| PCNT1_S0IN    | PC4  | PB3  |      |      | Pulse Counter PCNT1 input number 0.                                                                           |
| PCNT1_S1IN    | PC5  | PB4  |      |      | Pulse Counter PCNT1 input number 1.                                                                           |
| PCNT2_S0IN    | PD0  | PE8  |      |      | Pulse Counter PCNT2 input number 0.                                                                           |
| PCNT2_S1IN    | PD1  | PE9  |      |      | Pulse Counter PCNT2 input number 1.                                                                           |
| TIM0_CC0      | PA0  | PA0  | PF6  | PD1  | Timer 0 Capture Compare input / output channel 0.                                                             |
| TIM0_CC1      | PA1  | PA1  | PF7  | PD2  | Timer 0 Capture Compare input / output channel 1.                                                             |
| TIM0_CC2      | PA2  | PA2  | PF8  | PD3  | Timer 0 Capture Compare input / output channel 2.                                                             |
| TIM0_CDTI0    | PA3  | PC13 | PF3  | PC13 | Timer 0 Complimentary Deat Time Insertion channel 0.                                                          |
| TIM0_CDTI1    | PA4  | PC14 | PF4  | PC14 | Timer 0 Complimentary Deat Time Insertion channel 1.                                                          |
| TIM0_CDTI2    | PA5  | PC15 | PF5  | PC15 | Timer 0 Complimentary Deat Time Insertion channel 2.                                                          |
| TIM1_CC0      | PC13 | PE10 | PB0  |      | Timer 1 Capture Compare input / output channel 0.                                                             |
| TIM1_CC1      | PC14 | PE11 | PB1  |      | Timer 1 Capture Compare input / output channel 1.                                                             |
| TIM1_CC2      | PC15 | PE12 | PB2  |      | Timer 1 Capture Compare input / output channel 2.                                                             |

# 5.6.3 GPIO Pinout Overview

The specific GPIO pins available in EFM32G290 is shown in the following table. Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3 | Pin 2 | Pin 1 | Pin 0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| Port A | PA15      | PA14      | PA13      | PA12      | PA11      | PA10      | PA9   | PA8   | PA7   | PA6   | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   |
| Port B | PB15      | PB14      | PB13      | PB12      | PB11      | PB10      | PB9   | PB8   | PB7   | PB6   | PB5   | PB4   | PB3   | PB2   | PB1   | PB0   |
| Port C | PC15      | PC14      | PC13      | PC12      | PC11      | PC10      | PC9   | PC8   | PC7   | PC6   | PC5   | PC4   | PC3   | PC2   | PC1   | PC0   |
| Port D | PD15      | PD14      | PD13      | PD12      | PD11      | PD10      | PD9   | PD8   | PD7   | PD6   | PD5   | PD4   | PD3   | PD2   | PD1   | PD0   |
| Port E | PE15      | PE14      | PE13      | PE12      | PE11      | PE10      | PE9   | PE8   | PE7   | PE6   | PE5   | PE4   | PE3   | PE2   | PE1   | PE0   |
| Port F |           | _         | _         | _         |           |           | PF9   | PF8   | PF7   | PF6   | PF5   | PF4   | PF3   | PF2   | PF1   | PF0   |

# Table 5.18. GPIO Pinout

| TQFP  | 64 Pin# and<br>Name | Pin Alternate Functionality / Description |                                              |                                 |                                             |  |  |  |  |
|-------|---------------------|-------------------------------------------|----------------------------------------------|---------------------------------|---------------------------------------------|--|--|--|--|
| Pin # | Pin Name            | Analog                                    | Timers                                       | Communication                   | Other                                       |  |  |  |  |
| 38    | PC7                 | ACMP0_CH7                                 |                                              | LEU1_RX #0 I2C0_SCL #2          |                                             |  |  |  |  |
| 39    | VDD_DREG            | Power supply f                            | for on-chip voltage regulator.               |                                 |                                             |  |  |  |  |
| 40    | DECOUPLE            | Decouple outp<br>pin.                     | ut for on-chip voltage regulator.            | An external capacitance of size | e C <sub>DECOUPLE</sub> is required at this |  |  |  |  |
| 41    | PE4                 | LCD_COM0                                  |                                              | US0_CS #1                       |                                             |  |  |  |  |
| 42    | PE5                 | LCD_COM1                                  |                                              | US0_CLK #1                      |                                             |  |  |  |  |
| 43    | PE6                 | LCD_COM2                                  |                                              | US0_RX #1                       |                                             |  |  |  |  |
| 44    | PE7                 | LCD_COM3                                  |                                              | US0_TX #1                       |                                             |  |  |  |  |
| 45    | PC12                | ACMP1_CH4                                 |                                              |                                 | CMU_CLK0 #1                                 |  |  |  |  |
| 46    | PC13                | ACMP1_CH5                                 | TIM0_CDTI0 #1/3 TIM1_CC0<br>#0 PCNT0_S0IN #0 |                                 |                                             |  |  |  |  |
| 47    | PC14                | ACMP1_CH6                                 | TIM0_CDTI1 #1/3 TIM1_CC1<br>#0 PCNT0_S1IN #0 |                                 |                                             |  |  |  |  |
| 48    | PC15                | ACMP1_CH7                                 | TIM0_CDTI2 #1/3 TIM1_CC2<br>#0               |                                 | DBG_SWO #1                                  |  |  |  |  |
| 49    | PF0                 |                                           | LETIM0_OUT0 #2                               |                                 | DBG_SWCLK #0/1                              |  |  |  |  |
| 50    | PF1                 |                                           | LETIM0_OUT1 #2                               |                                 | DBG_SWDIO #0/1                              |  |  |  |  |
| 51    | PF2                 | LCD_SEG0                                  |                                              |                                 | ACMP1_O #0 DBG_SWO #0                       |  |  |  |  |
| 52    | PF3                 | LCD_SEG1                                  | TIM0_CDTI0 #2                                |                                 |                                             |  |  |  |  |
| 53    | PF4                 | LCD_SEG2                                  | TIM0_CDTI1 #2                                |                                 |                                             |  |  |  |  |
| 54    | PF5                 | LCD_SEG3                                  | TIM0_CDTI2 #2                                |                                 |                                             |  |  |  |  |
| 55    | IOVDD_5             | Digital IO powe                           | er supply 5.                                 |                                 |                                             |  |  |  |  |
| 56    | VSS                 | Ground.                                   |                                              |                                 |                                             |  |  |  |  |
| 57    | PE8                 | LCD_SEG4                                  | PCNT2_S0IN #1                                |                                 |                                             |  |  |  |  |
| 58    | PE9                 | LCD_SEG5                                  | PCNT2_S1IN #1                                |                                 |                                             |  |  |  |  |
| 59    | PE10                | LCD_SEG6                                  | TIM1_CC0 #1                                  | US0_TX #0                       | BOOT_TX                                     |  |  |  |  |
| 60    | PE11                | LCD_SEG7                                  | TIM1_CC1 #1                                  | US0_RX #0                       | BOOT_RX                                     |  |  |  |  |
| 61    | PE12                | LCD_SEG8                                  | TIM1_CC2 #1                                  | US0_CLK #0                      |                                             |  |  |  |  |
| 62    | PE13                | LCD_SEG9                                  |                                              | US0_CS #0                       | ACMP0_O #0                                  |  |  |  |  |
| 63    | PE14                | LCD_SEG10                                 |                                              | LEU0_TX #2                      |                                             |  |  |  |  |
| 64    | PE15                | LCD_SEG11                                 |                                              | LEU0_RX #2                      |                                             |  |  |  |  |

| Alternate     |      |      |     |   | LOCATION                                                                                                                                                            |
|---------------|------|------|-----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2   | 3 | Description                                                                                                                                                         |
|               |      |      |     |   | Debug-interface Serial Wire viewer Output.                                                                                                                          |
| DBG_SWO       | PF2  | PC15 |     |   | Note that this function is not enabled after reset, and must be enabled by software to be used.                                                                     |
| HFXTAL_N      | PB14 |      |     |   | High Frequency Crystal negative pin. Also used as external optional clock input pin.                                                                                |
| HFXTAL_P      | PB13 |      |     |   | High Frequency Crystal positive pin.                                                                                                                                |
| I2C0_SCL      | PA1  | PD7  | PC7 |   | I2C0 Serial Clock Line input / output.                                                                                                                              |
| I2C0_SDA      | PA0  | PD6  | PC6 |   | I2C0 Serial Data input / output.                                                                                                                                    |
| LCD_BCAP_N    | PA13 |      |     |   | LCD voltage booster (optional), boost capacitor, negative pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P. |
| LCD_BCAP_P    | PA12 |      |     |   | LCD voltage booster (optional), boost capacitor, positive pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P. |
|               |      |      |     |   | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS.                                  |
| LCD_BEXT      | PA14 |      |     |   | An external LCD voltage may also be applied to this pin if the booster is not enabled.                                                                              |
|               |      |      |     |   | If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO.                                                             |
| LCD_COM0      | PE4  |      |     |   | LCD driver common line number 0.                                                                                                                                    |
| LCD_COM1      | PE5  |      |     |   | LCD driver common line number 1.                                                                                                                                    |
| LCD_COM2      | PE6  |      |     |   | LCD driver common line number 2.                                                                                                                                    |
| LCD_COM3      | PE7  |      |     |   | LCD driver common line number 3.                                                                                                                                    |
| LCD_SEG0      | PF2  |      |     |   | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG1      | PF3  |      |     |   | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG2      | PF4  |      |     |   | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG3      | PF5  |      |     |   | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                |
| LCD_SEG4      | PE8  |      |     |   | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG5      | PE9  |      |     |   | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG6      | PE10 |      |     |   | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG7      | PE11 |      |     |   | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                |
| LCD_SEG8      | PE12 |      |     |   | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                              |

| Alternate     |      |     |     |      | LOCATION                                                                                                                                                                                                                                                                                                                                |
|---------------|------|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1   | 2   | 3    | Description                                                                                                                                                                                                                                                                                                                             |
| EBI_ARDY      | PF2  |     |     |      | External Bus Interface (EBI) Hardware Ready Control input.                                                                                                                                                                                                                                                                              |
| EBI_CS0       | PD9  |     |     |      | External Bus Interface (EBI) Chip Select output 0.                                                                                                                                                                                                                                                                                      |
| EBI_CS1       | PD10 |     |     |      | External Bus Interface (EBI) Chip Select output 1.                                                                                                                                                                                                                                                                                      |
| EBI_CS2       | PD11 |     |     |      | External Bus Interface (EBI) Chip Select output 2.                                                                                                                                                                                                                                                                                      |
| EBI_CS3       | PD12 |     |     |      | External Bus Interface (EBI) Chip Select output 3.                                                                                                                                                                                                                                                                                      |
| EBI_REn       | PF5  |     |     |      | External Bus Interface (EBI) Read Enable output.                                                                                                                                                                                                                                                                                        |
| EBI_WEn       | PF4  |     |     |      | External Bus Interface (EBI) Write Enable output.                                                                                                                                                                                                                                                                                       |
| HFXTAL_N      | PB14 |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.                                                                                                                                                                                                                                                    |
| HFXTAL_P      | PB13 |     |     |      | High Frequency Crystal positive pin.                                                                                                                                                                                                                                                                                                    |
| I2C0_SCL      | PA1  | PD7 | PC7 | PD15 | I2C0 Serial Clock Line input / output.                                                                                                                                                                                                                                                                                                  |
| I2C0_SDA      | PA0  | PD6 | PC6 | PD14 | I2C0 Serial Data input / output.                                                                                                                                                                                                                                                                                                        |
| LCD_BCAP_N    | PA13 |     |     |      | LCD voltage booster (optional), boost capacitor, negative pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P.                                                                                                                                                                     |
| LCD_BCAP_P    | PA12 |     |     |      | LCD voltage booster (optional), boost capacitor, positive pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P.                                                                                                                                                                     |
| LCD_BEXT      | PA14 |     |     |      | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS.<br>An external LCD voltage may also be applied to this pin if the booster is not enabled.<br>If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO. |
| LCD_COM0      | PE4  |     |     |      | LCD driver common line number 0.                                                                                                                                                                                                                                                                                                        |
| LCD_COM1      | PE5  |     |     |      | LCD driver common line number 1.                                                                                                                                                                                                                                                                                                        |
| LCD_COM2      | PE6  |     |     |      | LCD driver common line number 2.                                                                                                                                                                                                                                                                                                        |
| LCD_COM3      | PE7  |     |     |      | LCD driver common line number 3.                                                                                                                                                                                                                                                                                                        |
| LCD_SEG0      | PF2  |     |     |      | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                    |
| LCD_SEG1      | PF3  |     |     |      | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                    |
| LCD_SEG2      | PF4  |     |     |      | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                    |
| LCD_SEG3      | PF5  |     |     |      | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                                                                                                                                    |
| LCD_SEG4      | PE8  |     |     |      | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                                                                                                                    |
| LCD_SEG5      | PE9  |     |     |      | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                                                                                                                    |
| LCD_SEG6      | PE10 |     |     |      | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                                                                                                                                    |

| Alternate     |      |      |      |      | LOCATION                                                                                                      |
|---------------|------|------|------|------|---------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3    | Description                                                                                                   |
| LCD_SEG30     | PD11 |      |      |      | LCD segment line 30. Segments 28, 29, 30 and 31 are controlled by SEGEN7.                                     |
| LCD_SEG31     | PD12 |      |      |      | LCD segment line 31. Segments 28, 29, 30 and 31 are controlled by SEGEN7.                                     |
| LCD_SEG32     | PB0  |      |      |      | LCD segment line 32. Segments 32, 33, 34 and 35 are con-<br>trolled by SEGEN8.                                |
| LCD_SEG33     | PB1  |      |      |      | LCD segment line 33. Segments 32, 33, 34 and 35 are controlled by SEGEN8.                                     |
| LCD_SEG34     | PB2  |      |      |      | LCD segment line 34. Segments 32, 33, 34 and 35 are controlled by SEGEN8.                                     |
| LCD_SEG35     | PA7  |      |      |      | LCD segment line 35. Segments 32, 33, 34 and 35 are con-<br>trolled by SEGEN8.                                |
| LCD_SEG36     | PA8  |      |      |      | LCD segment line 36. Segments 36, 37, 38 and 39 are con-<br>trolled by SEGEN9.                                |
| LCD_SEG37     | PA9  |      |      |      | LCD segment line 37. Segments 36, 37, 38 and 39 are controlled by SEGEN9.                                     |
| LCD_SEG38     | PA10 |      |      |      | LCD segment line 38. Segments 36, 37, 38 and 39 are controlled by SEGEN9.                                     |
| LCD_SEG39     | PA11 |      |      |      | LCD segment line 39. Segments 36, 37, 38 and 39 are con-<br>trolled by SEGEN9.                                |
| LETIM0_OUT0   | PD6  | PB11 | PF0  | PC4  | Low Energy Timer LETIM0, output channel 0.                                                                    |
| LETIM0_OUT1   | PD7  | PB12 | PF1  | PC5  | Low Energy Timer LETIM0, output channel 1.                                                                    |
| LEU0_RX       | PD5  | PB14 | PE15 |      | LEUART0 Receive input.                                                                                        |
| LEU0_TX       | PD4  | PB13 | PE14 |      | LEUART0 Transmit output. Also used as receive input in half duplex communication.                             |
| LEU1_RX       | PC7  | PA6  |      |      | LEUART1 Receive input.                                                                                        |
| LEU1_TX       | PC6  | PA5  |      |      | LEUART1 Transmit output. Also used as receive input in half duplex communication.                             |
| LFXTAL_N      | PB8  |      |      |      | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |      | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                    |
| PCNT0_S0IN    | PC13 | PE0  | PC0  |      | Pulse Counter PCNT0 input number 0.                                                                           |
| PCNT0_S1IN    | PC14 | PE1  | PC1  |      | Pulse Counter PCNT0 input number 1.                                                                           |
| PCNT1_S0IN    | PC4  | PB3  |      |      | Pulse Counter PCNT1 input number 0.                                                                           |
| PCNT1_S1IN    | PC5  | PB4  |      |      | Pulse Counter PCNT1 input number 1.                                                                           |
| PCNT2_S0IN    | PD0  | PE8  |      |      | Pulse Counter PCNT2 input number 0.                                                                           |
| PCNT2_S1IN    | PD1  | PE9  |      |      | Pulse Counter PCNT2 input number 1.                                                                           |
| TIM0_CC0      | PA0  | PA0  | PF6  | PD1  | Timer 0 Capture Compare input / output channel 0.                                                             |
| TIM0_CC1      | PA1  | PA1  | PF7  | PD2  | Timer 0 Capture Compare input / output channel 1.                                                             |
| TIM0_CC2      | PA2  | PA2  | PF8  | PD3  | Timer 0 Capture Compare input / output channel 2.                                                             |
| TIM0_CDTI0    | PA3  | PC13 | PF3  | PC13 | Timer 0 Complimentary Deat Time Insertion channel 0.                                                          |

#### 6.2 BGA112 PCB Layout



Figure 6.2. BGA112 PCB Land Pattern

# Table 6.1. BGA112 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.35      |
| b      | 0.80      |
| d      | 8.00      |
| e      | 8.00      |



Figure 6.3. BGA112 PCB Solder Mask

# Table 6.2. BGA112 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.48      |
| b      | 0.80      |
| d      | 8.00      |
| e      | 8.00      |



Figure 7.4. LQFP100 PCB Stencil Design

# Table 7.4. LQFP100 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 1.35      |
| b      | 0.20      |
| C      | 0.50      |
| d      | 15.40     |
| e      | 15.40     |

#### Note:

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Pin Definitions.

# 8. TQFP64 Package Specifications

## 8.1 TQFP64 Package Dimensions



Figure 8.1. TQFP64

#### Note:

- 1. All dimensions & tolerancing confirm to ASME Y14.5M-1994.
- 2. The top package body size may be smaller than the bottom package body size.
- 3. Datum 'A,B', and 'B' to be determined at datum plane 'H'.
- 4. To be determined at seating place 'C'.
- 5. Dimension 'D1' and 'E1' do not include mold protrusions. Allowable protrusion is 0.25mm per side.'D1' and 'E1' are maximum plastic body size dimension including mold mismatch. Dimension 'D1' and'E1' shall be determined at datum plane 'H'.
- 6. Detail of Pin 1 indicatifier are option all but must be located within the zone indicated.
- 7. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall not cause thelead width to exceed the maximum 'b' dimension by more than 0.08 mm. Dambar can not be locatedon the lower radius or the foot. Minimum space between protrusion and an adjacent lead is 0.07 mm.
- 8. Exact shape of each corner is optional.
- 9. These dimension apply to the flat section of the lead between 0.10 mm and 0.25 mm from the lead tip.
- 10. All dimensions are in millimeters.

| DIM | MIN  | NOM  | MAX  | DIM | MIN  | NOM | MAX  |
|-----|------|------|------|-----|------|-----|------|
| A   | _    | 1.10 | 1.20 | L1  |      | _   |      |
| A1  | 0.05 |      | 0.15 | R1  | 0.08 |     |      |
| A2  | 0.95 | 1.00 | 1.05 | R2  | 0.08 |     | 0.20 |

## Table 8.1. QFP64 (Dimensions in mm)

# 8.2 TQFP64 PCB Layout



Figure 8.2. TQFP64 PCB Land Pattern



| Symbol | Dim. (mm) | Symbol | Pin Number | Symbol | Pin Number |
|--------|-----------|--------|------------|--------|------------|
| а      | 1.60      | P1     | 1          | P6     | 48         |
| b      | 0.30      | P2     | 16         | P7     | 49         |
| с      | 0.50      | P3     | 17         | P8     | 64         |
| d      | 11.50     | P4     | 32         |        |            |
| e      | 11.50     | P5     | 33         |        |            |



Figure 8.3. TQFP64 PCB Solder Mask

# Table 8.3. TQFP64 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 1.72      |
| b      | 0.42      |
| C      | 0.50      |
| d      | 11.50     |
| e      | 11.50     |



Figure 8.4. TQFP64 PCB Stencil Design

# Table 8.4. TQFP64 PCB Stencil Design Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 1.50      |
| b      | 0.20      |
| C      | 0.50      |
| d      | 11.50     |
| e      | 11.50     |

## Note:

- 1. The drawings are not to scale.
- 2. All dimensions are in millimeters.
- 3. All drawings are subject to change without notice.
- 4. The PCB Land Pattern drawing is in compliance with IPC-7351B.
- 5. Stencil thickness 0.125 mm.
- 6. For detailed pin-positioning, see Pin Definitions.

# 9. TQFP48 Package Specifications

# 9.1 TQFP48 Package Dimensions



Figure 9.1. TQFP48

#### Note:

- 1. Dimensions and tolerance per ASME Y14.5M-1994
- 2. Control dimension: Millimeter
- 3. Datum plane AB is located at bottom of lead and is coincident with the lead where the lead exists from the plastic body at the bottom of the parting line.
- 4. Datums T, U and Z to be determined at datum plane AB.
- 5. Dimensions S and V to be determined at seating plane AC.
- 6. Dimensions A and B do not include mold protrusion. Allowable protrusion is 0.250 per side. Dimensions A and B do include mold mismatch and are determined at datum AB.
- 7. Dimension D does not include dambar protrusion. Dambar protrusion shall not cause the D dimensionto exceed 0.350.
- 8. Minimum solder plate thickness shall be 0.0076.
- 9. Exact shape of each corner is optional.

| DIM | MIN   | NOM       | MAX   | DIM | MIN   | NOM       | MAX   |
|-----|-------|-----------|-------|-----|-------|-----------|-------|
| A   | _     | 7.000 BSC |       | М   | _     | 12DEG REF |       |
| A1  | —     | 3.500 BSC |       | N   | 0.090 | _         | 0.160 |
| В   | _     | 7.000 BSC |       | Р   |       | 0.250 BSC | _     |
| B1  | —     | 3.500 BSC |       | R   | 0.150 | _         | 0.250 |
| С   | 1.000 | —         | 1.200 | S   | _     | 9.000 BSC |       |

## Table 9.1. QFP48 (Dimensions in mm)