

#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

**·X**F

| Obsolete                                                   |
|------------------------------------------------------------|
| PowerPC e300c3                                             |
| 1 Core, 32-Bit                                             |
| 400MHz                                                     |
| -                                                          |
| DDR2                                                       |
| No                                                         |
| -                                                          |
| 10/100/1000Mbps (3)                                        |
| -                                                          |
| USB 2.0 (1)                                                |
| 1.8V, 2.5V, 3.3V                                           |
| -40°C ~ 105°C (TA)                                         |
| -                                                          |
| 473-LFBGA                                                  |
| 473-MAPBGA (19x19)                                         |
| https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8308czqagd |
|                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.1.1 Absolute Maximum Ratings

This table lists the absolute maximum ratings.

|  | Table | 1. Absolute | Maximum | Ratings <sup>1</sup> |
|--|-------|-------------|---------|----------------------|
|--|-------|-------------|---------|----------------------|

| Characteristic                                                                                                                                                     |                                                                                                                                                                  | Symbol                                                                | Max Value                        | Unit | Notes  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------|------|--------|
| Core supply voltage                                                                                                                                                |                                                                                                                                                                  | V <sub>DD</sub>                                                       | -0.3 to 1.26                     | V    | —      |
| PLL supply volta                                                                                                                                                   | age                                                                                                                                                              | $AV_{DD1,}AV_{DD2}$                                                   | -0.3 to 1.26                     | V    | —      |
| DDR2 DRAM I/                                                                                                                                                       | O voltage                                                                                                                                                        | GV <sub>DD</sub>                                                      | -0.3 to 1.9                      | V    | —      |
| Local bus, DUART, system control and power management,<br>eSDHC, I <sup>2</sup> C, USB, Interrupt, Ethernet management, SPI,<br>Miscellaneous and JTAG I/O voltage |                                                                                                                                                                  | NV <sub>DD</sub>                                                      | -0.3 to 3.6                      | V    | 7      |
| SerDes PHY                                                                                                                                                         |                                                                                                                                                                  | XCOREV <sub>DD</sub> ,<br>XPADV <sub>DD</sub> ,<br>SDAV <sub>DD</sub> | -0.3 to 1.26                     | V    | _      |
| eTSEC I/O Voltage                                                                                                                                                  |                                                                                                                                                                  | LV <sub>DD1,</sub> LV <sub>DD2</sub>                                  | -0.3 to 2.75 or<br>-0.3 to 3.6   | V    | 6, 8   |
| Input voltage                                                                                                                                                      | DDR2 DRAM signals                                                                                                                                                | MV <sub>IN</sub>                                                      | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5   |
|                                                                                                                                                                    | DDR2 DRAM reference                                                                                                                                              | MV <sub>REF</sub>                                                     | –0.3 to (GV <sub>DD</sub> + 0.3) | V    | 2, 5   |
|                                                                                                                                                                    | eTSEC                                                                                                                                                            | LVin                                                                  | –0.3 to (LV <sub>DD</sub> + 0.3) | V    | 4, 5,8 |
|                                                                                                                                                                    | Local bus, DUART, system control and power<br>management, eSDHC, I <sup>2</sup> C, Interrupt,<br>Ethernet management, SPI, Miscellaneous<br>and JTAG I/O voltage | OV <sub>IN</sub>                                                      | –0.3 to (NV <sub>DD</sub> + 0.3) | V    | 3, 5,7 |
| Storage temper                                                                                                                                                     | ature range                                                                                                                                                      | T <sub>STG</sub>                                                      | -55 to 150                       | °C   | —      |

Notes:

- 1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. **Caution:** MV<sub>IN</sub> must not exceed GV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 3. Caution: OV<sub>IN</sub> must not exceed NV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. **Caution:** LV<sub>IN</sub> must not exceed LV<sub>DD</sub> by more than 0.3 V. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 5. (M, L, O)VIN and MVREF may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2
- 6. The max value of supply voltage should be selected based on the RGMII mode. The lower range applies to RGMII mode.
- 7.  $NV_{DD}$  here refers to  $NV_{DDA}$ ,  $NV_{DDB}$ ,  $NV_{DDG}$ ,  $NV_{DDH}$ ,  $NV_{DDJ}$ ,  $NV_{DDP_K}$  from the ball map.
- 8. LV<sub>DD1</sub> here refers to NV<sub>DDC</sub> and LV<sub>DD2</sub> refers to NV<sub>DDF</sub> from the ball map

### 2.1.2 Power Supply Voltage Specification

This table provides the recommended operating conditions for the device. Note that the values in this table are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

This table provides the current draw characteristics for MV<sub>REF</sub>.

Table 15. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter / Condition              | Symbol             | Min | Мах | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> | _   | 500 | μΑ   | 1    |

Note:

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must be able to supply up to 500  $\mu\text{A}$  current.

## 6.2 DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR2 SDRAM interface.

### 6.2.1 DDR2 SDRAM Input AC Timing Specifications

This table provides input AC timing specifications for the DDR2 SDRAM when GV<sub>DD</sub>(typ)=1.8 V.

Table 16. DDR2 SDRAM Input AC Timing Specifications for 1.8 V Interface

At recommended operating conditions with  $GV_{DD}$  of 1.8 ± 100 mV

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.45 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.45 | —                        | V    | —     |

This table provides input AC timing specifications for the DDR2 SDRAM interface.

#### Table 17. DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions. with  $GV_{DD}$  of 1.8± 100 mV

| Parameter                                    | Symbol              | Min  | Мах | Unit | Notes  |
|----------------------------------------------|---------------------|------|-----|------|--------|
| Controller skew for MDQS—MDQ/MECC<br>266 MHz | <sup>t</sup> CISKEW | -875 | 875 | ps   | 1, 2,3 |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that is captured with MDQS[n]. This should be subtracted from the total timing budget.

2. The amount of skew that can be tolerated from MDQS to a corresponding MDQ or MECC signal is called  $t_{DISKEW}$ . This can be determined by the following equation:  $t_{DISKEW} = +/-(T/4 - abs(t_{CISKEW}))$  where T is the clock period and  $abs(t_{CISKEW})$  is the absolute value of  $t_{CISKEW}$ .

3. Memory controller ODT value of 150  $\Omega$  is recommended

#### DDR2 SDRAM

This figure illustrates the DDR2 input timing diagram showing the  $t_{\text{DISKEW}}$  timing parameter.



Figure 4. Timing Diagram for t<sub>DISKEW</sub>

### 6.2.2 DDR2 SDRAM Output AC Timing Specifications

| Parameter                                                  | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|------------------------------------------------------------|---------------------|------|-----|------|-------|
| MCK[n] cycle time, MCK[n]/MCK[n] crossing                  | t <sub>MCK</sub>    | 7.5  | 10  | ns   | 2     |
| ADDR/CMD output setup with respect to MCK                  | t <sub>DDKHAS</sub> |      | —   | ns   | 3     |
| 266 MHz                                                    |                     | 2.9  |     |      |       |
| ADDR/CMD output hold with respect to MCK                   | t <sub>DDKHAX</sub> |      | —   | ns   | 3     |
| 266 MHz                                                    |                     | 2.33 |     |      |       |
| MCS[n] output setup with respect to MCK                    | t <sub>DDKHCS</sub> |      | _   | ns   | 3     |
| 266 MHz                                                    |                     | 2.5  |     |      |       |
| $\overline{\text{MCS}}[n]$ output hold with respect to MCK | t <sub>DDKHCX</sub> |      | —   | ns   | 3     |
| 266 MHz                                                    |                     | 3.15 |     |      |       |
| MCK to MDQS Skew                                           | t <sub>DDKHMH</sub> | -0.6 | 0.6 | ns   | 4     |

### Table 18. DDR2 SDRAM Output AC Timing Specifications

This figure provides the AC test load for the DDR2 bus.



# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface.

## 7.1 DUART DC Electrical Characteristics

This table provides the DC electrical characteristics for the DUART interface.

| Parameter                                                           | Symbol          | Min                    | Max                    | Unit |
|---------------------------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                                            | V <sub>IH</sub> | 2.1                    | NV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage NVDD                                        | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| High-level output voltage, $I_{OH} = -100 \ \mu A$                  | V <sub>OH</sub> | NV <sub>DD</sub> – 0.2 | —                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$                    | V <sub>OL</sub> | —                      | 0.2                    | V    |
| Input current (0 V $\leq$ V <sub>IN</sub> $\leq$ NV <sub>DD</sub> ) | I <sub>IN</sub> | —                      | ± 5                    | μΑ   |

### Table 19. DUART DC Electrical Characteristics

# 7.2 DUART AC Electrical Specifications

This table provides the AC timing parameters for the DUART interface.

Table 20. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Notes |
|-------------------|-------------|------|-------|
| Minimum baud rate | 256         | baud | —     |
| Maximum baud rate | > 1,000,000 | baud | 1     |
| Oversample rate   | 16          | —    | 2     |

Notes:

1. Actual attainable baud rate is limited by the latency of interrupt processing.

 The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 8 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management. MPC8308 supports dual Ethernet controllers.

High-Speed Serial Interfaces (HSSI)

### • Common Mode Voltage, V<sub>cm</sub>

The common mode voltage is equal to one-half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,

 $V_{cm_out} = (V_{TXn} + V_{TXn})/2 = (A + B)/2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. Sometimes, it may be even different between the receiver input and driver output circuits within the same component. It is also referred as the DC offset in some occasion.



Differential Peak-Peak Voltage, V<sub>DIFFp</sub> = 2\*V<sub>DIFFp</sub> (not shown)

Figure 15. Differential Voltage Definitions for Transmitter or Receiver

To illustrate these definitions using real values, consider the case of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and each of its outputs, TD and TD, has a swing that goes between 2.5 V and 2.0 V. Using these values, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred as the single-ended swing for each signal. In this example, since the differential signaling environment is fully symmetrical, the transmitter output's differential swing (V<sub>OD</sub>) has the same amplitude as each signal's single-ended swing. The differential output signal ranges between 500 mV and -500 mV, in other words, V<sub>OD</sub> is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>-p) is 1000 mV p-p.

## 10.2 SerDes Reference Clocks

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clocks input is SD\_REF\_CLK and SD\_REF\_CLK for PCI Express.

The following sections describe the SerDes reference clock requirements and some application information.

#### High-Speed Serial Interfaces (HSSI)









Figure 19. Single-Ended Reference Clock Input DC Requirements

### 10.2.3 Interfacing with Other Differential Signaling Levels

With on-chip termination to XCOREVSS, the differential reference clocks inputs are high-speed current steering logic (HCSL) compatible and DC coupled.

Many other low voltage differential type outputs like low-voltage differential signaling (LVDS) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100–400 mV) for DC-coupled connection.

LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling.

### NOTE

Figure 20–Figure 23 are for conceptual reference only. Due to the fact that clock driver chip's internal structure, output impedance, and termination requirements are different between various clock driver chip manufacturers, it is very much possible that the clock circuit reference designs provided by clock driver chip vendor are different from what is shown below. They might also vary from one vendor to the other. Therefore, Freescale Semiconductor can neither provide the optimal clock driver reference circuits, nor guarantee the correctness of the following clock driver connection reference circuits. The system designer is recommended to contact the selected clock driver chip vendor for the optimal reference circuits with the MPC8308 SerDes reference clock receiver requirement provided in this document.

This figure shows the SerDes reference clock connection reference circuits for HCSL type clock driver. It assumes that the DC levels of the clock driver chip is compatible with MPC8308 SerDes reference clock input's DC requirement.



Figure 20. DC-Coupled Differential Connection with HCSL Clock Driver (Reference Only)

This figure shows the SerDes reference clock connection reference circuits for LVDS type clock driver. Since LVDS clock driver's common mode voltage is higher than the MPC8308's SerDes reference clock input's allowed range (100–400 mV), AC-coupled connection scheme must be used. It assumes the LVDS output driver features 50- $\Omega$  termination resistor. It also assumes that the LVDS transmitter establishes its own common mode level without relying on the receiver or other external component.

## 11.3 Clocking Dependencies

The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a  $\pm 300$  ppm tolerance.

## 11.4 Physical Layer Specifications

Following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer please use the *PCI Express Base Specification*, Rev. 1.0a.

# 11.4.1 Differential Transmitter (TX) Output

This table defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins.

| Parameter                                                                          | Symbol                                      | Comments                                                                                                                                                                                                                                                                                                                                                             | Min    | Typical | Max    | Units | Note |
|------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------|-------|------|
| Unit interval                                                                      | UI                                          | Each $U_{PETX}$ is 400 ps ± 300 ppm. $U_{PETX}$ does not account for Spread Spectrum Clock dictated variations.                                                                                                                                                                                                                                                      | 399.88 | 400     | 400.12 | ps    | 1    |
| Differential peak-to-peak<br>output voltage                                        | V <sub>TX-DIFFp-p</sub>                     | $V_{PEDPPTX} = 2^*  V_{TX-D+} - V_{TX-D-} $                                                                                                                                                                                                                                                                                                                          | 0.8    | _       | 1.2    | V     | 2    |
| De-Emphasized differential output voltage (ratio)                                  | V <sub>TX-DE-RATIO</sub>                    | Ratio of the $V_{PEDPPTX}$ of the second and following bits after a transition divided by the $V_{PEDPPTX}$ of the first bit after a transition.                                                                                                                                                                                                                     | -3.0   | -3.5    | -4.0   | dB    | 2    |
| Minimum TX eye width                                                               | T <sub>TX-EYE</sub>                         | The maximum Transmitter jitter can be<br>derived as $T_{TX-MAX-JITTER} = 1 - U_{PEEWTX} = 0.3 UI.$                                                                                                                                                                                                                                                                   | 0.70   | —       |        | UI    | 2, 3 |
| Maximum time between the<br>jitter median and maximum<br>deviation from the median | T <sub>TX-EYE-MEDIAN-to-</sub> MAX-JITTER   | Jitter is defined as the measurement<br>variation of the crossing points<br>$(V_{PEDPPTX} = 0 V)$ in relation to a<br>recovered TX UI. A recovered TX UI is<br>calculated over 3500 consecutive unit<br>intervals of sample data. Jitter is<br>measured using all edges of the 250<br>consecutive UI in the center of the 3500<br>UI used for calculating the TX UI. |        |         | 0.15   | UI    | 2, 3 |
| D+/D- TX output rise/fall time                                                     | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | _                                                                                                                                                                                                                                                                                                                                                                    | 0.125  | —       | _      | UI    | 2, 5 |
| RMS AC peak common<br>mode output voltage                                          | V <sub>TX-CM-ACp</sub>                      | $V_{PEACPCMTX} = RMS( V_{TXD+} + V_{TXD-} /2 - V_{TX-CM-DC})$ $V_{TX-CM-DC} = DC_{(avg)} \text{ of }  V_{TX-D+} + V_{TX-D-} /2$                                                                                                                                                                                                                                      | _      |         | 20     | mV    | 2    |

### Table 34. Differential Transmitter (TX) Output Specifications

#### **PCI Express**



Figure 27. Minimum Transmitter Timing and Voltage Output Compliance Specifications

### 11.4.3 Differential Receiver (RX) Input Specifications

This table defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins.

| Parameter                                                                     | Symbol                                       | Comments                                                                                                                                                                                                                                                                                                                                                               | Min   | Typical | Max    | Units | Note       |
|-------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|--------|-------|------------|
| Unit interval                                                                 | UI                                           | Each $U_{PERX}$ is 400 ps ± 300 ppm.<br>$U_{PERX}$ does not account for Spread<br>Spectrum Clock dictated variations.                                                                                                                                                                                                                                                  |       | 400     | 400.12 | ps    | 1          |
| Differential peak-to-peak<br>output voltage                                   | V <sub>RX-DIFFp-p</sub>                      | $V_{PEDPPRX} = 2^*  V_{RX-D+} - V_{RX-D-} $                                                                                                                                                                                                                                                                                                                            | 0.175 | —       | 1.200  | V     | 2          |
| Minimum receiver eye width                                                    | T <sub>RX-EYE</sub>                          | The maximum interconnect media and<br>Transmitter jitter that can be tolerated<br>by the Receiver can be derived as<br>$T_{RX-MAX-JITTER} = 1 - U_{PEEWRX} = 0.6$ UI.                                                                                                                                                                                                  | 0.4   | _       | _      | UI    | 2, 3       |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Jitter is defined as the measurement<br>variation of the crossing points<br>( $V_{PEDPPRX} = 0 V$ ) in relation to a<br>recovered TX UI. A recovered TX UI is<br>calculated over 3500 consecutive unit<br>intervals of sample data. Jitter is<br>measured using all edges of the 250<br>consecutive UI in the center of the 3500<br>UI used for calculating the TX UI. |       | _       | 0.3    | UI    | 2, 3,<br>7 |

Table 35. Differential Receiver (RX) Input Specifications



Figure 33. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4

# 13 Enhanced Secure Digital Host Controller (eSDHC)

This section describes the DC and AC electrical specifications for the eSDHC (SD/MMC/SDIO) interface of the MPC8308.

The eSDHC controller always uses the falling edge of the SD\_CLK in order to drive the SD\_DAT[0:3]/CMD as outputs and rising edge to sample the SD\_DAT[0:3], CMD, CD and WP as inputs. This behavior is true for both full and high speed modes.

# 13.1 eSDHC DC Electrical Characteristics

This table provides the DC electrical characteristics for the eSDHC (SD/MMC) interface of the device, compatible with SDHC specifications. The eSDHC  $NV_{DD}$  range is between 3.0 V and 3.6 V.

| Characteristic      | Symbol          | Condition                 | Min | Мах | Unit |
|---------------------|-----------------|---------------------------|-----|-----|------|
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4 | —   | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  |     | 0.5 | V    |

 Table 38. eSDHC interface DC Electrical Characteristics

| Characteristic     | Symbol          | Condition                | Min  | Мах                    | Unit |
|--------------------|-----------------|--------------------------|------|------------------------|------|
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | —    | 0.4                    | V    |
| Input high voltage | V <sub>IH</sub> | —                        | 2.1  | NV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | _                        | -0.3 | 0.8                    | V    |

Table 38. eSDHC interface DC Electrical Characteristics (continued)

### **13.2** eSDHC AC Timing Specifications (Full Speed Mode)

This section describes the AC electrical specifications for the eSDHC (SD/MMC) interface of the device. This table provides the eSDHC AC timing specifications for full speed mode as defined in Figure 35 and Figure 36.

#### Table 39. eSDHC AC Timing Specifications for Full Speed Mode

At recommended operating conditions NV<sub>DD</sub> =  $3.3 \text{ V} \pm 300 \text{ mV}$ .

| Parameter                                            | Symbol <sup>1</sup>                          | Min | Max | Unit | Notes |
|------------------------------------------------------|----------------------------------------------|-----|-----|------|-------|
| SD_CLK clock frequency—full speed mode               | f <sub>SFSCK</sub>                           | 0   | 25  | MHz  | —     |
| SD_CLK clock cycle                                   | t <sub>SFSCK</sub>                           | 40  | —   | ns   | —     |
| SD_CLK clock frequency—identification mode           | f <sub>SIDCK</sub>                           | 0   | 400 | kHz  | —     |
| SD_CLK clock low time                                | t <sub>SFSCKL</sub>                          | 15  | —   | ns   | 2     |
| SD_CLK clock high time                               | t <sub>SFSCKH</sub>                          | 15  | —   | ns   | 2     |
| SD_CLK clock rise and fall times                     | t <sub>SFSCKR</sub> /<br>t <sub>SFSCKF</sub> | —   | 5   | ns   | 2     |
| Input setup times: SD_CMD, SD_DATx to SD_CLK         | t <sub>SFSIVKH</sub>                         | 3   | —   | ns   | 2     |
| Input hold times: SD_CMD, SD_DATx to SD_CLK          | t <sub>SFSIXKH</sub>                         | 2   | —   | ns   | 2     |
| Output valid: SD_CLK to SD_CMD, SD_DATx valid        | t <sub>SFSKHOV</sub>                         | —   | 3   | ns   | 2     |
| Output hold: SD_CLK to SD_CMD, SD_DAT <i>x</i> valid | t <sub>SFSKHOX</sub>                         | -3  | —   | —    | —     |
| SD card input setup                                  | t <sub>ISU</sub>                             | 5   | —   | ns   | 3     |
| SD card input hold                                   | t <sub>IH</sub>                              | 5   | —   | ns   | 3     |
| SD card output valid                                 | t <sub>ODLY</sub>                            | _   | 14  | ns   | 3     |
| SD card output hold                                  | t <sub>OH</sub>                              | 0   | _   | ns   | 3     |

Notes:

<sup>1</sup> The symbols used for timing specifications herein follow the pattern of t<sub>(first three letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first three letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>SFSIXKH</sub> symbolizes eSDHC full mode speed device timing (SFS) input (I) to go invalid (X) with respect to the clock reference (K) going to high (H). Also t<sub>SFSKHOV</sub> symbolizes eSDHC full speed timing (SFS) for the clock reference (K) to go high (H), with respect to the output (O) going valid (V) or data output valid time. Note that, in general, the clock reference symbol representation is based on five letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

<sup>2</sup> Measured at capacitive load of 40 pF.

- <sup>3</sup> For reference only, according to the SD card specifications.
- <sup>4</sup> Average, for reference only.

GPIO

# 17 GPIO

This section describes the DC and AC electrical specifications for the GPIO of MPC8308

# 17.1 GPIO DC Electrical Characteristics

This table provides the DC electrical characteristics for the GPIO.

Characteristic Condition Symbol Min Max Unit Output high voltage V VOH  $I_{OH} = -8.0 \text{ mA}$ 2.4 \_\_\_\_ V Output low voltage VOL  $I_{OL} = 8.0 \text{ mA}$ 0.5 Output low voltage  $V_{OL}$ 0.4 V  $I_{OI} = 3.2 \text{ mA}$ \_\_\_\_ Input high voltage 2.1  $NV_{DD} + 0.3$ V VIH Input low voltage  $V_{IL}$ -0.30.8 V Input current  $0~V \leq V_{IN} \leq NV_{DD}$ μΑ  $I_{IN}$ \_\_\_\_ ± 5

### Table 47. GPIO DC Electrical Characteristic

# 17.2 GPIO AC Timing Specifications

This table provides the GPIO input and output AC timing specifications.

Table 48. GPIO Input AC Timing Specifications

| Characteristic                  | Symbol <sup>1</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| GPIO inputs—minimum pulse width | t <sub>PIWID</sub>  | 20  | ns   |

Note:

1. GPIO inputs and outputs are asynchronous to any visible clock. GPIO outputs should be synchronized before use by any external synchronous logic. GPIO inputs are required to be valid for at least t<sub>PIWID</sub> ns to ensure proper operation.

This figure provides the AC test load for the GPIO.



Figure 48. GPIO AC Test Load

- 2. Dimensions and tolerances per ASME Y14.5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

### 20.3 Pinout Listings

This table provides the pin-out listing for the MPC8308, MAPBGA package.

#### Table 53. MPC8308 Pinout Listing

| Signal Package Pin Number |                                 |     | Power<br>Supply   | Note |
|---------------------------|---------------------------------|-----|-------------------|------|
|                           | DDR Memory Controller Interface |     |                   |      |
| MEMC_MDQ[0]               | V6                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[1]               | Y4                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[2]               | AB3                             | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[3]               | AA3                             | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[4]               | AA2                             | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[5]               | AA1                             | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[6]               | W4                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[7]               | Y2                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[8]               | W3                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[9]               | W1                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[10]              | Y1                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[11]              | W2                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[12]              | U4                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[13]              | U3                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[14]              | V4                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[15]              | U6                              | I/O | GV <sub>DDA</sub> | —    |
| MEMC_MDQ[16]              | ТЗ                              | I/O | GV <sub>DDB</sub> | —    |
| MEMC_MDQ[17]              | T2                              | I/O | GV <sub>DDB</sub> | —    |
| MEMC_MDQ[18]              | R4                              | I/O | GV <sub>DDB</sub> |      |
| MEMC_MDQ[19]              | R3                              | I/O | GV <sub>DDB</sub> | —    |
| MEMC_MDQ[20]              | P4                              | I/O | GV <sub>DDB</sub> | —    |
| MEMC_MDQ[21]              | N6                              | I/O | GV <sub>DDB</sub> | —    |
| MEMC_MDQ[22]              | P2                              | I/O | GV <sub>DDB</sub> | _    |
| MEMC_MDQ[23]              | P1                              | I/O | GV <sub>DDB</sub> | —    |
| MEMC_MDQ[24]              | N4                              | I/O | GV <sub>DDB</sub> | -    |
| MEMC_MDQ[25]              | N3                              | I/O | GV <sub>DDB</sub> | -    |
| MEMC_MDQ[26]              | N2                              | I/O | GV <sub>DDB</sub> | —    |

Package and Pin Listings

| Signal | Package Pin Number | Pin<br>Type | Power<br>Supply     | Note |
|--------|--------------------|-------------|---------------------|------|
| LD11   | AC21               | I/O         | NV <sub>DDP_K</sub> | 8    |
| LD12   | AB20               | I/O         | NV <sub>DDP_K</sub> | 8    |
| LD13   | V16                | I/O         | NV <sub>DDP_K</sub> | 8    |
| LD14   | AA19               | I/O         | NV <sub>DDP_K</sub> | 8    |
| LD15   | AC17               | I/O         | NV <sub>DDP_K</sub> | 8    |
| LA0    | AC20               | 0           | $NV_{DDP_K}$        | —    |
| LA1    | Y16                | 0           | $NV_{DDP_K}$        | —    |
| LA2    | U15                | 0           | $NV_{DDP_K}$        | —    |
| LA3    | V15                | 0           | $NV_{DDP_K}$        | —    |
| LA4    | AA18               | 0           | $NV_{DDP_K}$        | —    |
| LA5    | AA17               | 0           | NV <sub>DDP_K</sub> | —    |
| LA6    | AC19               | 0           | NV <sub>DDP_K</sub> | —    |
| LA7    | AA16               | 0           | $NV_{DDP_K}$        | —    |
| LA8    | AB18               | 0           | $NV_{DDP_K}$        | —    |
| LA9    | AC18               | 0           | $NV_{DDP_K}$        | —    |
| LA10   | V14                | 0           | $NV_{DDP_K}$        | —    |
| LA11   | AB17               | 0           | $NV_{DDP_K}$        | —    |
| LA12   | AA15               | 0           | $NV_{DDP_K}$        | —    |
| LA13   | AC16               | 0           | $NV_{DDP_K}$        | —    |
| LA14   | Y14                | 0           | $NV_{DDP_K}$        | —    |
| LA15   | AC15               | 0           | $NV_{DDP_K}$        | —    |
| LA16   | U13                | 0           | $NV_{DDP_K}$        | —    |
| LA17   | V13                | 0           | $NV_{DDP_K}$        | —    |
| LA18   | Y13                | 0           | $NV_{DDP_K}$        | —    |
| LA19   | AB15               | 0           | NV <sub>DDP_K</sub> | —    |
| LA20   | AA14               | 0           | $NV_{DDP_K}$        | —    |
| LA21   | AB14               | 0           | $NV_{DDP_K}$        | —    |
| LA22   | U12                | 0           | NV <sub>DDP_K</sub> | —    |
| LA23   | V12                | 0           | $NV_{DDP_K}$        | —    |
| LA24   | Y12                | 0           | $NV_{DDP_K}$        | —    |
| LA25   | AC14               | 0           | NV <sub>DDP_K</sub> | -    |
| LCS[0] | AA13               | 0           | NV <sub>DDP_K</sub> | 4    |
| LCS[1] | AB13               | 0           | NV <sub>DDP_K</sub> | 4    |
| LCS[2] | AA12               | 0           | NV <sub>DDP_K</sub> | 4    |

### Table 53. MPC8308 Pinout Listing (continued)

Package and Pin Listings

| Table 53 | . MPC8308 | Pinout | Listing | (continued) |
|----------|-----------|--------|---------|-------------|
| 10010 00 |           |        |         |             |

| Signal                          | Package Pin Number        | Pin<br>Type | Power<br>Supply   | Note |
|---------------------------------|---------------------------|-------------|-------------------|------|
| USBDR_PCTL1                     | U20                       | 0           | NV <sub>DDH</sub> | —    |
| USBDR_STP                       | V21                       | 0           | NV <sub>DDH</sub> | —    |
| TSEC_TMR_CLK/ GPIO[8]           | W23                       | I           | NV <sub>DDH</sub> | —    |
| GTM1_TOUT3/ GPIO[9]             | T18                       | 0           | NV <sub>DDH</sub> | —    |
| GTM1_TOUT4/ GPIO[10]            | V20                       | 0           | NV <sub>DDH</sub> |      |
| TSEC_TMR_TRIG1/<br>GPIO[11]     | W21                       | I           | NV <sub>DDH</sub> | _    |
| TSEC_TMR_TRIG2/<br>GPIO[12]     | Y21                       | I           | NV <sub>DDH</sub> | _    |
| TSEC_TMR_GCLK                   | L17                       | 0           | NV <sub>DDG</sub> | —    |
| TSEC_TMR_PP1                    | L18                       | 0           | NV <sub>DDG</sub> | —    |
| TSEC_TMR_PP2                    | L21                       | 0           | NV <sub>DDG</sub> | —    |
| TSEC_TMR_PP3/ GPIO[13]          | L22                       | 0           | NV <sub>DDG</sub> | —    |
| TSEC_TMR_ALARM1                 | L23                       | 0           | NV <sub>DDG</sub> | —    |
| TSEC_TMR_ALARM2/<br>GPIO[14]    | M23                       | 0           | $NV_{DDG}$        | —    |
| GPIO[7]                         | M22                       | 10          |                   | —    |
| TSEC2_CRS/ GPIO[0]              | M21                       | 10          | NV <sub>DDG</sub> | —    |
| TSEC2_TMR_RX_ESFD/<br>GPIO[1]   | M18                       | 0           | NV <sub>DDG</sub> | —    |
| TSEC2_TMR_TX_ESFD/<br>GPIO[2]   | M20                       | 0           | $NV_{DDG}$        | —    |
| TSEC1_TMR_RX_ESFD/<br>GPIO[3]   | N23                       | 0           | $NV_{DDG}$        | —    |
| TSEC1_TMR_TX_ESFD/<br>GPIO[4]   | N21                       | 0           | $NV_{DDG}$        | -    |
| GTM1_TGATE3                     | N20                       | I           | NV <sub>DDG</sub> | _    |
| GTM1_TIN4                       | N18                       | I           | NV <sub>DDG</sub> | _    |
| GTM1_TGATE4/ GPIO[15]           | P23                       | I           | NV <sub>DDG</sub> | —    |
| GTM1_TIN3                       | P22                       | I           | NV <sub>DDG</sub> | —    |
| GPIO[5]                         | N17                       | 10          | NV <sub>DDH</sub> | _    |
| GPIO[6]                         | P21                       | 10          | NV <sub>DDH</sub> | _    |
|                                 | Power and Ground Supplies |             |                   |      |
| AV <sub>DD1</sub>               | R6                        | I           |                   |      |
| AV <sub>DD2</sub>               | V10                       | I           |                   | _    |
| NC, No Connection B11, B16, D16 |                           |             |                   |      |

| Signal                                                                               | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   | Power<br>Supply | Note |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------|------|
| V <sub>DD</sub>                                                                      | Y23, H8, H9, H10, H14, H15, H16, J8, J16, K8, K16, L8, L16, M8,<br>M16, N8, N16, P8, P16, R8, R16, T8, T9, T10, T11, T12, T13, T14,<br>T15, T16                                                                                                                                                                                                                                                                                                                                                                                    | I |                 |      |
| VSS                                                                                  | A2, A21, B1, B19, B23, C4, C16, D6, D19, E3, F8, F15, F17, F23,<br>G7, G8, G10, G15, G16, G17, G20, H2, H6, H7, H17, H23, J7, J9,<br>J10, J11, J12, J13, J14, J15, K9, K10, K11, K12, K13, K14, K15,<br>L1, L7, L9, L10, L11, L12, L13, L14, L15, L20, M4, M9, M10, M11,<br>M12, M13, M14, M15, N9, N10, N11, N12, N13, N14, N15, P6, P7,<br>P9, P10, P11, P12, P13, P14, P15, R2, R7, R9, R10, R11, R12,<br>R13, R14, R15, R22, T6, T7, U8, U17, U21, V2, V7, V9, V11, W20,<br>Y8, Y15, AA4, AB1, AB6, AB12, AB19, AC2, AC9, AC23 |   | _               |      |
| NV <sub>DDA</sub>                                                                    | NV <sub>DDA</sub> B7, B10, C7, D9, F9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   | _               | _    |
| NV <sub>DDB</sub>                                                                    | A16, A19, C18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I | —               |      |
| NV <sub>DDC</sub>                                                                    | A23, B22, D23, E20, G18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Ι | _               |      |
| NV <sub>DDF</sub>                                                                    | G22, J22, K17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   | _               |      |
| NV <sub>DDG</sub>                                                                    | M17, N22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   | _               |      |
| NV <sub>DDH</sub>                                                                    | P17, R20, T17, T23, W22, Y22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | _               |      |
| NV <sub>DDJ</sub>                                                                    | AB23, AA22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Ι | _               |      |
| NV <sub>DDP_K</sub> U10, U14, Y5, Y18, AA11, AB8, AB16, AB22, AC4, AC13              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Ι | _               | —    |
| GV <sub>DD</sub> A1, A6, B3, D1, F1, F6, G4, J1, J4, K7, N1, N7, T1, T4, U7, Y3, AC1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I | _               |      |
| XPADVDD                                                                              | D15, F10, F14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |                 | —    |
| XPADVSS                                                                              | A10, B15, D14, G13, G14, H12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | _               | —    |
| XCOREVDD                                                                             | A14, B12, C13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I | _               |      |
| XCOREVSS                                                                             | A12, B14, C11, D11, D13, G11, H11, H13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I |                 |      |

#### Table 53. MPC8308 Pinout Listing (continued)

#### Notes:

1. This pin is an open drain signal. A weak pull-up resistor (1 kΩ) should be placed on this pin to NV<sub>DD</sub>

2. This pin is an open drain signal. A weak pull-up resistor (2-10 kΩ) should be placed on this pin to NV<sub>DD</sub>.

3. This output is actively driven during reset rather than being three-stated during reset.

4. This pin has weak internal pull-up that is always enabled. 5. This pin must always be tied to VSS.

6. Internal thermally sensitive resistor, resistor value varies linearly with temperature. Useful for determining the junction temperature.

7. The LB\_POR\_CFG\_BOOT\_ECC is sampled only during the PORESET negation. This pin with an internal pull down resistor enables the ECC by default. To disable the ECC an external strong pull up resistor or a buffer released to high impedance is needed.

8. This pin has weak internal pull-down that is always enabled

# 21 Clocking

This figure shows the internal distribution of clocks within the device.



<sup>1</sup> Multiplication factor M = 1, 1.5, 2, 2.5, and 3. Value is decided by RCWLR[COREPLL].

 $^2$  Multiplication factor L = 2, 3, 4, 5 and 6. Value is decided by RCWLR[SPMF].

#### Figure 53. MPC8308 Clock Subsystem

The following external clock sources are utilized on the MPC8308:

- System clock (SYS\_CLK\_IN)
- Ethernet Clock (TSEC1\_RX\_CLK/TSEC1\_TX\_CLK/TSEC1\_GTX\_CLK125 for eTSEC)
- SerDes PHY clock
- eSHDC clock (SD\_CLK)

For more information, see the SerDes chapter in the *MPC8308 PowerQUICC II Pro Processor Reference Manual.* 

All clock inputs can be supplied using an external canned oscillator, a clock generation chip, or some other source that provides a standard CMOS square wave input.

Thermal

# 21.3 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). This table shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in this table should be considered as reserved.

### NOTE

Core VCO frequency = core frequency  $\times$  VCO divider. The VCO divider, which is determined by RCWLR[COREPLL], must be set properly so that the core VCO frequency is in the range of 400–800 MHz.

| RCWL[COREPLL] |      | PLL] | core clk: csh clk Ratio <sup>1</sup>                           | VCO Divider (VCOD) <sup>2</sup>                                |  |  |
|---------------|------|------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|
| 0–1           | 2–5  | 6    |                                                                |                                                                |  |  |
| nn            | 0000 | 0    | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |  |  |
| 11            | nnnn | n    | n/a                                                            | n/a                                                            |  |  |
| 00            | 0001 | 0    | 1:1                                                            | 2                                                              |  |  |
| 01            | 0001 | 0    | 1:1                                                            | 4                                                              |  |  |
| 10            | 0001 | 0    | 1:1                                                            | 8                                                              |  |  |
| 00            | 0001 | 1    | 1.5:1                                                          | 2                                                              |  |  |
| 01            | 0001 | 1    | 1.5:1                                                          | 4                                                              |  |  |
| 10            | 0001 | 1    | 1.5:1                                                          | 8                                                              |  |  |
| 00            | 0010 | 0    | 2:1                                                            | 2                                                              |  |  |
| 01            | 0010 | 0    | 2:1                                                            | 4                                                              |  |  |
| 10            | 0010 | 0    | 2:1                                                            | 8                                                              |  |  |
| 00            | 0010 | 1    | 2.5:1                                                          | 2                                                              |  |  |
| 01            | 0010 | 1    | 2.5:1                                                          | 4                                                              |  |  |
| 10            | 0010 | 1    | 2.5:1                                                          | 8                                                              |  |  |
| 00            | 0011 | 0    | 3:1                                                            | 2                                                              |  |  |
| 01            | 0011 | 0    | 3:1                                                            | 4                                                              |  |  |
| 10            | 0011 | 0    | 3:1                                                            | 8                                                              |  |  |

### Table 58. e300 Core PLL Configuration

Note:

<sup>1</sup> For any *core\_clk:csb\_clk* ratios, the *core\_clk* must not exceed its maximum operating frequency of 400 MHz.

<sup>2</sup> Core VCO frequency = core frequency × VCO divider. Note that VCO divider has to be set properly so that the core VCO frequency is in the range of 400–800 MHz.

# 22 Thermal

This section describes the thermal specifications of the device.

## 23.3 Decoupling Recommendations

Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8308 system, and the MPC8308 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$  and  $LV_{DD}$  pin of the device. These decoupling capacitors should receive their power from separate  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$ , and  $V_{SS}$  power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part.

These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100 to 330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON). However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors.

## 23.4 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to  $NV_{DD}$ ,  $GV_{DD}$ ,  $LV_{DD}$  as required. Unused active high inputs should be connected to VSS. All NC (no-connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $NV_{DD}$ ,  $AV_{DD1}$ ,  $AV_{DD2}$ ,  $GV_{DD}$ ,  $LV_{DD}$  and  $V_{SS}$  pins of the device.

## 23.5 Output Buffer DC Impedance

The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for I<sup>2</sup>C, MDIO and HRESET)

To measure  $Z_0$  for the single-ended drivers, an external resistor is connected from the chip pad to  $NV_{DD}$  or  $V_{SS}$ . Then, the value of each resistor is varied until the pad voltage is  $NV_{DD}/2$  (Figure 55). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open), and  $R_P$  is trimmed until the voltage at the pad equals  $NV_{DD}/2$ .  $R_P$  then becomes the resistance of the pull-up devices.  $R_P$  and  $R_N$  are designed to be close to each other in value. Then,  $Z_0 = (R_P + R_N)/2$ .

### 24.2 Part Marking

Parts are marked as in the example shown in this figure.



CCCCC is the country code. MMMMM is the mask number. YWWLAZ is the assembly traceability code.

#### Figure 56. Freescale Part Marking for PBGA Devices

### This table lists the SVR settings.

#### Table 62. SVR Settings

| Device  | Package | SVR          |
|---------|---------|--------------|
| MPC8308 | MAPBGA  | 0x8101 _0110 |

Note: PVR = 8085\_0020 for the device.