Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. #### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | PowerPC e300c3 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 400MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR2 | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100/1000Mbps (3) | | SATA | - | | USB | USB 2.0 (1) | | Voltage - I/O | 1.8V, 2.5V, 3.3V | | Operating Temperature | -40°C ~ 105°C (TA) | | Security Features | - | | Package / Case | 473-LFBGA | | Supplier Device Package | 473-MAPBGA (19x19) | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8308czqagda | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 18. DDR2 SDRAM Output AC Timing Specifications (continued) | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-------------------------------------------------|---------------------------------------------|-------------------------|------------------------|------|-------| | MDQ//MDM/MECC output setup with respect to MDQS | t <sub>DDKHDS,</sub> t <sub>DDKLDS</sub> | | _ | ps | 5 | | 266 MHz | | 900 | | | | | MDQ//MDM/MECC output hold with respect to MDQS | t <sub>DDKHDX,</sub><br>t <sub>DDKLDX</sub> | | _ | ps | 5 | | 266 MHz | | 1100 | | | | | MDQS preamble start | t <sub>DDKHMP</sub> | 0.75 x t <sub>MCK</sub> | _ | ns | 6 | | MDQS epilogue end | t <sub>DDKHME</sub> | 0.4 x t <sub>MCK</sub> | 0.6 x t <sub>MCK</sub> | ns | 6 | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time. - 2. All MCK/MCK referenced measurements are made from the crossing of the two signals ±0.1 V. - 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. - 4. Note that t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK[n] clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register. This is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these 2 parameters have been set to the same adjustment value. For a description and understanding of the timing modifications enabled by use of these bits, see the MPC8308 PowerQUICC II Pro Processor Reference Manual. - 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside of the data eye at the pins of the microprocessor. - 6. All outputs are referenced to the rising edge of MCK[n] at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1. This figure provides the AC test load for the DDR2 bus. Figure 7. DDR2 AC Test Load ### 7 DUART This section describes the DC and AC electrical specifications for the DUART interface. ### 7.1 DUART DC Electrical Characteristics This table provides the DC electrical characteristics for the DUART interface. **Parameter** Symbol Min Max Unit High-level input voltage $V_{IH}$ 2.1 $NV_{DD} + 0.3$ ٧ Low-level input voltage NVDD -0.3٧ $V_{II}$ 0.8 High-level output voltage, $I_{OH} = -100 \mu A$ $NV_{DD} - 0.2$ $V_{OH}$ Low-level output voltage, $I_{Ol} = 100 \mu A$ $V_{OL}$ ٧ 0.2 Input current (0 V $\leq$ V<sub>IN</sub> $\leq$ NV<sub>DD</sub>) $I_{IN}$ ± 5 μΑ **Table 19. DUART DC Electrical Characteristics** # 7.2 DUART AC Electrical Specifications This table provides the AC timing parameters for the DUART interface. Parameter Value Unit Notes Minimum baud rate 256 baud — Maximum baud rate > 1,000,000 baud 1 Oversample rate 16 — 2 **Table 20. DUART AC Timing Specifications** #### Notes: - 1. Actual attainable baud rate is limited by the latency of interrupt processing. - The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample. # 8 Ethernet: Three-Speed Ethernet, MII Management This section provides the AC and DC electrical characteristics for three-speed, 10/100/1000, and MII management. MPC8308 supports dual Ethernet controllers. MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 #### Table 25. RGMII AC Timing Specifications (continued) At recommended operating conditions with LV<sub>DD</sub> of 2.5 V $\pm$ 5%. | GTX_CLK125 reference clock period | t <sub>G12</sub> 6 | _ | 8.0 | _ | ns | |---------------------------------------|---------------------------------------|----|-----|----|----| | GTX_CLK125 reference clock duty cycle | t <sub>G125H</sub> /t <sub>G125</sub> | 47 | _ | 53 | % | #### Notes: - 1. In general, the clock reference symbol representation for this section is based on the symbols RGT to represent RGMII timing. For example, the subscript of t<sub>RGT</sub> represents the RGMII receive (RX) clock. Note also that the notation for rise (R) and fall (F) times follows the clock symbol that is being represented. For symbols representing skews, the subscript is skew (SK) followed by the clock that is being skewed (RGT). - 2. This implies that PC board design requires clocks to be routed such that an additional trace delay of greater than 1.5 ns is added to the associated clock signal. - 3. For 10 and 100 Mbps, $t_{RGT}$ scales to 400 ns $\pm$ 40 ns and 40 ns $\pm$ 4 ns, respectively. - 4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet's clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned between. - 5. Duty cycle reference is 0.5\*LV<sub>DD</sub> - 6. This symbol is used to represent the external GTX\_CLK125 and does not follow the original symbol naming convention. This figure shows the RGMII AC timing and multiplexing diagrams. Figure 11. RGMII AC Timing and Multiplexing Diagrams # 8.3 Ethernet Management Interface Electrical Characteristics The electrical characteristics specified here apply to MII management interface signals MDIO (management data input/output) and MDC (management data clock). The electrical characteristics for MII MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 and RGMII are specified in Section 8.1, "Enhanced Three-Speed Ethernet Controller (eTSEC) (10/100/1000 Mbps)—MII/RGMII Electrical Characteristics." ## 8.3.1 MII Management DC Electrical Characteristics The MDC and MDIO are defined to operate at a supply voltage of 3.3 V. This table provides the DC electrical characteristics for MDIO and MDC. Table 26. MII Management DC Electrical Characteristics When Powered at 3.3 V | Parameter | Symbol | Conditions | | Min | Max | Unit | |------------------------|-----------------|----------------------------|--------------------------------------|------|------------------------|------| | Supply voltage (3.3 V) | $NV_{DD}$ | _ | | 3.0 | 3.6 | V | | Output high voltage | V <sub>OH</sub> | $I_{OH} = -1.0 \text{ mA}$ | NV <sub>DD</sub> = Min | 2.10 | NV <sub>DD</sub> + 0.3 | V | | Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1.0 mA | LV <sub>DD</sub> = Min | VSS | 0.50 | V | | Input high voltage | V <sub>IH</sub> | - | _ | 2.0 | _ | V | | Input low voltage | V <sub>IL</sub> | - | _ | _ | 0.80 | V | | Input high current | I <sub>IH</sub> | NV <sub>DD</sub> = Max | V <sub>IN</sub> <sup>1</sup> = 2.1 V | _ | 40 | μА | | Input low current | I <sub>IL</sub> | NV <sub>DD</sub> = Max | V <sub>IN</sub> = 0.5 V | -600 | _ | μА | #### Note: ### 8.3.2 MII Management AC Electrical Specifications This table provides the MII management AC timing specifications. #### **Table 27. MII Management AC Timing Specifications** At recommended operating conditions with LV<sub>DDA</sub>/LV<sub>DDB</sub> is 3.3 V $\pm$ 0.3V | Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes | |----------------------------|---------------------|-----|-----|-----|------|-------| | MDC frequency | f <sub>MDC</sub> | _ | 2.5 | _ | MHz | 2 | | MDC period | t <sub>MDC</sub> | _ | 400 | _ | ns | _ | | MDC clock pulse width high | t <sub>MDCH</sub> | 32 | _ | _ | ns | _ | | MDC to MDIO delay | t <sub>MDKHDX</sub> | 10 | _ | 170 | ns | 3 | | MDIO to MDC setup time | t <sub>MDDVKH</sub> | 5 | _ | _ | ns | _ | | MDIO to MDC hold time | t <sub>MDDXKH</sub> | 0 | _ | _ | ns | _ | | MDC rise time | t <sub>MDCR</sub> | _ | _ | 10 | ns | _ | <sup>1.</sup> $V_{IN}$ , in this case, represents the $LV_{IN}$ symbol referenced in Table 1 and Table 2. ### 10.2.2 DC Level Requirement for SerDes Reference Clocks The DC level requirement for the MPC8308 SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs as described below. #### Differential Mode - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection. - For external DC-coupled connection, as described in Section 10.2.1, "SerDes Reference Clock Receiver Characteristics," the maximum average current requirements sets the requirement for average voltage (common mode voltage) to be between 100 mV and 400 mV. Figure 17 shows the SerDes reference clock input requirement for DC-coupled connection scheme. - For external AC-coupled connection, there is no common mode voltage requirement for the clock driver. Since the external AC-coupling capacitor blocks the DC level, the clock driver and the SerDes reference clock receiver operate in different command mode voltages. The SerDes reference clock receiver in this connection scheme has its common mode voltage set to XCOREVSS. Each signal wire of the differential inputs is allowed to swing below and above the common mode voltage (XCOREVSS). Figure 18 shows the SerDes reference clock input requirement for AC-coupled connection scheme. #### • Single-ended Mode - The reference clock can also be single-ended. The SD\_REF\_CLK input amplitude (single-ended swing) must be between 400 mV and 800 mV peak-peak (from Vmin to Vmax) with SD\_REF\_CLK either left unconnected or tied to ground. - The SD\_REF\_CLK input average voltage must be between 200 and 400 mV. Figure 19 shows the SerDes reference clock input requirement for single-ended signaling mode. - To meet the input amplitude requirement, the reference clock inputs might need to be DC or AC-coupled externally. For the best noise performance, the reference of the clock could be DC or AC-coupled into the unused phase (\$\overline{SD\_REF\_CLK}\$) through the same source impedance as the clock input (\$\overline{SD\_REF\_CLK}\$) in use. Figure 17. Differential Reference Clock Input DC Requirements (External DC-Coupled) Figure 18. Differential Reference Clock Input DC Requirements (External AC-Coupled) Figure 19. Single-Ended Reference Clock Input DC Requirements # 10.2.3 Interfacing with Other Differential Signaling Levels With on-chip termination to XCOREVSS, the differential reference clocks inputs are high-speed current steering logic (HCSL) compatible and DC coupled. Many other low voltage differential type outputs like low-voltage differential signaling (LVDS) can be used but may need to be AC-coupled due to the limited common mode input range allowed (100–400 mV) for DC-coupled connection. LVPECL outputs can produce signal with too large amplitude and may need to be DC-biased at clock driver output first, then followed with series attenuation resistor to reduce the amplitude, in addition to AC-coupling. MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 ### 11.3 Clocking Dependencies The ports on the two ends of a link must transmit data at a rate that is within 600 parts per million (ppm) of each other at all times. This is specified to allow bit rate clock sources with a $\pm 300$ ppm tolerance. # 11.4 Physical Layer Specifications Following is a summary of the specifications for the physical layer of PCI Express on this device. For further details as well as the specifications of the transport and data link layer please use the *PCI Express Base Specification*, Rev. 1.0a. # 11.4.1 Differential Transmitter (TX) Output This table defines the specifications for the differential output at all transmitters (TXs). The parameters are specified at the component pins. Table 34. Differential Transmitter (TX) Output Specifications | Parameter | Symbol | Comments | Min | Typical | Max | Units | Note | |------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------|-------|------| | Unit interval | UI | Each U <sub>PETX</sub> is 400 ps ± 300 ppm. U <sub>PETX</sub> does not account for Spread Spectrum Clock dictated variations. | 399.88 | 400 | 400.12 | ps | 1 | | Differential peak-to-peak output voltage | V <sub>TX-DIFFp-p</sub> | $V_{PEDPPTX} = 2^* V_{TX-D+} - V_{TX-D-} $ | 0.8 | _ | 1.2 | V | 2 | | De-Emphasized differential output voltage (ratio) | V <sub>TX</sub> -de-ratio | Ratio of the V <sub>PEDPPTX</sub> of the second and following bits after a transition divided by the V <sub>PEDPPTX</sub> of the first bit after a transition. | -3.0 | -3.5 | -4.0 | dB | 2 | | Minimum TX eye width | T <sub>TX-EYE</sub> | The maximum Transmitter jitter can be derived as $T_{TX-MAX-JITTER} = 1 - U_{PEEWTX} = 0.3 UI.$ | 0.70 | _ | _ | UI | 2, 3 | | Maximum time between the jitter median and maximum deviation from the median | T <sub>TX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Jitter is defined as the measurement variation of the crossing points (V <sub>PEDPPTX</sub> = 0 V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. | _ | _ | 0.15 | UI | 2, 3 | | D+/D- TX output rise/fall time | T <sub>TX-RISE</sub> , T <sub>TX-FALL</sub> | _ | 0.125 | _ | _ | UI | 2, 5 | | RMS AC peak common mode output voltage | V <sub>TX-CM-ACp</sub> | $\begin{split} & V_{\text{PEACPCMTX}} = \text{RMS}( V_{\text{TXD+}} + V_{\text{TXD-}} /2 - \\ & V_{\text{TX-CM-DC}}) \\ & V_{\text{TX-CM-DC}} = \text{DC}_{(\text{avg})} \text{ of } V_{\text{TX-D+}} + \\ & V_{\text{TX-D-}} /2 \end{split}$ | _ | _ | 20 | mV | 2 | MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 | <b>Table 34. Differential Transmitter</b> | (TX) | Output | <b>Specifications</b> | (continued) | ) | |-------------------------------------------|------|--------|-----------------------|-------------|---| |-------------------------------------------|------|--------|-----------------------|-------------|---| | Parameter | Symbol | Comments | Min | Typical | Max | Units | Note | |--------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|-------|------| | AC coupling capacitor | C <sub>TX</sub> | All Transmitters shall be AC coupled. The AC coupling is required either within the media or within the transmitting component itself. An external capacitor of 100nF is recommended. | 75 | | 200 | nF | | | Crosslink random timeout | T <sub>crosslink</sub> | This random timeout helps resolve conflicts in crosslink configuration by eventually resulting in only one Downstream and one Upstream Port. | 0 | _ | 1 | ms | 7 | #### Notes: - 1. No test load is necessarily associated with this value. - 2. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 29 and measured over any 250 consecutive TX UIs. (Also refer to the transmitter compliance eye diagram shown in Figure 27.) - 3. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive TX UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total TX jitter budget collected over any 250 consecutive TX UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. - 4. The transmitter input impedance shall result in a differential return loss greater than or equal to 12 dB and a common mode return loss greater than or equal to 6 dB over a frequency range of 50 MHz to 1.25 GHz. This input impedance requirement applies to all valid input levels. The reference impedance for return loss measurements is 50 $\Omega$ to ground for both the D+ and D- line (that is, as measured by a vector network analyzer with 50- $\Omega$ probes, see Figure 29). Note that the series capacitors, $C_{TX}$ , is optional for the return loss measurement. - 5. Measured between 20%–80% at transmitter package pins into a test load as shown in Figure 29 for both V<sub>TX-D+</sub> and V<sub>TX-D-</sub>. - 6. See Section 4.3.1.8 of the PCI Express Base Specifications, Rev 1.0a. - 7. See Section 4.2.6.3 of the PCI Express Base Specifications, Rev 1.0a. ## 11.4.2 Transmitter Compliance Eye Diagrams The TX eye diagram in Figure 27 is specified using the passive compliance/test measurement load (Figure 29) in place of any real PCI Express interconnect + RX component. There are two eye diagrams that must be met for the transmitter. Both diagrams must be aligned in time using the jitter median to locate the center of the eye diagram. The different eye diagrams differ in voltage depending on whether it is a transition bit or a de-emphasized bit. The exact reduced voltage level of the de-emphasized bit is always relative to the transition bit. The eye diagram must be valid for any 250 consecutive UIs. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The eye diagram is created using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. #### NOTE It is recommended that the recovered TX UI be calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function (that is, least squares and median deviation fits). MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 Figure 27. Minimum Transmitter Timing and Voltage Output Compliance Specifications # 11.4.3 Differential Receiver (RX) Input Specifications This table defines the specifications for the differential input at all receivers (RXs). The parameters are specified at the component pins. Table 35. Differential Receiver (RX) Input Specifications | Parameter | Symbol | Comments | Min | Typical | Max | Units | Note | |-------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|--------|-------|---------| | Unit interval | UI | Each U <sub>PERX</sub> is 400 ps ± 300 ppm.<br>U <sub>PERX</sub> does not account for Spread<br>Spectrum Clock dictated variations. | 399.88 | 400 | 400.12 | ps | 1 | | Differential peak-to-peak output voltage | V <sub>RX-DIFFp-p</sub> | $V_{PEDPPRX} = 2^* V_{RX-D+} - V_{RX-D-} $ | 0.175 | _ | 1.200 | V | 2 | | Minimum receiver eye width | T <sub>RX-EYE</sub> | The maximum interconnect media and Transmitter jitter that can be tolerated by the Receiver can be derived as $T_{RX-MAX-JITTER} = 1 - U_{PEEWRX} = 0.6 UI.$ | 0.4 | _ | _ | UI | 2, 3 | | Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-to-</sub><br>MAX-JITTER | Jitter is defined as the measurement variation of the crossing points (V <sub>PEDPPRX</sub> = 0 V) in relation to a recovered TX UI. A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the TX UI. | _ | _ | 0.3 | UI | 2, 3, 7 | ## 13.2.2 Full Speed Input Path (Read) This figure provides the data and command input timing diagram. Figure 36. Full Speed Input Path # 13.3 eSDHC AC Timing Specifications This table provides the eSDHC AC timing specifications. Table 40. eSDHC AC Timing Specifications for High Speed Mode At recommended operating conditions NV $_{DD}$ = 3.3 V $\pm$ 300 mV. | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | Notes | |-----------------------------------------------------|---------------------------------------------|-----|-----|------|-------| | SD_CLK clock frequency—high speed mode | f <sub>SHSCK</sub> | 0 | 50 | MHz | 3 | | SD_CLK clock cycle | t <sub>SHSCK</sub> | 20 | _ | ns | _ | | SD_CLK clock frequency—identification mode | f <sub>SIDCK</sub> | 0 | 400 | kHz | _ | | SD_CLK clock low time | t <sub>SHSCKL</sub> | 7 | _ | ns | 2 | | SD_CLK clock high time | t <sub>SHSCKH</sub> | 7 | _ | ns | 2 | | SD_CLK clock rise and fall times | t <sub>SHSCKR/</sub><br>t <sub>SHSCKF</sub> | | 3 | ns | 2 | | Input setup times: SD_CMD, SD_DATx | t <sub>SHSIVKH</sub> | 3 | _ | ns | 2 | | Input hold times: SD_CMD, SD_DATx | t <sub>SHSIXKH</sub> | 2 | _ | ns | 2 | | Output delay time: SD_CLK to SD_CMD, SD_DATx valid | t <sub>SHSKHOV</sub> | 3 | _ | ns | 2 | | Output Hold time: SD_CLK to SD_CMD, SD_DATx invalid | t <sub>SHSKHOX</sub> | -3 | _ | ns | 2 | | SD Card Input Setup | t <sub>ISU</sub> | 6 | _ | ns | 3 | | SD Card Input Hold | t <sub>IH</sub> | 2 | _ | ns | 3 | MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 ### 13.3.1 High Speed Output Path (Write) This figure provides the data and command output timing diagram. Figure 38. High Speed Output Path ### 13.3.2 High Speed Input Path (Read) This figure provides the data and command input timing diagram. Figure 39. High Speed Input Path MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 #### Table 42. JTAG AC Timing Specifications (Independent of SYS\_CLK\_IN) 1 (continued) At recommended operating conditions (see Table 2). | Parameter | Symbol <sup>2</sup> | Min | Max | Unit | Note | |-----------------------------------------------------------------------|--------------------------------------------|--------|---------|------|------| | Output hold times: Boundary-scan data TDO | t <sub>JTKLDX</sub><br>t <sub>JTKLOX</sub> | 2<br>2 | | ns | 5 | | JTAG external clock to output high impedance: Boundary-scan data TDO | t <sub>JTKLDZ</sub><br>t <sub>JTKLOZ</sub> | 2<br>2 | 19<br>9 | ns | 5, 6 | #### Notes: - All outputs are measured from the midpoint voltage of the falling/rising edge of t<sub>TCLK</sub> to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 40). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system. - 2. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>JTDVKH</sub> symbolizes JTAG device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>JTDXKH</sub> symbolizes JTAG timing (JT) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>JTG</sub> clock reference (K) going to the high (H) state. Note that, in general, the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 3. TRST is an asynchronous level sensitive signal. The setup time is for test purposes only. - 4. Non-JTAG signal input timing with respect to t<sub>TCLK</sub>. - 5. Non-JTAG signal output timing with respect to t<sub>TCLK</sub>. - 6. Guaranteed by design and characterization. This figure provides the AC test load for TDO and the boundary-scan outputs. Figure 40. AC Test Load for the JTAG Interface This figure provides the JTAG clock input timing diagram. Figure 41. JTAG Clock Input Timing Diagram # 15 I<sup>2</sup>C This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface. ## 15.1 I<sup>2</sup>C DC Electrical Characteristics This table provides the DC electrical characteristics for the I<sup>2</sup>C interface. ### Table 43. I<sup>2</sup>C DC Electrical Characteristics At recommended operating conditions with NV<sub>DD</sub> of 3.3 V $\pm$ 0.3 V. | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------------------------------------------------------------------------|---------------------|---------------------------|------------------------|------|-------| | Input high voltage level | V <sub>IH</sub> | $0.7 \times NV_{DD}$ | NV <sub>DD</sub> + 0.3 | V | _ | | Input low voltage level | V <sub>IL</sub> | -0.3 | $0.3 \times NV_{DD}$ | V | _ | | Low level output voltage | V <sub>OL</sub> | 0 | $0.2 \times NV_{DD}$ | V | 1 | | High level output voltage | V <sub>OH</sub> | 0.8 x NV <sub>DD</sub> | NV <sub>DD</sub> + 0.3 | V | _ | | Output fall time from $V_{IH}(min)$ to $V_{IL}(max)$ with a bus capacitance from 10 to 400 pF | t <sub>l2KLKV</sub> | 20 + 0.1 × C <sub>B</sub> | 250 | ns | 2 | | Pulse width of spikes which must be suppressed by the input filter | t <sub>I2KHKL</sub> | 0 | 50 | ns | 3 | | Capacitance for each I/O pin | C <sub>I</sub> | _ | 10 | pF | _ | | Input current, $(0 \text{ V} \leq \text{V}_{IN} \leq \text{NV}_{DD})$ | I <sub>IN</sub> | _ | ± 5 | μА | _ | #### Notes: - 1. Output voltage (open drain or open collector) condition = 3 mA sink current. - 2. $C_B$ = capacitance of one bus line in pF. - 3. For information on the digital filter used, see the MPC8308 PowerQUICC II Pro Processor Reference Manual. # 15.2 I<sup>2</sup>C AC Electrical Specifications This table provides the AC timing parameters for the I<sup>2</sup>C interface. ### Table 44. I<sup>2</sup>C AC Electrical Specifications All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 43). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |----------------------------------------------------------------------------------------------|---------------------|-----|-------|------| | SCL clock frequency | f <sub>I2C</sub> | 0 | 400 | kHz | | Low period of the SCL clock | t <sub>I2CL</sub> | 1.3 | _ | μS | | High period of the SCL clock | t <sub>I2CH</sub> | 0.6 | _ | μS | | Setup time for a repeated START condition | t <sub>I2SVKH</sub> | 0.6 | _ | μS | | Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>l2SXKL</sub> | 0.6 | _ | μS | | Data setup time | t <sub>I2DVKH</sub> | 100 | _ | ns | | Data hold time: | t <sub>I2DXKL</sub> | | | μS | | I <sup>2</sup> C bus devices | | 0 2 | 0.9 3 | | | Fall time of both SDA and SCL signals <sup>5</sup> | t <sub>I2CF</sub> | _ | 300 | ns | #### MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 #### Table 44. I<sup>2</sup>C AC Electrical Specifications (continued) All values refer to V<sub>IH</sub> (min) and V<sub>IL</sub> (max) levels (see Table 43). | Parameter | Symbol <sup>1</sup> | Min | Max | Unit | |---------------------------------------------------------------------------------|---------------------|----------------------|-----|------| | Setup time for STOP condition | t <sub>I2PVKH</sub> | 0.6 | _ | μS | | Bus free time between a STOP and START condition | t <sub>I2KHDX</sub> | 1.3 | _ | μS | | Noise margin at the LOW level for each connected device (including hysteresis) | V <sub>NL</sub> | $0.1 \times NV_{DD}$ | _ | V | | Noise margin at the HIGH level for each connected device (including hysteresis) | V <sub>NH</sub> | $0.2 \times NV_{DD}$ | _ | V | #### Notes: - 1. The symbols used for timing specifications follow the pattern of t<sub>(first two letters of functional block)</sub>(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>12DVKH</sub> symbolizes I<sup>2</sup>C timing (I2) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>12SXKL</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the start condition (S) went invalid (X) relative to the t<sub>12C</sub> clock reference (K) going to the low (L) state or hold time. Also, t<sub>12PVKH</sub> symbolizes I<sup>2</sup>C timing (I2) for the time that the data with respect to the stop condition (P) reaching the valid state (V) relative to the t<sub>12C</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall). - 2. The device provides a hold time of at least 300 ns for the SDA signal (referred to the V<sub>IHmin</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - 3. The maximum $t_{l2DXKL}$ has only to be met if the device does not stretch the LOW period $(t_{l2CL})$ of the SCL signal. - 4. $C_B$ = capacitance of one bus line in pF. - 5. The device does not follow the $l^2$ C-BUS Specifications, Version 2.1, regarding the $t_{l2CF}$ AC parameter. This figure provides the AC test load for the I<sup>2</sup>C. Figure 45. I<sup>2</sup>C AC Test Load This figure shows the AC timing diagram for the I<sup>2</sup>C bus. Figure 46. I<sup>2</sup>C Bus AC Timing Diagram ## 20.2 Mechanical Dimensions of the MPC8308 MAPBGA This figure shows the mechanical dimensions and bottom surface nomenclature of the MAPBGA package. Figure 52. Mechanical Dimension and Bottom Surface Nomenclature of the MPC8308 MAPBG #### Notes: 1. All dimensions are in millimeters. - 2. Dimensions and tolerances per ASME Y14.5M-1994. - 3. Maximum solder ball diameter measured parallel to datum A. - 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls. # 20.3 Pinout Listings This table provides the pin-out listing for the MPC8308, MAPBGA package. Table 53. MPC8308 Pinout Listing | Signal | Package Pin Number | Pin<br>Type | Power<br>Supply | Note | |--------------|---------------------------------|-------------|-------------------|----------| | | DDR Memory Controller Interface | | | | | MEMC_MDQ[0] | V6 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[1] | Y4 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[2] | AB3 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[3] | AA3 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[4] | AA2 | I/O | $GV_DDA$ | _ | | MEMC_MDQ[5] | AA1 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[6] | W4 | I/O | $GV_DDA$ | _ | | MEMC_MDQ[7] | Y2 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[8] | W3 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[9] | W1 | I/O | $GV_DDA$ | _ | | MEMC_MDQ[10] | Y1 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[11] | W2 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[12] | U4 | I/O | $GV_DDA$ | _ | | MEMC_MDQ[13] | U3 | I/O | $GV_DDA$ | _ | | MEMC_MDQ[14] | V4 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[15] | U6 | I/O | GV <sub>DDA</sub> | _ | | MEMC_MDQ[16] | T3 | I/O | GV <sub>DDB</sub> | _ | | MEMC_MDQ[17] | T2 | I/O | GV <sub>DDB</sub> | _ | | MEMC_MDQ[18] | R4 | I/O | GV <sub>DDB</sub> | _ | | MEMC_MDQ[19] | R3 | I/O | $GV_DDB$ | _ | | MEMC_MDQ[20] | P4 | I/O | $GV_DDB$ | _ | | MEMC_MDQ[21] | N6 | I/O | GV <sub>DDB</sub> | _ | | MEMC_MDQ[22] | P2 | I/O | GV <sub>DDB</sub> | _ | | MEMC_MDQ[23] | P1 | I/O | GV <sub>DDB</sub> | - | | MEMC_MDQ[24] | N4 | I/O | GV <sub>DDB</sub> | - | | MEMC_MDQ[25] | N3 | I/O | GV <sub>DDB</sub> | <u> </u> | | MEMC_MDQ[26] | N2 | I/O | GV <sub>DDB</sub> | _ | MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 Table 53. MPC8308 Pinout Listing (continued) | Signal | Package Pin Number | Pin<br>Type | Power<br>Supply | Note | |--------------------------------|----------------------------|-------------|---------------------|------| | LCS[3] | Y11 | 0 | NV <sub>DDP_K</sub> | 4 | | LWE[0] /LFWE0/LBS0 | AB11 | 0 | NV <sub>DDP_K</sub> | _ | | LWE[1]/LBS1 | AC11 | 0 | NV <sub>DDP_K</sub> | _ | | LBCTL | U11 | 0 | NV <sub>DDP_K</sub> | _ | | LGPL0/LFCLE | Y10 | 0 | NV <sub>DDP_K</sub> | _ | | LGPL1/LFALE | AA10 | 0 | NV <sub>DDP_K</sub> | _ | | LGPL2/LOE/LFRE | AB10 | 0 | NV <sub>DDP_K</sub> | 4 | | LGPL3/LFWP | AC10 | 0 | NV <sub>DDP_K</sub> | _ | | LGPL4/LGTA/LUPWAIT/<br>LFRB | AB9 | I/O | NV <sub>DDP_K</sub> | 4 | | LGPL5 | Y9 | 0 | NV <sub>DDP_K</sub> | _ | | LCLK0 | AC12 | 0 | NV <sub>DDP_K</sub> | _ | | ' | DUART | 1 | l | | | UART_SOUT1/MSRCID0/<br>LSRCID0 | C17 | 0 | NV <sub>DDB</sub> | _ | | UART_SIN1/MSRCID1/<br>LSRCID1 | B18 | I/O | NV <sub>DDB</sub> | _ | | UART_SOUT2/MSRCID2/<br>LSRCID2 | D17 | 0 | NV <sub>DDB</sub> | _ | | UART_SIN2/MSRCID3/<br>LSRCID3 | D18 | I/O | NV <sub>DDB</sub> | _ | | | PEX PHY | l | L | | | TXA | C14 | 0 | XPADVDD | _ | | TXA | C15 | 0 | XPADVDD | _ | | RXA | A13 | I | XCOREVDD | _ | | RXA | B13 | I | XCOREVDD | _ | | SD_IMP_CAL_RX | A15 | I | XCOREVDD | _ | | SD_REF_CLK | C12 | I | XCOREVDD | _ | | SD_REF_CLK | D12 | I | XCOREVDD | _ | | SD_PLL_TPD | F13 | 0 | _ | _ | | SD_IMP_CAL_TX | A11 | I | XPADVDD | _ | | SD_PLL_TPA_ANA | F11 | 0 | _ | _ | | SDAVDD_0 | G12 | I | _ | _ | | SDAVSS_0 | F12 | 1 | _ | _ | | | I <sup>2</sup> C interface | 1 | • | • | | IIC_SDA1 | C9 | I/O | $NV_{DDA}$ | 2 | ### Table 53. MPC8308 Pinout Listing (continued) | Signal | Package Pin Number | Pin<br>Type | Power<br>Supply | Note | |--------------------------------------|--------------------|-------------|---------------------|----------| | TSEC1_RXD[1] | C20 | I | $NV_{DDC}$ | _ | | TSEC1_RXD[0] | D20 | I | NV <sub>DDC</sub> | - | | TSEC1_RX_ER | C23 | I | NV <sub>DDC</sub> | - | | TSEC1_TX_CLK/<br>TSEC1_GTX_CLK125 | E23 | I | $NV_{DDC}$ | | | TSEC1_TXD[3]/<br>CFG_RESET_SOURCE[0] | F22 | I/O | $NV_{DDC}$ | _ | | TSEC1_TXD[2]/<br>CFG_RESET_SOURCE[1] | F21 | I/O | $NV_{DDC}$ | _ | | TSEC1_TXD[1]/<br>CFG_RESET_SOURCE[2] | E21 | I/O | $NV_{DDC}$ | | | TSEC1_TXD[0]/<br>CFG_RESET_SOURCE[3] | D22 | I/O | $NV_{DDC}$ | | | TSEC1_TX_EN/<br>LBC_PM_REF_10 | F20 | 0 | $NV_{DDC}$ | | | TSEC1_TX_ER/<br>LB_POR_CFG_BOOT_ECC | E22 | I/O | $NV_{DDC}$ | 7 | | | Ethernet Mgmt | | | | | TSEC1_MDC | A20 | 0 | $NV_{DDB}$ | _ | | TSEC1_MDIO | C19 | I/O | $NV_{DDB}$ | 2 | | | eSDHC/GTM | | | • | | SD_CLK/GPIO[16] | D7 | 0 | $NV_{DDA}$ | _ | | SD_CMD/GPIO[17] | G9 | I/O | $NV_{DDA}$ | - | | SD_CD/GTM1_TIN1/<br>GPIO[18] | A7 | I | $NV_DDA$ | _ | | SD_WP/GTM1_TGATE1/<br>GPIO[19] | D8 | I | $NV_DDA$ | _ | | SD_DAT[0]/GTM1_TOUT1/<br>GPIO[20] | C8 | I/O | $NV_DDA$ | | | SD_DAT[1]/GTM1_TOUT2/<br>GPIO[21] | B8 | I/O | $NV_{DDA}$ | _ | | SD_DAT[2]/GTM1_TIN2/<br>GPIO[22] | A8 | I/O | $NV_{DDA}$ | | | SD_DAT[3]/GTM1_TGATE2/<br>GPIO[23] | В9 | I/O | $NV_{DDA}$ | _ | | , | SPI | , , | | | | SPIMOSI/MSRCID4/<br>LSRCID4 | AB5 | I/O | $NV_{DDP\_K}$ | | | SPIMISO/MDVAL/LDVAL | Y6 | I/O | NV <sub>DDP_K</sub> | <u> </u> | # 21 Clocking This figure shows the internal distribution of clocks within the device. <sup>&</sup>lt;sup>1</sup> Multiplication factor M = 1, 1.5, 2, 2.5, and 3. Value is decided by RCWLR[COREPLL]. Figure 53. MPC8308 Clock Subsystem The following external clock sources are utilized on the MPC8308: - System clock (SYS\_CLK\_IN) - Ethernet Clock (TSEC1\_RX\_CLK/TSEC1\_TX\_CLK/TSEC1\_GTX\_CLK125 for eTSEC) - SerDes PHY clock - eSHDC clock (SD\_CLK) For more information, see the SerDes chapter in the MPC8308 PowerQUICC II Pro Processor Reference Manual. All clock inputs can be supplied using an external canned oscillator, a clock generation chip, or some other source that provides a standard CMOS square wave input. MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3 <sup>&</sup>lt;sup>2</sup> Multiplication factor L = 2, 3, 4, 5 and 6. Value is decided by RCWLR[SPMF]. # 23.3 Decoupling Recommendations Due to large address and data buses, and high operating frequencies, the device can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8308 system, and the MPC8308 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each $V_{DD}$ , $NV_{DD}$ , $GV_{DD}$ and $LV_{DD}$ pin of the device. These decoupling capacitors should receive their power from separate $V_{DD}$ , $NV_{DD}$ , $GV_{DD}$ , $GV_{DD}$ , and $V_{SS}$ power planes in the PCB, utilizing short traces to minimize inductance. Capacitors may be placed directly under the device using a standard escape pattern. Others may surround the part. These capacitors should have a value of 0.01 or 0.1 µF. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0402 or 0603 sizes. In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the $V_{DD}$ , $NV_{DD}$ , $GV_{DD}$ , $LV_{DD}$ planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors—100 to 330 $\mu$ F (AVX TPS tantalum or Sanyo OSCON). However, customers should work directly with their power regulator vendor for best values and types of bulk capacitors. ### 23.4 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to NV<sub>DD</sub>, GV<sub>DD</sub>, LV<sub>DD</sub> as required. Unused active high inputs should be connected to VSS. All NC (no-connect) signals must remain unconnected. Power and ground connections must be made to all external $V_{DD}$ , $NV_{DD}$ , $AV_{DD1}$ , $AV_{DD2}$ , $GV_{DD}$ , $LV_{DD}$ and $V_{SS}$ pins of the device. # 23.5 Output Buffer DC Impedance The device drivers are characterized over process, voltage, and temperature. For all buses, the driver is a push-pull single-ended driver type (open drain for I<sup>2</sup>C, MDIO and HRESET) To measure $Z_0$ for the single-ended drivers, an external resistor is connected from the chip pad to $NV_{DD}$ or $V_{SS}$ . Then, the value of each resistor is varied until the pad voltage is $NV_{DD}/2$ (Figure 55). The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held high, SW1 is closed (SW2 is open), and $R_P$ is trimmed until the voltage at the pad equals $NV_{DD}/2$ . $R_P$ then becomes the resistance of the pull-up devices. $R_P$ and $R_N$ are designed to be close to each other in value. Then, $Z_0 = (R_P + R_N)/2$ .