Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | HC08 | | Core Size | 8-Bit | | | | | Speed | 8MHz | | Connectivity | SCI, SPI | | Peripherals | POR, PWM | | Number of I/O | 51 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 512 x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 8x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-QFP | | Supplier Device Package | 64-QFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908ab32cfuer | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Section 11. Timer Interface Module A (TIMA) | 11.1 Contents | .169 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 11.2 Introduction | .170 | | 11.3 Features | .170 | | 11.4 Pin Name Conventions | .171 | | 11.5 Functional Description 11.5.1 TIMA Counter Prescaler. 11.5.2 Input Capture. 11.5.3 Output Compare. 11.5.3.1 Unbuffered Output Compare. 11.5.3.2 Buffered Output Compare. 11.5.4 Pulse Width Modulation (PWM). 11.5.4.1 Unbuffered PWM Signal Generation. 11.5.4.2 Buffered PWM Signal Generation. 11.5.4.3 PWM Initialization. | . 171<br>. 174<br>. 175<br>. 176<br>. 177<br>. 178 | | 11.6 Interrupts | .181 | | 11.7 Low-Power Modes | .182 | | 11.8 TIMA During Break Interrupts | .182 | | 11.9 I/O Signals | .183 | | 11.10 I/O Registers | . 184<br>. 186 | | 11.10.3 TIMA Counter Modulo Registers | | | 11.10.5 TIMA Channel Registers | 100 | MC68HC908AB32 - Rev. 1.1 # **Table of Contents** # Section 12. Timer Interface Module B (TIMB) | 12.1 Contents | |-------------------------------------------------------------------------------------------------------------------| | 12.2 Introduction | | 12.3 Features | | 12.4 Pin Name Conventions | | 12.5 Functional Description | | 12.5.2 Input Capture | | 12.5.3 Output Compare | | 12.5.3.2 Buffered Output Compare | | 12.5.4 Pulse Width Modulation (PWM) | | 12.5.4.1 Unbuffered PWM Signal Generation | | 12.5.4.3 PWM Initialization | | 12.6 Interrupts | | 12.7 Low-Power Modes 207 12.7.1 Wait Mode 208 12.7.2 Stop Mode 208 | | 12.8 TIMB During Break Interrupts208 | | 12.9 I/O Signals 209 12.9.1 TIMB Clock Pin 209 12.9.2 TIMB Channel I/O Pins 209 | | 12.10 I/O Registers | | 12.10.1 TIMB Status and Control Register | | 12.10.2 TIMB Counter Registers | | 12.10.4 TIMB Channel Status and Control Registers | | 12.10.5 TIMB Channel Registers | **Technical Data** MC68HC908AB32 — Rev. 1.1 **Technical Data** | 17.7<br>17.7.1 | Port E | | |------------------------------------|---------------------------------------------|------------| | 17.7.1 | | | | 17.8<br>17.8.1<br>17.8.2<br>17.8.3 | Data Direction Register F (DDRF) | 329<br>330 | | 17.9<br>17.9.1<br>17.9.2 | 3 ( ) | 332 | | 17.10. | Port H | 335 | | | Section 18. External Interrupt (IRQ) | | | 18.1 | Contents | 339 | | 18.2 | Introduction | 339 | | 18.3 | Features | 339 | | 18.4<br>18.4.1 | Functional Description | | | 18.5 | IRQ Status and Control Register (ISCR) | 343 | | 18.6 | IRQ Module During Break Interrupts | 344 | | | Section 19. Keyboard Interrupt Module (KBI) | | | 19.1 | Contents | 345 | | 19.2 | Introduction | 345 | | 19.3 | Features | 346 | | 19.4 | I/O Pins | 346 | | 19.5<br>19.5.1<br>19.5.2 | | 349 | | | | | | | | | Freescale Semiconductor Table of Contents 17 MC68HC908AB32 — Rev. 1.1 ## **Clock Generator Module (CGM)** ## 9.7 Interrupts When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether interrupts are enabled or not. When the AUTO bit is clear, CPU interrupts from the PLL are disabled and PLLF reads as 0. Software should read the LOCK bit after a PLL interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the VCO clock CGMVCLK, divided by two can be selected as the CGMOUT source by setting BCS in the PCTL. When the PLL exits lock, the VCO clock frequency is corrupt, and appropriate precautions should be taken. If the application is not frequency-sensitive, interrupts should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations. #### **NOTE:** Software can select CGMVCLK/2 as the CGMOUT source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit. #### 9.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 9.8.1 Wait Mode The WAIT instruction does not affect the CGM. Before entering WAIT mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL). Less power-sensitive applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from WAIT mode also can deselect the PLL output without turning off the PLL. **Table 10-2** is a summary of the differences between user mode and monitor mode. Table 10-2. Mode Differences | | Functions | | | | | | | | | |---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--| | Modes | СОР | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low | | | | User | Enabled | \$FFFE | \$FFFF | \$FFFC | \$FFFD | \$FFFC | \$FFFD | | | | Monitor | Disabled <sup>(1)</sup> | \$FEFE | \$FEFF | \$FEFC | \$FEFD | \$FEFC | \$FEFD | | | #### Notes: #### 10.4.2 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. (See Figure 10-2 and Figure 10-3.) The data transmit and receive rate can be anywhere from 4800 baud to 28.8 k-baud. Transmit and receive baud rates must be identical. Figure 10-2. Monitor Data Format Figure 10-3. Sample Monitor Waveforms MC68HC908AB32 — Rev. 1.1 Technical Data If the high voltage (V<sub>TST</sub>) is removed from the IRQ pin while in monitor mode, the SIM asserts its COP enable output. The COP can be enabled or disabled by the COPD bit in the configuration register 1 (CONFIG1). (See 23.6 5.0-V DC Electrical Characteristics.) #### 11.4 Pin Name Conventions The TIMA share five I/O pins with port D, E, and F I/O pins. The full name of the TIMA I/O pin is listed in **Table 11-1**. The generic pin name appear in the text that follows. TIMA Generic Pin Names: TACLK PTD6/TACLK PTE2/TACH0 TACH1 PTE3/TACH1 TACH2 PTF0/TACH2 TACH3 PTF1/TACH3 **Table 11-1. Pin Name Conventions** ## 11.5 Functional Description **Figure 11-1** shows the structure of the TIMA. The central component of the TIMA is the 16-bit TIMA counter that can operate as a free-running counter or a modulo up-counter. The TIMA counter provides the timing reference for the input capture and output compare functions. The TIMA counter modulo registers, TAMODH:TAMODL, control the modulo value of the TIMA counter. Software can read the TIMA counter value at any time without affecting the counting sequence. The four TIMA channels are programmable independently as input capture or output compare channels. #### 11.5.1 TIMA Counter Prescaler The TIMA clock source can be one of the seven prescaler outputs or the TIMA clock pin, PTD6/TACLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIMA status and control register select the TIMA clock source. ## Timer Interface Module A (TIMA) #### 11.5.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIMA status and control register (TASC): - Stop the TIMA counter by setting the TIMA stop bit, TSTOP. - b. Reset the TIMA counter by setting the TIMA reset bit, TRST. - 2. In the TIMA counter modulo registers (TAMODH:TAMODL), write the value for the required PWM period. - 3. In the TIMA channel x registers (TACHxH:TACHxL), write the value for the required pulse width. - 4. In TIMA channel x status and control register (TASCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 11-3. - a. Write 1 to the toggle-on-overflow bit, TOVx. - b. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 11-3. #### NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIMA status control register (TASC), clear the TIMA stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIMA channel 0 registers (TACH0H:TACH0L) initially control the buffered PWM output. TIMA channel 0 status and control register 0 (TASC0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. ## Timer Interface Module A (TIMA) #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIMA channel 0 and TIMA channel 2 status and control registers. Setting MS0B disables the channel 1 status and control register and reverts TCH1B to general-purpose I/O. Setting MS2B disables the channel 3 status and control register and reverts TCH3B to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See Table 11-3. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation When ELSxB:A = 00, this read/write bit selects the initial output level of the TBCHx pin. See **Table 11-3**. Reset clears the MSxA bit. - 1 = Initial output level low - 0 = Initial output level high ## NOTE: Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIMA status and control register (TASC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to the port I/O, and pin TACHx is available as a general-purpose I/O pin. **Table 11-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------------|-------------------------------------------------------------|---------|--------|------------|---------------------------|--------------|-----------------|--------------|------|--------| | \$0040 | Timer B Status and | Read: | TOF | TOIE | TSTOP | 0 | 0 | PS2 | PS1 | DOO | | | Control Register | Write: | 0 | | | TRST | | | | PS0 | | | (TBSC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | Timer B Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0041 | Register High<br>(TBCNTH) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer B Counter | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0042 | Register Low | | | | | | | | | | | | (TBCNTL) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer B Counter Modulo | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0043 | Register High | | Dit 10 | ' ' | 10 | , | | 10 | | Dit 0 | | | (TBMODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Timer B Counter Modulo<br>Register Low<br>(TBMODL) | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0044 | | L | | - | | · | | <del>-</del> | - | | | | (TBIVIODE) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Timer B Channel 0 Status<br>and Control Register<br>(TBSC0) | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | \$0045 | | Write: | 0 | | | | | | | | | | (TBSC0) | r | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer B Channel 0<br>Register High<br>(TBCH0H) | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0046 | | L | | | | | | | | | | | | Reset: | | Г | Indeterminate after reset | | | | | | | | Timer B Channel 0<br>Register Low<br>(TBCH0L) | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0047 | | L | | | | | | | | | | | Timer B Channel 1 Status<br>and Control Register<br>(TBSC1) | Reset: | | T | | Indeterminat | e after reset | | | | | \$0048 | | Read: | | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | | Write: | 0 | | | | | | | | | <b>#00.40</b> | Timer B Channel 1<br>Register High<br>(TBCH1H) | • | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0049 | | vvrite: | | | | Indoto | o often nes = 1 | | | | | | , | rieset: | | _ | | indetermina | e after reset | | | | | | | | | = Unimpler | nenteu | | | | | | Figure 12-2. TIMB I/O Register Summary (Sheet 1 of 2) MC68HC908AB32 - Rev. 1.1 ## Timer Interface Module B (TIMB) ## 12.5.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 12.5.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIMB channel registers. An unsynchronized write to the TIMB channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIMB overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIMB may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable channel x TIMB overflow interrupts and write the new value in the TIMB overflow interrupt routine. The TIMB overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. ## **Analog-to-Digital Converter (ADC)** #### 14.4.1 ADC Port I/O Pins PTB7/ATD7—PTB0/ATD0 are general-purpose I/O (input/output) pins that share with the ADC channels. The channel select bits define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin in use by the ADC will return a logic 0. #### 14.4.2 Voltage Conversion When the input voltage to the ADC equals $V_{REFH}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals $V_{REFL}$ , the ADC converts it to \$00. Input voltages between $V_{REFH}$ and $V_{REFL}$ are a straight-line linear conversion. #### 14.4.3 Conversion Time Conversion starts after a write to the ADSCR. One conversion will take between 16 and 17 ADC clock cycles. The ADIVx and ADICLK bits should be set to provide a 1-MHz ADC clock frequency. Conversion time = $$\frac{16 \text{ to } 17 \text{ ADC cycles}}{\text{ADC frequency}}$$ Number of bus cycles = conversion time $\times$ bus frequency #### 14.4.4 Conversion In continuous conversion mode, the ADC data register will be filled with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit is set after the first conversion and will stay set until the next write of the ADC status and control register or the next read of the ADC data register. In single conversion mode, conversion begins with a write to the ADSCR. Only one conversion occurs between writes to the ADSCR. **Technical Data** MC68HC908AB32 — Rev. 1.1 #### 14.8.2 ADC Data Register (ADR) One 8-bit result register, ADC data register (ADR), is provided. This register is updated each time an ADC conversion completes. Figure 14-4. ADC Data Register (ADR) #### 14.8.3 ADC Clock Register (ADCLK) The ADC clock register (ADCLK) selects the clock frequency for the ADC. Figure 14-5. ADC Clock Register (ADCLK) ADIV[2:0] — ADC Clock Prescaler Bits ADIV[2:0] form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 14-2** shows the available clock configurations. The ADC clock should be set to approximately 1 MHz. #### 15.9.4 SCI Status Register 1 SCI status register 1 (SCS1) contains flags to signal these conditions: - Transfer of SCDR data to transmit shift register complete - Transmission complete - Transfer of receive shift register data to SCDR complete - Receiver input idle - Receiver overrun - Noisy data - Framing error - Parity error Figure 15-12. SCI Status Register 1 (SCS1) #### SCTE — SCI Transmitter Empty Bit This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit. - 1 = SCDR data transferred to transmit shift register - 0 = SCDR data not transferred to transmit shift register When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with a new byte for the next transmission by writing to its transmit data register. The slave must write to its transmit data register at least one bus cycle before the master starts the next transmission. Otherwise, the byte already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission. When the clock phase bit (CPHA) is set, the first edge of SPSCK starts a transmission. When CPHA is clear, the falling edge of SS starts a transmission. (See 16.6 Transmission Formats.) **NOTE:** SPSCK must be in the proper idle state before the slave is enabled to prevent SPSCK from appearing as a clock edge. #### 16.6 Transmission Formats During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can optionally be used to indicate multiple-master bus contention. ## 16.6.1 Clock Phase and Polarity Controls Software can select any of four combinations of serial clock (SPSCK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or low clock and has no significant effect on the transmission format. #### SPMSTR — SPI Master Bit This read/write bit selects master mode operation or slave mode operation. Reset sets the SPMSTR bit. - 1 = Master mode - 0 = Slave mode #### CPOL — Clock Polarity Bit This read/write bit determines the logic state of the SPSCK pin between transmissions. (See **Figure 16-4** and **Figure 16-6**.) To transmit data between SPI modules, the SPI modules must have identical CPOL values. Reset clears the CPOL bit. #### CPHA — Clock Phase Bit This read/write bit controls the timing relationship between the serial clock and SPI data. (See **Figure 16-4** and **Figure 16-6**.) To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA = 0, the $\overline{SS}$ pin of the slave SPI module must be set to logic 1 between bytes. (See **Figure 16-12**.) Reset sets the CPHA bit. #### SPWOM — SPI Wired-OR Mode Bit This read/write bit disables the pullup devices on pins SPSCK, MOSI, and MISO so that those pins become open-drain outputs. - 1 = Wired-OR SPSCK, MOSI, and MISO pins - 0 = Normal push-pull SPSCK, MOSI, and MISO pins #### SPE — SPI Enable This read/write bit enables the SPI module. Clearing SPE causes a partial reset of the SPI. (See **16.10 Resetting the SPI**.) Reset clears the SPE bit. - 1 = SPI module enabled - 0 = SPI module disabled ## SPTIE— SPI Transmit Interrupt Enable This read/write bit enables CPU interrupt requests generated by the SPTE bit. SPTE is set when a byte transfers from the transmit data register to the shift register. Reset clears the SPTIE bit. - 1 = SPTE CPU interrupt requests enabled - 0 = SPTE CPU interrupt requests disabled #### 16.14.3 SPI Data Register The SPI data register consists of the read-only receive data register and the write-only transmit data register. Writing to the SPI data register writes data into the transmit data register. Reading the SPI data register reads data from the receive data register. The transmit data and receive data registers are separate registers that can contain different values. (See Figure 16-2.) Figure 16-15. SPI Data Register (SPDR) R7-R0/T7-T0 — Receive/Transmit Data Bits **NOTE:** Do not use read-modify-write instructions on the SPI data register since the register read is not the same as the register written. ## Input/Output (I/O) Ports DDRG[2:0] — Data Direction Register G Bits These read/write bits control port G data direction. Reset clears DDRG[2:0], configuring all port G pins as inputs. - 1 = Corresponding port G pin configured as output - 0 = Corresponding port G pin configured as input **NOTE:** Avoid glitches on port G pins by writing to the port G data register before changing data direction register G bits from 0 to 1. **Figure 17-24** shows the port G I/O logic. Figure 17-24. Port G I/O Circuit When DDRGx is a logic 1, reading address \$000A reads the PTGx data latch. When DDRGx is a logic 0, reading address \$000A reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 17-6** summarizes the operation of the port G pins. | | DDRG<br>Bit | PTG Bit | I/O Pin<br>Mode | Accesses<br>to DDRG | Accesse | s to PTG | |---|-------------|------------------|----------------------------|---------------------|----------|-------------------------| | | ы | | WIOGE | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRG[2:0] | Pin | PTG[2:0] <sup>(3)</sup> | | ĺ | 1 | Х | Output | DDRG[2:0] | PTG[2:0] | PTG[2:0] | Table 17-8. Port G Pin Functions #### Notes: - 1. X = don't care. - 2. Hi-Z = high impedance. - 3. Writing affects data register, but does not affect the input. **Technical Data** MC68HC908AB32 — Rev. 1.1 #### 22.5.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. ## 22.6 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - SIM Break status register (SBSR) - SIM Break flag control register (SBFCR) #### 22.6.1 Break Status and Control Register The break status and control register (BRKSCR) contains break module enable and status bits. Figure 22-3. Break Status and Control Register (BRKSCR) BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled on 16-bit address match MC68HC908AB32 — Rev. 1.1 Technical Data ## Technical Data — MC68HC908AB32 # Section 24. Mechanical Specifications #### 24.1 Contents | 24.2 | Introduction | | |------|-------------------------------------|--| | 24.3 | 64-Pin Plastic Quad Flat Pack (QFP) | | ## 24.2 Introduction This section gives the dimensions for: • 64-pin plastic quad flat pack (case 840B-01) Figure 24-1 shows the latest package drawing at the time of this publication. To make sure that you have the latest package specifications, please visit the Freescale website at http://freescale.com. Follow the World Wide Web on-line instructions to retrieve the current mechanical specifications. MC68HC908AB32 - Rev. 1.1 # Ordering Information