Welcome to **E-XFL.COM** <u>Embedded - Microcontrollers - Application</u> <u>Specific</u>: Tailored Solutions for Precision and Performance Embedded - Microcontrollers - Application Specific represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications. What Are <u>Embedded - Microcontrollers - Application Specific</u>? Application enacific microcontrollars are analysered to | Details | | |-------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Applications | Automotive Mirror Control | | Core Processor | HC08 | | Program Memory Type | FLASH (16kB) | | Controller Series | 908E | | RAM Size | 512 x 8 | | Interface | SCI, SPI | | Number of I/O | 16 | | Voltage - Supply | 5.5V ~ 18V | | Operating Temperature | -40°C ~ 125°C | | Mounting Type | Surface Mount | | Package / Case | 54-BSSOP (0.295", 7.50mm Width) | | Supplier Device Package | 54-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mm908e624aypewr2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **PIN CONNECTIONS** Figure 3. Pin Connections **Table 1. Pin Definitions** A functional description of each pin can be found in the Functional Pin Description section beginning on page 16. | Die | Pin | Pin Name | Formal Name | Definition | |-----|--------------------------------------|----------------------------------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------| | MCU | 1<br>2<br>6<br>7<br>8<br>11 | PTB7/AD7/TBCH1<br>PTB6/AD6/TBCH0<br>PTB5/AD5<br>PTB4/AD4<br>PTB3/AD3<br>PTB1/AD1 | Port B I/Os | These pins are special function, bidirectional I/O port pins, that are shared with other functional modules in the MCU. | | MCU | 3<br>4<br>5 | PTC4/OSC1<br>PTC3/OSC2<br>PTC2/MCLK | Port C I/Os | These pins are special function, bidirectional I/O port pins, that are shared with other functional modules in the MCU. | | MCU | 9 | IRQ | External Interrupt<br>Input | This pin is an asynchronous external interrupt input pin. | | MCU | 10 | RST | External Reset | This pin is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted. | | MCU | 12<br>13 | PTD0/TACH0<br>PTD1/TACH1 | Port D I/Os | These pins are special function, bidirectional I/O port pins, that are shared with other functional modules in the MCU. | | _ | 14, 15, 16,<br>20, 21, 22,<br>32, 41 | NC | No Connect | Not connected. | | MCU | 42 | PTE1/RXD | Port E I/O | This pin is a special function, bidirectional I/O port pin, that can is shared with other functional modules in the MCU. | ## Table 2. Maximum Ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding limits on any pin may cause permanent damage to the device. | Rating | Symbol | Value | Unit | |------------------------------------------------------------------------------------|-------------------|--------------------------|------| | THERMAL RATINGS | | | | | Package Operating Ambient Temperature <sup>(4)</sup> MM908E624ACPEW MM908E624AYPEW | T <sub>A</sub> | -40 to 85<br>-40 to 125 | °C | | Operating Junction Temperature <sup>(2)(4)</sup> MM908E624ACPEW MM908E624AYPEW | TJ | -40 to 125<br>-40 to 125 | °C | | Storage Temperature | T <sub>STG</sub> | -40 to 150 | °C | | Peak Package Reflow Temperature During Reflow <sup>(3)(5)</sup> | T <sub>PPRT</sub> | Note 5 | °C | - 2. The temperature of analog and MCU die is strongly linked via the package, but can differ in dynamic load conditions, usually because of higher power dissipation of the analog die. The analog die junction temperature must not exceed 150°C under these conditions. - 3. Pin soldering temperature is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - 4. Independent of $T_{A_i}$ device parametrics are only guaranteed for -40 < $T_J$ < 125 °C. Please see note 2. $T_J$ is a factor of power dissipation, package thermal resistance, and available heat sinking. - 5. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. # Table 3. Static Electrical Characteristics (continued) All characteristics are for the analog chip only. Refer to the 68HC908EY16 data sheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V $\leq$ V $_{SUP}$ $\leq$ 16 V, -40 °C $\leq$ T $_{J}$ $\leq$ 125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T $_{A}$ = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|------------------------------------|------|-------|------|------| | SYSTEM RESETS AND INTERRUPTS | , , | | | • | • | | Low-voltage Reset (LVR) | V <sub>LVRON</sub> | | | | V | | Threshold | | 3.6 | 4.0 | 4.4 | | | Low-voltage Interrupt (LVI) | | | | | V | | Threshold | $V_{LVI}$ | 5.7 | 6.0 | 6.6 | | | Hysteresis | V <sub>LVI_HYS</sub> | _ | 1.0 | _ | | | High-voltage Interrupt (HVI) | | | | | | | Threshold | $V_{HVI}$ | 18 | 19.25 | 20.5 | V | | Hysteresis | V <sub>HVI_HYS</sub> | _ | 220 | _ | mV | | VOLTAGE REGULATOR (10) | | | | | | | Normal Mode Output Voltage | V <sub>DDRUN</sub> | | | | V | | $2.0 \text{ mA} < I_{DD} < 50 \text{ mA}, 5.5 \text{ V} < V_{SUP} < 27 \text{ V}$ | | 4.75 | 5.0 | 5.25 | | | Normal Mode Output Current Limitation (11) | I <sub>DDRUN</sub> | 50 | 110 | 200 | mA | | Dropout Voltage | V <sub>DDDROP</sub> | | | | V | | $V_{SUP} = 4.9 \text{ V}, I_{DD} = 50 \text{ mA}$ | | _ | 0.1 | 0.2 | | | Stop Mode Output Voltage (12) | V <sub>DDSTOP</sub> | 4.75 | 5.0 | 5.25 | V | | Stop Mode Regulator Current Limitation | I <sub>DDSTOP</sub> | 4.0 | 8.0 | 14 | mA | | Line Regulation | | | | | mV | | Normal Mode, 5.5 V $<$ V <sub>SUP</sub> $<$ 27 V, I <sub>DD</sub> = 10 mA | $V_{LRRUN}$ | _ | 20 | 150 | | | Stop Mode, 5.5 V < $V_{SUP}$ < 27 V, $I_{DD}$ = 2.0 mA | V <sub>LRSTOP</sub> | _ | 10 | 100 | | | Load Regulation | | | | | mV | | Normal Mode, 1.0 mA < $I_{DD}$ < 50 mA, $V_{SUP}$ = 18 V | $V_{LRRUN}$ | _ | 40 | 150 | | | Stop Mode, 1.0 mA < $I_{DD}$ < 5.0 mA, $V_{SUP}$ = 18 V | V <sub>LDSTOP</sub> | _ | 40 | 150 | | | Over-temperature Prewarning (Junction) (13) | T <sub>PRE</sub> | 120 | 135 | 160 | °C | | Thermal Shutdown Temperature (Junction) (13) | T <sub>SD</sub> | 155 | 170 | _ | °C | | Temperature Threshold Difference | ΔT <sub>SD-</sub> T <sub>PRE</sub> | | | | °C | | T <sub>SD</sub> -T <sub>PRE</sub> | | 20 | 30 | 45 | | - 10. Specification with external capacitor 2.0 $\mu$ F< C < 10 $\mu$ F and 200 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . Capacitor value up to 47 $\mu$ F can be used. - 11. Total V<sub>DD</sub> regulator current. A 5.0 mA current for current sense operational amplifier is included. Digital output supplied from VDD. - 12. When switching from Normal to Stop mode or from Stop mode to Normal mode, the output voltage can vary within the output voltage specification. - 13. This parameter is guaranteed by process monitoring but not production tested # Table 3. Static Electrical Characteristics (continued) All characteristics are for the analog chip only. Refer to the 68HC908EY16 data sheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V $\leq$ V $_{SUP}$ $\leq$ 16 V, -40 $^{\circ}$ C $\leq$ T $_{J}$ $\leq$ 125 $^{\circ}$ C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T $_{A}$ = 25 $^{\circ}$ C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------|-----|-------|------------------| | WINDOW WATCHDOG CONFIGURATION PIN (WDCONF) | | | | | • | | External Resistor Range | R <sub>EXT</sub> | 10 | _ | 100 | kΩ | | Watchdog Period Accuracy with External Resistor (Excluding Resistor Accuracy) (14) | WD <sub>CACC</sub> | -15 | _ | 15 | % | | LIN PHYSICAL LAYER | | | | | | | LIN Transceiver Output Voltage | | | | | V | | Recessive State, TXD HIGH, $I_{OUT}$ = 1.0 $\mu$ A | $V_{LIN\_REC}$ | V <sub>SUP</sub> -1 | _ | _ | | | Dominant State, TXD LOW, 500 $\Omega$ External Pull-up Resistor | $V_{LIN\_DOM}$ | _ | _ | 1.4 | | | Normal Mode Pullup Resistor to VSUP | R <sub>PU</sub> | 20 | 30 | 60 | kΩ | | Stop, Sleep Mode Pull-up Current Source | I <sub>PU</sub> | _ | 2.0 | _ | μА | | Output Current Shutdown Threshold | I <sub>OV-CUR</sub> | 50 | 75 | 150 | mA | | Leakage Current to GND | I <sub>BUS</sub> | | | | μА | | VSUP Disconnected, V <sub>BUS</sub> at 18 V | | _ | 1.0 | 10 | | | Recessive State, 8.0 V $\leq$ V <sub>SUP</sub> $\leq$ 18 V, 8.0 V $\leq$ V <sub>BUS</sub> $\leq$ 18 V, V <sub>BUS</sub> $\geq$ V <sub>SUP</sub> | | 0.0 | 3.0 | 20 | | | GND Disconnected, V <sub>GND</sub> = V <sub>SUP</sub> , V <sub>BUS</sub> at -18 V | | -1.0 | _ | 1.0 | | | LIN Receiver | | | | | V <sub>SUP</sub> | | Receiver Threshold Dominant | V <sub>BUS_DOM</sub> | _ | _ | 0.4 | 001 | | Receiver Threshold Recessive | V <sub>BUS_REC</sub> | 0.6 | _ | _ | | | Receiver Threshold Center | V <sub>BUS_CNT</sub> | 0.475 | 0.5 | 0.525 | | | Receiver Threshold Hysteresis | V <sub>BUS_HYS</sub> | _ | _ | 0.175 | | | HIGH SIDE OUTPUTS HS1 AND HS2 | | • | | • | | | Switch On Resistance | R <sub>DS(ON)</sub> | | | | Ω | | $T_J$ = 25 °C, $I_{LOAD}$ = 150 mA, $V_{SUP}$ > 9.0 V | , , | _ | 2.0 | 2.5 | | | $T_J$ = 125 °C, $I_{LOAD}$ = 150 mA, $V_{SUP}$ > 9.0 V | | _ | _ | 4.5 | | | $T_J$ = 125 °C, $I_{LOAD}$ = 120 mA, 5.5 V < $V_{SUP}$ > 9.0 V | | _ | 3.0 | _ | | | Output Current Limit | I <sub>LIM</sub> | 300 | _ | 600 | mA | | Over-temperature Shutdown (15), (16) | T <sub>HSSD</sub> | 155 | _ | 190 | °C | | Leakage Current | I <sub>LEAK</sub> | _ | _ | 10 | μА | | Output Clamp Voltage | V <sub>CL</sub> | | | | V | | I <sub>OUT</sub> = -100 mA | | -6.0 | _ | _ | | - 14. Watchdog timing period calculation formula: $P_{WD}$ = 0.991 \* $R_{EXT}$ + 0.648 ( $R_{EXT}$ in $k\Omega$ and $P_{WD}$ in ms). - 15. This parameter is guaranteed by process monitoring but it is not production tested - 16. When over-temperature occurs, switch is turned off and latched off. Flag is set in SPI. ### **DYNAMIC ELECTRICAL CHARACTERISTICS** ### **Table 4. Dynamic Electrical Characteristics** All characteristics are for the analog chip only. Please refer to the 68HC908EY16 data sheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V $\leq$ V<sub>SUP</sub> $\leq$ 16 V, -40 °C $\leq$ T<sub>J</sub> $\leq$ 125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------|----------------------|--------|-----|-----|------| | LIN PHYSICAL LAYER | <u>.</u> | | | | | | Driver Characteristics for Normal Slew Rate (19), (20) | | | | | | | Dominant Propagation Delay TXD to LIN | t <sub>DOM-MIN</sub> | _ | _ | 50 | μS | | Dominant Propagation Delay TXD to LIN | t <sub>DOM-MAX</sub> | _ | _ | 50 | μS | | Recessive Propagation Delay TXD to LIN | t <sub>REC-MIN</sub> | _ | _ | 50 | μS | | Recessive Propagation Delay TXD to LIN | t <sub>REC-MAX</sub> | _ | _ | 50 | μS | | Propagation Delay Symmetry: t <sub>DOM-MIN</sub> - t <sub>REC-MAX</sub> | DT1 | -10.44 | _ | _ | μS | | Propagation Delay Symmetry: t <sub>DOM-MAX</sub> - t <sub>REC-MIN</sub> | DT2 | _ | _ | 11 | μS | | Driver Characteristics for Slow Slew Rate (19), (21) | 1 | • | l | | | | Dominant Propagation Delay TXD to LIN | t <sub>DOM-MIN</sub> | _ | _ | 100 | μS | | Dominant Propagation Delay TXD to LIN | t <sub>DOM-MAX</sub> | _ | _ | 100 | μS | | Recessive Propagation Delay TXD to LIN | t <sub>REC-MIN</sub> | _ | _ | 100 | μS | | Recessive Propagation Delay TXD to LIN | t <sub>REC-MAX</sub> | _ | _ | 100 | μS | | Propagation Delay Symmetry: t <sub>DOM-MIN</sub> - t <sub>REC-MAX</sub> | DT1S | -22 | _ | _ | μS | | Propagation Delay Symmetry: t <sub>DOM-MAX</sub> - t <sub>REC-MIN</sub> | DT2S | _ | _ | 23 | μS | | Driver Characteristics for Fast Slew Rate | • | | | | | | LIN High Slew Rate (Programming Mode) | SR <sub>FAST</sub> | _ | 15 | _ | V/µs | | Receiver Characteristics and Wake-Up Timings | • | | | | • | | Receiver Dominant Propagation Delay (22) | t <sub>RL</sub> | _ | 3.5 | 6.0 | μS | | Receiver Recessive Propagation Delay (22) | t <sub>RH</sub> | _ | 3.5 | 6.0 | μS | | Receiver Propagation Delay Symmetry | t <sub>R-SYM</sub> | -2.0 | _ | 2.0 | μS | | Bus Wake-up Deglitcher | t <sub>PROP</sub> WL | 35 | _ | 150 | μS | | Bus Wake-up Event Reported (23) | t <sub>WAKE</sub> | _ | 20 | _ | μS | | | | | | | - | #### Notes - 19. $V_{SUP}$ from 7.0 V to 18 V, bus load R0 and C0 1.0 nF/1.0 k $\Omega$ , 6.8 nF/660 $\Omega$ , 10 nF/500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. - 20. See Figure 6, page 14. - 21. See <u>Figure 7</u>, page <u>14</u>. - 22. Measured between LIN signal threshold $V_{IL}$ or $V_{IH}$ and 50% of RXD signal. - 23. t<sub>WAKE</sub> is typically 2 internal clock cycles after LIN rising edge detected. See <u>Figure 8</u> and <u>Figure 9</u>, page <u>15</u>. In Sleep mode the V<sub>DD</sub> rise time is strongly dependent upon the decoupling capacitor at VDD pin. # Table 4. Dynamic Electrical Characteristics (continued) All characteristics are for the analog chip only. Please refer to the 68HC908EY16 data sheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V $\leq$ V<sub>SUP</sub> $\leq$ 16 V, -40 °C $\leq$ T<sub>J</sub> $\leq$ 125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Symbol | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | t <sub>OV-DELAY</sub> | _ | 10 | _ | μS | | | | | | • | | f <sub>SPIOP</sub> | 0.25 | _ | 4.0 | MHz | | <u>'</u> | | <u> </u> | | | | t <sub>WUF</sub> | 8.0 | 20 | 38 | μS | | . <u>l</u> | | | | | | t <sub>PWD</sub> | | | | ms | | | _ | 10.558 | _ | | | | _ | 99.748 | _ | | | | 97 | 150 | 205 | | | | | | | | | t <sub>RST</sub> | 0.65 | 1.0 | 1.35 | ms | | t <sub>INT</sub> | 7.0 | 10 | 13 | μS | | t <sub>NRTOUT</sub> | 97 | 150 | 205 | ms | | t <sub>S-HSON</sub> | _ | 3.0 | 10 | μS | | t <sub>S-HSOFF</sub> | _ | 3.0 | 10 | μS | | t <sub>S-NR2N</sub> | 6.0 | 35 | 70 | μS | | t <sub>W-SS</sub> | | | | μS | | | 15 | 40 | 80 | | | t <sub>W-SPI</sub> | | | | μS | | | 90 | _ | N/A | | | t <sub>S-1STSPI</sub> | 30 | _ | N/A | μS | | | | | | | | | tov-delay fspiop twuf tpwd trest tint tnrtout ts-hsoff ts-nr2n tw-ss tw-spi | tov-delay — fspiop 0.25 twuf 8.0 tpwd — ——————————————————————————————————— | tov-delay — 10 fspiop 0.25 — twuf 8.0 20 tpwd — 10.558 — 99.748 97 150 trint 7.0 10 tnrout 97 150 ts-HSON — 3.0 ts-HSOFF — 3.0 ts-NR2N 6.0 35 tw-ss 15 40 tw-spi 90 — | tov-delay — 10 — fspiop 0.25 — 4.0 twuf 8.0 20 38 tpwd — 10.558 — — 99.748 — 97 150 205 tint 7.0 10 13 tntout 97 150 205 ts-hson — 3.0 10 ts-hsoff — 3.0 10 ts-hsoff — 3.0 10 tw-sis 15 40 80 tw-spi 90 — N/A | - 24. This parameter is guaranteed by process monitoring but is not production tested. - 25. Delay between turn-on or turn-off command and high side on or high side off, excluding rise or fall time due to external load. - 26. Delay between the end of the SPI command (rising edge of the SS) and start of device activation/deactivation. - 27. This parameter is guaranteed by process monitoring but it is not production tested. - 28. Also see Figure 10 on page 15 ## Table 4. Dynamic Electrical Characteristics (continued) All characteristics are for the analog chip only. Please refer to the 68HC908EY16 data sheet for characteristics of the microcontroller chip. Characteristics noted under conditions 9.0 V $\leq$ V<sub>SUP</sub> $\leq$ 16 V, -40 °C $\leq$ T<sub>J</sub> $\leq$ 125 °C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|--------|-----|-----|-----|------| | CURRENT SENSE OPERATIONAL AMPLIFIER | | | | | | | Supply Voltage Rejection Ratio (29) | SVR | 60 | _ | _ | dB | | Common Mode Rejection Ratio (29) | CMR | 70 | _ | _ | dB | | Gain Bandwidth <sup>(29)</sup> | GBP | 1.0 | _ | _ | MHz | | Slew Rate | SR | 0.5 | _ | _ | V/μs | | Phase Margin (for Gain = 1, Load 100 pF/ $5.0 \text{ k}\Omega^{(29)}$ | PHMO | 40 | _ | _ | 0 | | Open Loop Gain | OLG | _ | 85 | _ | dB | Notes ### **MICROCONTROLLER PARAMETRICS** Table 5. Microcontroller For a detailed microcontroller description, refer to the MC68HC908EY16 data sheet. | Module | Description | |--------|--------------------------------------------------------------------------------------------------------------------------------| | Core | High-Performance HC08 Core with a Maximum Internal Bus Frequency of 8.0 MHz | | Timer | Two 16-Bit Timers with 2 Channels (TIM A and TIM B) | | Flash | 16 K Bytes | | RAM | 512 Bytes | | ADC | 10-Bit Analog-to-Digital Converter | | SPI | SPI Module | | ESCI | Standard Serial Communication Interface (SCI) Module Bit-Time Measurement Arbitration Prescaler with Fine Baud-Rate Adjustment | | ICG | Internal Clock Generation Module | ## **TIMING DIAGRAMS** Note Waveform in accordance with ISO7637 Part 1, Test Pulses 1, 2, 3a, and 3b. Figure 4. Test Circuit for Transient Test Pulses <sup>29.</sup> This parameter is guaranteed by process monitoring but it is not production tested. ## **ADC SUPPLY PINS (VDDA AND VSSA)** VDDA and VSSA are the power supply pins for the analogto-digital converter (ADC). It is recommended that a highquality ceramic decoupling capacitor be placed between these pins. **Important** VDDA is the supply for the ADC and should be tied to the same potential as EVDD via separate traces. VSSA is the ground pin for the ADC and should be tied to the same potential as EVSS via separate traces. For details, refer to the 68HC908EY16 data sheet. # ADC REFERENCE PINS (VREFL AND VREFH) VREFL and VREFH are the reference voltage pins for the ADC. It is recommended that a high quality ceramic decoupling capacitor be placed between these pins. **Important** VREFH is the high reference supply for the ADC and should be tied to the same potential as VDDA via separate traces. VREFL is the low reference supply for the ADC and should be tied to the same potential as VSSA via separate traces. For details, refer to the 68HC908EY16 data sheet. ## **TEST PIN (FLSVPP)** This pin is for test purposes only. Do not connect in the application or connect to GND. # **PWMIN PIN (PWMIN)** This pin is the direct PWM input for high side outputs 1 and 2 (HS1 and HS2). If no PWM control is required, PWMIN must be connected to VDD to enable the HS1 and HS2 outputs. ### LIN TRANSCEIVER OUTPUT PIN (RXD) This pin is the output of LIN transceiver. The pin must be connected to the microcontroller's Enhanced Serial Communications Interface (ESCI) module (RXD pin). # RESET PIN (RST A) RST\_A is the reset output pin of the analog die and must be connected to the RST pin of the MCU. **Important** To ensure proper operation, do not add any external pull-up resistor. # INTERRUPT PIN (IRQ A) IRQ\_A is the interrupt output pin of the analog die indicating errors or wake-up events. This pin must be connected to the IRQ pin of the MCU. # WINDOW WATCHDOG CONFIGURATION PIN (WDCONF) This pin is the configuration pin for the internal watchdog. A resistor is connected to this pin. The resistor value defines the watchdog period. If the pin is open, the watchdog period is fixed to its default value. The watchdog can be disabled (e.g., for flash programming or software debugging) by connecting this pin to GND. ### POWER SUPPLY PINS (VSUP1 AND VSUP2) This VSUP1 power supply pin supplies the voltage regulator, the internal logic, and LIN transceiver. This VSUP2 power supply pin is the positive supply for the high side switches. ### **POWER GROUND PIN (GND)** This pin is the device ground connection. ## **HIGH SIDE OUTPUT PINS (HS1 AND HS2)** These pins are high side switch outputs to drive loads such as relays or lamps. Each switch is protected with over-temperature and current limit (over-current). The output has an internal clamp circuitry for inductive load. The HS1 and HS2 outputs are controlled by the SPI and have a direct enabled input (PWMIN) for PWM capability. ## **HIGH SIDE OUTPUT PIN (HS3)** This high side switch can be used to drive small lamps, Hall-effect sensors, or switch pull-up resistors. The switch is protected with over-temperature and current limit (over-current). The output is controlled only by the SPI. # LIN BUS PIN (LIN) The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is based on the LIN bus specification. # WAKE-UP PINS (L1 AND L2) These pins are high-voltage capable inputs used to sense external switches and to wake-up the device from Sleep or Stop mode. During Normal mode the state of these pins can be read through the SPI. **Important** If unused, these pins should be connected to VSUP or GND to avoid parasitic transitions. In Low Power Mode, this could lead to random wake-up events. # CURRENT SENSE OPERATIONAL AMPLIFIER PINS (E+, E-, OUT, VCC) These are the pins of the single supply current sense operational amplifier. - The E+ and E- input pins are the non-inverting and inverting inputs of the current sense operational amplifier, respectively. - The OUT pin is the output pin of the current sense operational amplifier. - The VCC pin is the +5.0 V single supply connection. **Note** If the operational amplifier is not used, it is possible to connect all pins (E+, E-, OUT and VCC) to GND. In this case, all of the four pins must be grounded. # +5.0 V VOLTAGE REGULATOR OUTPUT PIN (VDD) The VDD pin is needed to place an external capacitor to stabilize the regulated output voltage. The VDD pin is intended to supply the embedded microcontroller. The pin is protected against shorts to GND with an integrated current limit (temperature shutdown could occur). **Important** The VDD, EVDD, VDDA, and VREFH pins must be connected together. # VOLTAGE REGULATOR AND CURRENT SENSE AMPLIFIER GROUND PIN (AGND) The AGND pin is the ground pin of the voltage regulator and the current sense operational amplifier. **Important** GND, AGND, VSS, EVSS, VSSA, and VREFL pins must be connected together. # **NO CONNECT PINS (NC)** The NC pins are not connected internally. **Note** Each of the NC pins can be left open or connected to ground (recommended). # **FUNCTIONAL DEVICE OPERATION** ### **OPERATIONAL MODES** #### 908E624 ANALOG DIE MODES OF OPERATION The 908E624 offers three operating modes: Normal (Run), Stop, and Sleep. In Normal mode the device is active and is operating under normal application conditions. The Stop and Sleep modes are low-power modes with wake-up capabilities. In Stop mode, the voltage regulator still supplies the MCU with $V_{DD}$ (limited current capability), and in Sleep mode the voltage regulator is turned off ( $V_{DD}$ = 0 V). Wake-up from Stop mode is initiated by a wake-up interrupt. Wake-up from Sleep mode is done by a reset and the voltage regulator is turned back on. The selection of the different modes is controlled by the MODE1:2 bits in the SPI Control register. <u>Figure 11</u> describes how transitions are done between the different operating modes and <u>Table 6</u>, page <u>20</u>, gives an overview of the operating mode. #### Legend WD: Watchdog WD Disabled: Watchdog disabled (WDCONF pin connected to GND) WD Trigger: Watchdog is triggered by SPI command WD Failed: No watchdog trigger or trigger occurs in closed window Stop Command: Stop command sent via SPI Sleep Command: Sleep command sent via SPI Wake-up: L1 or L2 state change or LIN bus wake-up or SS rising edge Figure 11. Operating Modes and Transitions Figure 12. Stop Mode/Wake-up Procedure # **ANALOG DIE INPUTS/OUTPUTS** ## **High Side Output Pins HS1 and HS2** These are two high side switches used to drive loads such as relays or lamps. They are protected with over-temperature and current limit (over-current) and include an active internal clamp circuitry for inductive load drive. Control is done using the SPI Control register. PWM capability is offered through the PWMIN input pin. The high side switch is turned on if both the HSxON bit in the SPI Control register is set and the PWMIN input is HIGH (refer to Figure 13, page 22). In order to have HS1 on, the PWMIN must be HIGH and bit HS1ON must be set. The same applies to the HS2 output. If no PWM control is required, PWMIN must be connected to the VDD pin. ### **Current Limit (Over-current) Protection** These high side switches feature current limit to protect them against over-current and short circuit conditions. ## Over-temperature Protection If an over-temperature condition occurs on any of the three high side switches, all high side switches (HS1, HS2, and HS3) are turned off and latched off. The failure is reported by the HSST bit in the SPI Control register. ### Sleep and Stop Mode In Sleep and Stop modes the high sides are disabled. #### **High Side Output HS3** This high side switch can be used to drive small lamps, Hall-effect sensors, or switch pull-up resistors. Control is done using the SPI Control register. No direct PWM control is possible on this pin (refer to Figure 14, page 22). #### Current Limit (Over-current) Protection This high side feature switch feature current limit to protect it against over-current and short-circuit conditions. #### **Over-temperature Protection** If an over-temperature condition occurs on any of the three high side switches, all high side switches (HS1, HS2, and HS3) are turned off and latched off. The failure is reported by the HSST bit in the SPI Control register. ### Sleep and Stop Mode In Sleep and Stop mode the high side is disabled. Figure 13. High Side HS1 and HS2 Circuitry Figure 14. High Side HS3 Circuitry ### LIN PHYSICAL LAYER The LIN bus pin provides a physical layer for single-wire communication in automotive applications. The LIN physical layer is designed to meet the LIN physical layer specification. The LIN driver is a low side MOSFET with over-current protection and thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated, so no external pullup components are required for the application in a slave node. The fall time from dominant to recessive and the rise time from recessive to dominant is controlled. The symmetry between both slew rate controls is guaranteed. The slew rate can be selected for optimized operation at 10 and 20 kBit/s as well as a fast baud rate for test and programming. The slew rate can be adapted with the bits LINSL2:1 in the SPI Control Register. The initial slew rate is optimized for 20 kBit/s. disconnected from VSUP and a small current source keeps the LIN pin in recessive state. The receiver is still active to be able to detect wake-up events on the LIN bus line. A dominant level longer than $t_{PROPWL}$ followed by an rising edge will generate a system wake-up (reset) and set the LINWF flag in the SPI Status Register. Also see <u>Figure 8</u>, page <u>15</u>). #### **WINDOW WATCHDOG** The window watchdog is configurable using an external resistor at the WDCONF pin. The watchdog is cleared through by the MODE1:2 bits in the SPI Control register (refer to Table 8, page 26). A watchdog clear is only allowed in the open window. If the watchdog is cleared in the closed window or has not been cleared at the end of the <u>open</u> window, the watchdog will generate a reset on the <u>RST\_A</u> pin and reset the whole device. **Note** The watchdog clear in Normal request mode (150 ms) (first watchdog clear) has no window. Figure 16. Window Watchdog Operation # **Watchdog Configuration** If the WDCONF pin is left open, the default watchdog period is selected (typ. 150 ms). If no watchdog function is required, the WDCONF pin must be connected to GND. The watchdog period is calculated using the following formula: $t_{PWD}$ [ms] = 0.991 \* $R_{FXT}$ [k $\Omega$ ] + 0.648 #### **VOLTAGE REGULATOR** The 908E624 chip contains a low-power, low dropout voltage regulator to provide internal power and external power for the MCU. The on-chip regulator consist of two elements, the main voltage regulator and the low-voltage reset circuit. The $V_{DD}$ regulator accepts an unregulated input supply and provides a regulated $V_{DD}$ supply to all digital sections of the device. The output of the regulator is also connected to the VDD pin to provide the 5.0 V to the microcontroller. #### **Current Limit (Over-current) Protection** The voltage regulator has current limit to protect the device against over-current and short-circuit conditions. ## **Over-temperature Protection** The voltage regulator also features an over-temperature protection having an over-temperature warning (Interrupt - VDDT) and an over-temperature shutdown. #### **Stop Mode** During Stop mode, the Stop mode regulator supplies a regulated output voltage. The Stop mode regulator has a limited output current capability. ## Sleep Mode In Sleep mode the voltage regulator external $V_{DD}$ is turned off #### **FACTORY TRIMMING AND CALIBRATION** To enhance the ease of use of the 908E624, various parameters (e.g., ICG trim value) are stored in the flash memory of the device. The following flash memory locations are reserved for this purpose and might have a value different from the "empty" (0xFF) state: - 0xFD80:0xFDDF Trim and Calibration Values - 0xFFFE:0xFFFF Reset Vector In the event the application uses these parameters, one has to take care not to erase or override these values. If these parameters are not used, these flash locations can be erased and otherwise used. #### **Trim Values** The usage of the trim values, located in the flash memory, is explained in the following. ### Internal Clock Generator (ICG) Trim Value The internal clock generator (ICG) module is used to create a stable clock source for the microcontroller without using any external components. The untrimmed frequency of the low frequency base clock (IBASE), will vary as much as $\pm 25\%$ , due to process, temperature, and voltage dependencies. To compensate for these dependencies, an ICG trim value is located at the address \$FDC2. After trimming the ICG, a range of typ. $\pm 2\%$ ( $\pm 3\%$ max.) at nominal conditions (filtered (100 nF) and stabilized (4.7 $\mu$ F) $V_{DD}$ = 5.0 V, $T_{Ambient} \sim 23$ °C) and will vary over-temperature and voltage ( $V_{DD}$ ) as indicated in the 68HC908EY16 data sheet. To trim the ICG, these values must be copied to the ICG Trim Register ICGTR at address \$38 of the MCU. **Important** The value has to be copied after every reset. ## **OPERATING MODES OF THE MCU** For a detailed description of the operating modes of the MCU, refer to the MC68HC908EY16 data sheet. ### LOGIC COMMANDS AND REGISTERS # 908E624 SPI INTERFACE AND CONFIGURATION The serial peripheral interface creates the communication link between the microcontroller and the analog die of the 908E624. The interface consists of four pins (see Figure 17): SS—Slave Select - · MOSI-Master-Out Slave-In - MISO—Master-In Slave-Out - · SPSCK—Serial Clock A complete data transfer via the SPI consists of 1 byte. The master sends 8 bits of control information and the slave replies with 8 bits of status data. Figure 17. SPI Protocol During the inactive phase of the $\overline{\rm SS}$ (HIGH), the new data transfer is prepared. The falling edge of the $\overline{SS}$ indicates the start of a new data transfer and puts the MISO in the low-impedance state and latches the analog status data (Register read data). With the rising edge of the SPI clock, SPSCK the data is moved to MISO/MOSI pins. With the falling edge of the SPI clock SPSCK the data is sampled by the Receiver. The data transfer is only valid if exactly 8 sample clock edges are present in the active (low) phase of $\overline{SS}$ . The rising edge of the slave select $\overline{SS}$ indicates the end of the transfer and latches the write data (MOSI) into the register The $\overline{SS}$ high forces MISO to the high-impedance state. #### SPI REGISTER OVERVIEW <u>Table 7</u> summarizes the SPI Register bit meaning, reset value, and bit reset condition. #### **EMC/EMI RECOMMENDATIONS** This paragraph gives some device specific recommendations to improve EMC/EMI performance. Further generic design recommendations can be found on the Freescale website: www.freescale.com. # **VSUP Pins (VSUP1 and VSUP2)** Its recommended to place a high quality ceramic decoupling capacitor close to the VSUP pins to improve EMC/EMI behavior. #### **LIN Pin** For DPI (Direct Power Injection) and ESD (Electro Static Discharge) it is recommended to place a high quality ceramic decoupling capacitor near the LIN pin. An additional varistor will further increase the immunity against ESD. A ferrite in the LIN line will suppress some of the noise induced. #### Voltage Regulator Output Pins (VDD and AGND) Use a high quality ceramic decoupling capacitor to stabilize the regulated voltage. ## MCU Digital Supply Pins (EVDD and EVSS) Fast signal transitions on MCU pins place high, short duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU. It is recommended that a high quality ceramic decoupling capacitor be placed between these pins. # MCU Analog Supply Pins (VREFH, VDDA, VREFL, and VSSA) To avoid noise on the analog supply pins it is important to take special care on the layout. The MCU digital and analog supplies should be tied to the same potential via separate traces and connected to the voltage regulator output. <u>Figure 20</u> and <u>Figure 21</u> show the recommendations on schematics and layout level and <u>Table 15</u> indicates recommended external components and layout considerations. Figure 20. EMC/EMI Recommendations # **PACKAGING** # **PACKAGING DIMENSIONS** **Important** For the most current revision of the package, visit <u>www.freescale.com</u> and do a keyword search on the 98ASA99294D drawing number below. Dimensions shown are provided for reference ONLY. **EW SUFFIX (Pb-FREE)** 54-Pin SOIC WIDE BODY 98ASA99294D ISSUE B SECTION B-B | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | PITCH | DOCUMENT NO | : 98ASA99294D | REV: B | | 54LD SOIC W/B, 0.65 | | CASE NUMBER | l: 1365–01 | 12 APR 2005 | | CASE-00TETNE | | STANDARD: NO | N-JEDEC | | EW SUFFIX (Pb-FREE) 54-Pin SOIC WIDE BODY 98ASA99294D ISSUE B #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS B AND C TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.46 mm. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm. - A EXACT SHAPE OF EACH CORNER IS OPTIONAL. - THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.1 mm AND 0.3 mm FROM THE LEAD TIP. - THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. THIS DIMENSION IS DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTER-LEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | 5.7.7.0 | DOCUMENT NO | ): 98ASA99294D | REV: B | | 54LD SOIC W/B, 0.65 | PIICH, | CASE NUMBER | R: 1365–01 | 12 APR 2005 | | CASE OUTLINE | | STANDARD: NO | N-JEDEC | | **EW SUFFIX (Pb-FREE)** 54-Pin SOIC WIDE BODY 98ASA99294D ISSUE B # **REVISION HISTORY** | REVISION | DATE | DESCRIPTION OF CHANGES | |----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7.0 | 5/2006 | Implemented Revision History page | | | | Added Pb-Free package option (Suffix EW) and higher Soldering temperature | | | | <ul> <li>Added "Y" temperature (T<sub>J</sub>-40°C to 125°C) code option (MM908E624AYEW) and updated condition statement for Static and Dynamic Electrical Characteristics</li> </ul> | | | | <ul> <li>Corrected <u>Figure 11</u>, <u>Operating Modes and Transitions</u> ("STOP command" for transition from Normal to Stop state)</li> </ul> | | | | Updated <u>Figure 21, PCB Layout Recommendations</u> , comment NC Pin used for signal routing | | | | Updated Table 15, Component Value Recommendation | | | | Corrected Figure 23, Device on Thermal Test Board | | | | Removed reference to Note 11, Voltage Regulator - Dropout Voltage | | | | Added comment "LIN in recessive state" to Supply Current Range in Stop Mode and Sleep Mode | | | | Updated format to match current data sheet standard. | | | | Added Figure 10, Power On Reset and Normal Request Timeout Timing | | | | Added LIN P/L details | | | | <ul> <li>Made clarifications on Max Ratings Table for T<sub>A</sub> and T<sub>J</sub> Thermal Ratings and the accompanying<br/>Note</li> </ul> | | 8.0 | 3/2007 | Removed "Advance Information" watermark from first page. | | 9.0 | 9/2010 | Changed Peak Package Reflow Temperature During Reflow <sup>(3)(5)</sup> description. | | | | Added note <sup>(5)</sup> | | 10.0 | 8/2011 | Deleted MM908E624ACDWB/R2 | | | | Added MM908E624ACPEW/R2 and MM908E624AYPEW/R2 | | | | Update Freescale form and style. | | | | Updated package drawing | | 11.0 | 4/2012 | Removed part number MM908E624ACEW/ R2 and MM908E624AYEW/ R2. | | | | Update Freescale form and style. | How to Reach Us: Home Page: freescale.com Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits on the information in this document. Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.reg.net/v2/webservices/Freescale/Docs/TermsandConditions.htm Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, mobileGT, PowerQUICC, QorlQ, Qorivva, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, Processor expert, QorlQ Qonverge, QUICC Engine, Ready Play, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2012 Freescale Semiconductor, Inc. Document Number: MM908E624 Rev. 11.0 4/2012