Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D-4-ii- | | |----------------------------|--------------------------------------------------------------------------| | Details | | | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-TQFP | | Supplier Device Package | 48-TQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32hg322f64g-b-qfp48 | ## 2 System Summary ### 2.1 System Introduction The EFM32 MCUs are the world's most energy friendly microcontrollers. With a unique combination of the powerful 32-bit ARM Cortex-M0+, innovative low energy techniques, short wake-up time from energy saving modes, and a wide selection of peripherals, the EFM32HG microcontroller is well suited for any battery operated application as well as other systems requiring high performance and low-energy consumption. This section gives a short introduction to each of the modules in general terms and also shows a summary of the configuration for the EFM32HG322 devices. For a complete feature set and in-depth information on the modules, the reader is referred to the *EFM32HG Reference Manual*. A block diagram of the EFM32HG322 is shown in Figure 2.1 (p. 3). Figure 2.1. Block Diagram #### 2.1.1 ARM Cortex-M0+ Core The ARM Cortex-M0+ includes a 32-bit RISC processor which can achieve as much as 0.9 Dhrystone MIPS/MHz. A Wake-up Interrupt Controller handling interrupts triggered while the CPU is asleep is included as well. The EFM32 implementation of the Cortex-M0+ is described in detail in *ARM Cortex-M0+ Devices Generic User Guide*. ### 2.1.2 Debug Interface (DBG) This device includes hardware debug support through a 2-pin serial-wire debug interface and a Micro Trace Buffer (MTB) for data/instruction tracing. ### 2.1.3 Memory System Controller (MSC) The Memory System Controller (MSC) is the program memory unit of the EFM32HG microcontroller. The flash memory is readable and writable from both the Cortex-M0+ and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. ### 2.1.20 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 4 external pins and 6 internal signals. #### 2.1.21 Current Digital to Analog Converter (IDAC) The current digital to analog converter can source or sink a configurable constant current, which can be output on, or sinked from pin or ADC. The current is configurable with several ranges of various step sizes. ### 2.1.22 Advanced Encryption Standard Accelerator (AES) The AES accelerator performs AES encryption and decryption with 128-bit. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported. #### 2.1.23 General Purpose Input/Output (GPIO) In the EFM32HG322, there are 35 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals. ### 2.2 Configuration Summary The features of the EFM32HG322 is a subset of the feature set described in the EFM32HG Reference Manual. Table 2.1 (p. 6) describes device specific implementation of the features. Table 2.1. Configuration Summary | Module | Configuration | Pin Connections | |------------|--------------------------------------|------------------------------------------------| | Cortex-M0+ | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | СМИ | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | USB | Full configuration | USB_VREGI, USB_VREGO, USB_DM, USB_DMPU, USB_DP | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | USART0 | Full configuration with IrDA and I2S | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S and IrDA | US1_TX, US1_RX, US1_CLK, US1_CS | ### 3 Electrical Characteristics #### 3.1 Test Conditions #### 3.1.1 Typical Values The typical data are based on $T_{AMB}$ =25°C and $V_{DD}$ =3.0 V, as defined in Table 3.2 (p. 8), unless otherwise specified. #### 3.1.2 Minimum and Maximum Values The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 8), unless otherwise specified. ### 3.2 Absolute Maximum Ratings The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 8) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 8). Table 3.1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------| | T <sub>STG</sub> | Storage tempera-<br>ture range | | -40 | | 150 <sup>1</sup> | °C | | T <sub>S</sub> | Maximum soldering temperature | Latest IPC/JEDEC J-STD-020<br>Standard | | | 260 | °C | | V <sub>DDMAX</sub> | External main sup-<br>ply voltage | | 0 | | 3.8 | V | | V <sub>IOPIN</sub> | Voltage on any I/O pin | | -0.3 | | V <sub>DD</sub> +0.3 | V | <sup>&</sup>lt;sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures. ### 3.3 General Operating Conditions ### 3.3.1 General Operating Conditions Table 3.2. General Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|------|-----|-----|------| | T <sub>AMB</sub> | Ambient temperature range | -40 | | 85 | °C | | V <sub>DDOP</sub> | Operating supply voltage | 1.98 | | 3.8 | V | | f <sub>APB</sub> | Internal APB clock frequency | | | 25 | MHz | | f <sub>AHB</sub> | Internal AHB clock frequency | | | 25 | MHz | Figure 3.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 6.6 MHz ### 3.4.2 EM1 Current Consumption Figure 3.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 24 MHz Figure 3.9. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11 MHz Figure 3.10. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6 MHz | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------|-----|-----|------| | R <sub>PD</sub> | I/O pin pull-down resistor | | | 40 | | kOhm | | R <sub>IOESD</sub> | Internal ESD series resistor | | | 200 | | Ohm | | t <sub>IOGLITCH</sub> | Pulse width of pulses to be removed by the glitch suppression filter | | 10 | | 50 | ns | | t <sub>IOOF</sub> | Output fall time | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance C <sub>L</sub> =12.5-25pF. | 20+0.1C <sub>L</sub> | | 250 | ns | | | Output fall time | GPIO_Px_CTRL DRIVEMODE<br>= LOW and load capacitance<br>C <sub>L</sub> =350-600pF | 20+0.1C <sub>L</sub> | | 250 | ns | | V <sub>IOHYST</sub> | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> ) | V <sub>DD</sub> = 1.98 - 3.8 V | 0.1V <sub>DD</sub> | | | V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|------|-----------------|-----------------------| | V <sub>ADCREFIN_CH6</sub> | Input range of ex-<br>ternal positive ref-<br>erence voltage on<br>channel 6 | See V <sub>ADCREFIN</sub> | 0.625 | | $V_{DD}$ | V | | V <sub>ADCCMIN</sub> | Common mode input range | | 0 | | V <sub>DD</sub> | V | | I <sub>ADCIN</sub> | Input current | 2pF sampling capacitors | | <100 | | nA | | CMRR <sub>ADC</sub> | Analog input common mode rejection ratio | | | 65 | | dB | | | | 1 MSamples/s, 12 bit, external reference | | 392 | 510 | μA | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 | | 67 | | μΑ | | I <sub>ADC</sub> | Average active current | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 | | 63 | | μА | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 | | 64 | | μА | | | | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b11 | | 244 | | μА | | I <sub>ADCREF</sub> | Current consumption of internal voltage reference | Internal voltage reference | | 65 | | μΑ | | C <sub>ADCIN</sub> | Input capacitance | | | 2 | | pF | | R <sub>ADCIN</sub> | Input ON resistance | | 1 | | | MOhm | | R <sub>ADCFILT</sub> | Input RC filter resistance | | | 10 | | kOhm | | C <sub>ADCFILT</sub> | Input RC filter/de-<br>coupling capaci-<br>tance | | | 250 | | fF | | f <sub>ADCCLK</sub> | ADC Clock Frequency | | | | 13 | MHz | | | | 6 bit | 7 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCCONV</sub> | Conversion time | 8 bit | 11 | | | ADC-<br>CLK<br>Cycles | | | | 12 bit | 13 | | | ADC-<br>CLK<br>Cycles | | t <sub>ADCACQ</sub> | Acquisition time | Programmable | 1 | | 256 | ADC-<br>CLK<br>Cycles | ### 3.10.1 Typical performance Figure 3.28. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C **VDD** Reference -120 -140 -160 L Figure 3.33. ADC Temperature sensor readout ## 3.11 Current Digital Analog Converter (IDAC) Table 3.16. IDAC Range 0 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|-------------------------------------------------|-----|------|-----|-------| | 1 . | Active current with | EM0, default settings | | 13.0 | | μΑ | | I <sub>IDAC</sub> | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 0.85 | | μА | | I <sub>STEP</sub> | Step size | | | 0.05 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | | 0.79 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0V, STEPSEL=0x10 | | 0.3 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 11.7 | | nA/V | Table 3.17. IDAC Range 0 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|------|-----|-------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 15.1 | | μΑ | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 0.85 | | μА | | I <sub>STEP</sub> | Step size | | | 0.05 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 0.30 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 0.2 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 12.5 | | nA/V | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|------|-----|-------| | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 8.5 | | μА | | I <sub>STEP</sub> | Step size | | | 0.5 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 0.62 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 2.8 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 94.4 | | nA/V | ### Table 3.22. IDAC Range 3 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|--------------------------------------------------|-----|-------|-----|-------| | 1 . | Active current with | EM0, default settings | | 18.7 | | μΑ | | IDAC | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 33.9 | | μΑ | | I <sub>STEP</sub> | Step size | | | 2.0 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100 mV | | 3.54 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 10.9 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 159.5 | | nA/V | ### Table 3.23. IDAC Range 3 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|-------|-----|-------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 62.5 | | μΑ | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 34.1 | | μΑ | | I <sub>STEP</sub> | Step size | | | 2.0 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 1.75 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 10.9 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 148.6 | | nA/V | #### Table 3.24. IDAC | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|-----------------------------------------------|-----|-----|-----|------| | t <sub>IDACSTART</sub> | Start-up time, from enabled to output settled | | 40 | | μs | Figure 3.34. IDAC Source Current as a function of voltage on IDAC\_OUT #### Table 3.28. I2C Fast-mode (Fm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----|-----|--------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 400 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 1.3 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.6 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 100 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 900 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.6 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.6 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.6 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 1.3 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32HG Reference Manual. Table 3.29. I2C Fast-mode Plus (Fm+) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|------|-----|-------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 1000 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 0.5 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.26 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 50 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.26 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.26 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.26 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 0.5 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32HG Reference Manual. #### 3.15 USB The USB hardware in the EFM32HG322 passes all tests for USB 2.0 Full Speed certification. The test report will be distributed with application note "AN0046 - USB Hardware Design Guide" when ready. Table 3.30. USB | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|------------------------------|------------------------------------|------|-------|-------|------| | V <sub>USBOUT</sub> | USB regulator output voltage | | 3.1 | 3.4 | 3.7 | V | | LUCDOUT | USB regulator output current | BIASPROG=0, T <sub>AMB</sub> =25°C | 55.7 | 79.4 | 104.1 | mA | | | | BIASPROG=1, T <sub>AMB</sub> =25°C | 66.0 | 95.9 | 126.4 | mA | | | | BIASPROG=2, T <sub>AMB</sub> =25°C | 94.6 | 146.5 | 188.1 | mA | | | | BIASPROG=3, T <sub>AMB</sub> =25°C | 80.4 | 128.3 | 176.0 | mA | <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 5). ## 4 Pinout and Package #### Note Please refer to the application note "AN0002 EFM32 Hardware Design Considerations" for guidelines on designing Printed Circuit Boards (PCB's) for the EFM32HG322. #### 4.1 Pinout The *EFM32HG322* pinout is shown in Figure 4.1 (p. 52) and Table 4.1 (p. 52). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question. Figure 4.1. EFM32HG322 Pinout (top view, not to scale) Table 4.1. Device Pinout | | QFP48 Pin#<br>and Name | | Pin Alternate Function | | | |-------|------------------------|--------|-------------------------------------------------|-------------------------------------------------------|-----------------------------------------| | Pin # | Pin Name | Analog | Timers | Communication | Other | | 1 | PA0 | | TIM0_CC1 #6<br>TIM0_CC0 #0/1/4<br>PCNT0_S0IN #4 | USB_DMPU #0<br>US1_RX #4<br>LEU0_RX #4<br>I2C0_SDA #0 | PRS_CH0 #0<br>PRS_CH3 #3<br>GPIO_EM4WU0 | | 2 | PA1 | | TIM0_CC0 #6<br>TIM0_CC1 #0/1 | I2C0_SCL #0 | CMU_CLK1 #0<br>PRS_CH1 #0 | | Alternate | LOCATION | | | | | | | | |---------------|-----------|------|------|-------|------|------|------|---------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | TIM0_CC2 | PA2 | PA2 | | | PC1 | PF2 | PF2 | Timer 0 Capture Compare input / output channel 2. | | TIM0_CDTI0 | | | | | PC2 | PF3 | | Timer 0 Complimentary Deat Time Insertion channel 0. | | TIM0_CDTI1 | | PC14 | | | PC3 | PF4 | PC14 | Timer 0 Complimentary Deat Time Insertion channel 1. | | TIM0_CDTI2 | | PC15 | | | PC4 | PF5 | PC15 | Timer 0 Complimentary Deat Time Insertion channel 2. | | TIM1_CC0 | | PE10 | | PB7 | PD6 | | | Timer 1 Capture Compare input / output channel 0. | | TIM1_CC1 | PC14 | PE11 | | PB8 | PD7 | | | Timer 1 Capture Compare input / output channel 1. | | TIM1_CC2 | PC15 | PE12 | | PB11 | | | | Timer 1 Capture Compare input / output channel 2. | | TIM2_CC0 | PA8 | | PC8 | PF2 | | | | Timer 2 Capture Compare input / output channel 0. | | TIM2_CC1 | PA9 | | PC9 | PE12 | | | | Timer 2 Capture Compare input / output channel 1. | | TIM2_CC2 | PA10 | | PC10 | PE13 | | | | Timer 2 Capture Compare input / output channel 2. | | US0_CLK | PE12 | | PC9 | PC15 | PB13 | PB13 | PE12 | USART0 clock input / output. | | US0_CS | PE13 | | PC8 | PC14 | PB14 | PB14 | PE13 | USART0 chip select input / output. | | | | | | | | | | USART0 Asynchronous Receive. | | US0_RX | PE11 | | PC10 | PE12 | PB8 | PC1 | PC1 | USART0 Synchronous mode Master Input / Slave Output (MISO). | | US0_TX | PE10 | | | PE13 | PB7 | PC0 | PC0 | USART0 Asynchronous Transmit.Also used as receive input in half duplex communication. | | 000_1X | 1210 | | | 1 213 | | 1 00 | 100 | USART0 Synchronous mode Master Output / Slave Input (MOSI). | | US1_CLK | PB7 | | PF0 | PC15 | PB11 | PC3 | | USART1 clock input / output. | | US1_CS | PB8 | | PF1 | PC14 | PC14 | PC0 | | USART1 chip select input / output. | | | | | | | | | | USART1 Asynchronous Receive. | | US1_RX | PC1 | | PD6 | PD6 | PA0 | PC2 | | USART1 Synchronous mode Master Input / Slave Output (MISO). | | LIC4 TV | PC0 | | PD7 | PD7 | PF2 | PC1 | | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. | | US1_TX | PCU | | PD/ | PD/ | FFZ | FOI | | USART1 Synchronous mode Master Output / Slave Input (MOSI). | | USB_DM | PC14 | | | | | | | USB D- pin. | | USB_DMPU | PA0 | | | | | | | USB D- Pullup control. | | USB_DP | PC15 | | | | | | | USB D+ pin. | | USB_VREGI | USB_VREGI | | | | | | | USB Input to internal 3.3 V regulator | | USB_VREGO | USB_VREGO | | | | | | | USB Decoupling for internal 3.3 V USB regulator and regulator output | ### **4.3 GPIO Pinout Overview** The specific GPIO pins available in EFM32HG322 is shown in Table 4.3 (p. 57). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0. Table 4.3. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port A | - | - | - | - | - | PA10 | PA9 | PA8 | - | - | - | - | - | PA2 | PA1 | PA0 | | Port B | - | PB14 | PB13 | - | PB11 | - | - | PB8 | PB7 | - | - | - | - | - | - | - | | Port C | PC15 | PC14 | - | - | - | PC10 | PC9 | PC8 | - | - | - | PC4 | PC3 | PC2 | PC1 | PC0 | | Port D | - | - | - | - | - | - | - | - | PD7 | PD6 | PD5 | PD4 | - | - | - | - | | Port E | - | - | PE13 | PE12 | PE11 | PE10 | - | - | - | - | - | - | - | - | - | - | | Port F | - | - | - | - | - | - | - | - | - | - | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | ### 4.4 TQFP48 Package Figure 4.2. TQFP48 #### Note: - 1. Dimensions and tolerance per ASME Y14.5M-1994 - 2. Control dimension: Millimeter. - 3. Datum plane AB is located at bottom of lead and is coincident with the lead where the lead exists from the plastic body at the bottom of the parting line. - 4. Datums T, U and Z to be determined at datum plane AB. - 5. Dimensions S and V to be determined at seating plane AC. - 6. Dimensions A and B do not include mold protrusion. Allowable protrusion is 0.250 per side. Dimensions A and B do include mold mismatch and are determined at datum AB. - 7. Dimension D does not include dambar protrusion. Dambar protrusion shall not cause the D dimension to exceed 0.350. - 8. Minimum solder plate thickness shall be 0.0076. ## 6 Chip Marking, Revision and Errata ### 6.1 Chip Marking In the illustration below package fields and position are shown. Figure 6.1. Example Chip Marking (top view) #### 6.2 Revision The revision of a chip can be determined from the "Revision" field in Figure 6.1 (p. 62). #### 6.3 Errata Please see the errata document for EFM32HG322 for description and resolution of device erratas. This document is available in Simplicity Studio and online at: http://www.silabs.com/support/pages/document-library.aspx?p=MCUs--32-bit ## 7 Revision History #### 7.1 Revision 1.00 December 4th, 2015 Updated all specs with results of full characterization. Updated part number to revision B. Added the USB electrical specifications table. #### 7.2 Revision 0.91 May 6th, 2015 Updated current consumption table for energy modes. Updated GPIO max leakage current. Updated startup time for HFXO and LFXO. Updated current consumption for HFRCO and LFRCO. Updated ADC current consumption. Updated IDAC characteristics tables. Updated ACMP internal resistance. Updated VCMP current consumption. #### 7.3 Revision 0.90 March 16th, 2015 #### Note This datasheet revision applies to a product under development. It's characteristics and specifications are subject to change without notice. Corrected EM2 current consumption condition in Electrical Characteristics section. Updated GPIO electrical characteristics. Updated Max ESR<sub>HFXO</sub> value for Crystal Frequency of 25 MHz. Updated LFRCO plots. Updated HFRCO table and plots. Updated ADC table and temp sensor plot. Added DMA current in Digital Peripherals section. Updated block diagram. Corrected leadframe type to matte-Sn. ## **B** Contact Information Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Please visit the Silicon Labs Technical Support web page: http://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. # List of Figures | 2.1. Block Diagram | . 3 | |-----------------------------------------------------------------------------------------------------------------|-----| | 2.2. EFM32HG322 Memory Map with largest RAM and Flash sizes | 7 | | 3.1. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 24 | | | MHz | 11 | | 3.2. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 21 | | | MHz | 11 | | 3.3. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 14 | | | MHz | 12 | | 3.4. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 11 | | | MHz | 12 | | 3.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 6.6 | | | MHz | 13 | | 3.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 24 MHz | 13 | | 3.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21 MHz | | | 3.8. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14 MHz | | | 3.9. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11 MHz | | | 3.10. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6 MHz | 15 | | 3.11. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO. | | | 3.12. EM3 current consumption. | | | 3.13. EM4 current consumption. | | | 3.14. Typical Low-Level Output Current, 2V Supply Voltage | | | 3.15. Typical High-Level Output Current, 2V Supply Voltage | 22 | | 3.16. Typical Low-Level Output Current, 3V Supply Voltage | | | 3.17. Typical High-Level Output Current, 3V Supply Voltage | | | 3.18. Typical Low-Level Output Current, 3.8V Supply Voltage | | | 3.19. Typical High-Level Output Current, 3.8V Supply Voltage | | | 3.20. Calibrated LFRCO Frequency vs Temperature and Supply Voltage | | | 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature | 30 | | 3.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature | 31 | | 3.26. Integral Non-Linearity (INL) | | | 3.27. Differential Non-Linearity (DNL) | | | 3.28. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C | 38 | | 3.29. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C | 39 | | 3.30. ADC Differential Linearity Error vs Code, Vdd = 3V, Temp = 25°C | 40 | | 3.31. ADC Absolute Offset, Common Mode = Vdd /2 | | | 3.32. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V | 41 | | 3.33. ADC Temperature sensor readout | 42 | | 3.34. IDAC Source Current as a function of voltage on IDAC_OUT | 45 | | 3.35. IDAC Sink Current as a function of voltage from IDAC OUT | 46 | | 3.36. IDAC linearity | | | 3.37. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 | 48 | | 4.1. EFM32HG322 Pinout (top view, not to scale) | 52 | | 4.2. TQFP48 | | | 5.1. TQFP48 PCB Land Pattern | | | 5.2. TQFP48 PCB Solder Mask | | | 5.3. TQFP48 PCB Stencil Design | | | 6.1. Example Chip Marking (top view) | | | 2 = | ~_ | # **List of Equations** | 3.1. Total ACMP Active Current | 4 | 4 | |--------------------------------------------------------|---|---| | 3.2. VCMP Trigger Level as a Function of Level Setting | | 4 |