# E·XFL

# Intel - EP20K1000CB652C8 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

# Details

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 3840                                                        |
| Number of Logic Elements/Cells | 38400                                                       |
| Total RAM Bits                 | 327680                                                      |
| Number of I/O                  | 488                                                         |
| Number of Gates                | 1772000                                                     |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 652-BGA                                                     |
| Supplier Device Package        | 652-BGA (45x45)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k1000cb652c8 |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Advanced interconnect structure
  - Copper interconnect for high performance
  - Four-level hierarchical FastTrack<sup>®</sup> interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>™</sup> II development system for Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations
  - Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions optimized for APEX 20KC architecture available
  - NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
  - Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
  - Supports popular revision-control software packages including PVCS, RCS, and SCCS

| Table 3. APEX 20KC QFP & BGA Package Options & I/O Count Notes (1), (2) |              |              |             |             |
|-------------------------------------------------------------------------|--------------|--------------|-------------|-------------|
| Device                                                                  | 208-Pin PQFP | 240-Pin PQFP | 356-Pin BGA | 652-Pin BGA |
| EP20K200C                                                               | 136          | 168          | 271         |             |
| EP20K400C                                                               |              |              |             | 488         |
| EP20K600C                                                               |              |              |             | 488         |
| EP20K1000C                                                              |              |              |             | 488         |

# **MegaLAB Structure**

APEX 20KC devices are constructed from a series of MegaLAB<sup>™</sup> structures. Each MegaLAB structure contains 16 logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. In EP20K1000C devices, MegaLAB structures contain 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.

Figure 2. MegaLAB Structure



# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20KC LAB.

APEX 20KC devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas, minimizing the use of the MegaLAB and FastTrack interconnect and providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.

#### Figure 3. LAB Structure



Each LAB contains dedicated logic for driving control signals to its LEs and ESBs. The control signals include clock, clock enable, asynchronous clear, asynchronous preset, asynchronous load, synchronous clear, and synchronous load signals. A maximum of six control signals can be used at a time. Although synchronous load and clear signals are generally used when implementing counters, they can also be used with other functions.

Each LAB can use two clocks and two clock enable signals. Each LAB's clock and clock enable signals are linked (e.g., any LE in a particular LAB using CLK1 will also use CLKENA1). LEs with the same clock but different clock enable signals either use both clock signals in one LAB or are placed into separate LABs.

If both the rising and falling edges of a clock are used in a LAB, both LABwide clock signals are used. The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB.
- (2) The SYNCCLR signal can be generated by the local interconnect or global signals.

# Logic Element

The LE, the smallest unit of logic in the APEX 20KC architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack interconnect routing structures. See Figure 5.

# Figure 5. APEX 20KC Logic Element



Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE.

Each LE has two outputs that drive the local, MegaLAB, or FastTrack interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output.



Figure 9. APEX 20KC Interconnect Structure

A row line can be driven directly by LEs, IOEs, or ESBs in that row. Further, a column line can drive a row line, allowing an LE, IOE, or ESB to drive elements in a different row via the column and row interconnect. The row interconnect drives the MegaLAB interconnect to drive LEs, IOEs, or ESBs in a particular MegaLAB structure.

A column line can be directly driven by LEs, IOEs, or ESBs in that column. A column line on a device's left or right edge can also be driven by row IOEs. The column line is used to route signals from one row to another. A column line can drive a row line; it can also drive the MegaLAB interconnect directly, allowing faster connections between rows.

Figure 10 shows how the FastTrack interconnect uses the local interconnect to drive LEs within MegaLAB structures.

The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms.





#### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB.

The Quartus II Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20KC parallel expanders.

# **Single-Port Mode**

The APEX 20KC ESB also supports a single-port mode, which is used when simultaneous reads and writes are not required. See Figure 22.



#### Note toFigure 22:

(1) All registers can be asynchronously cleared by ESB local interconnect signals, global signals, or the chip-wide reset.

# **Content-Addressable Memory**

In APEX 20KC devices, the ESB can implement CAM. CAM can be thought of as the inverse of RAM. When read, RAM outputs the data for a given address. Conversely, CAM outputs an address for a given data word. For example, if the data FA12 is stored in address 14, the CAM outputs 14 when FA12 is driven into it. CAM is used for high-speed search operations. When searching for data within a RAM block, the search is performed serially. Thus, finding a particular data word can take many cycles. CAM searches all addresses in parallel and outputs the address storing a particular word. When a match is found, a match flag is set high. Figure 23 shows the CAM block diagram.



For more information on APEX 20KC devices and CAM, see *Application* Note 119 (Implementing High-Speed Search Applications with APEX CAM).

# Driving Signals to the ESB

ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic.

Figure 24. ESB Control Signal Generation



An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device.

#### Clock Multiplication

The APEX 20KC ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$ , where m and k range from 2 to 160 and n ranges from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

#### Clock Phase & Delay Adjustment

The APEX 20KC ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

### LVDS Support

All APEX 20KC devices support differential LVDS buffers on the input and output clock signals that interface with external devices. This is controlled in the Quartus II software by assigning the clock pins with an LVDS I/O standard assignment.

Two high-speed PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 Mbps LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400C and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KC ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins. Tables 11 and 12 summarize the ClockLock and ClockBoost parameters for APEX 20KC devices.

| Table 11. APEX 20KC ClockLock & ClockBoost Parameters Note (1) |                                                              |           |     |     |                              |      |
|----------------------------------------------------------------|--------------------------------------------------------------|-----------|-----|-----|------------------------------|------|
| Symbol                                                         | Parameter                                                    | Condition | Min | Тур | Max                          | Unit |
| t <sub>R</sub>                                                 | Input rise time                                              |           |     |     | 5                            | ns   |
| t <sub>F</sub>                                                 | Input fall time                                              |           |     |     | 5                            | ns   |
| t <sub>INDUTY</sub>                                            | Input duty cycle                                             |           | 40  |     | 60                           | %    |
| t <sub>INJITTER</sub>                                          | Input jitter peak-to-peak                                    |           |     |     | 2% of input period           | %    |
| t <sub>OUTJITTER</sub>                                         | RMS jitter on ClockLock or<br>ClockBoost-generated clock     |           |     |     | 0.35% of<br>output<br>period | %    |
| t <sub>OUTDUTY</sub>                                           | Duty cycle for ClockLock or<br>ClockBoost-generated clock    |           | 45  |     | 55                           | %    |
| $t_{LOCK}(2)$ , (3)                                            | Time required for ClockLock or<br>ClockBoost to acquire lock |           |     |     | 40                           | μS   |

| Table 12. APEX 20KC Clock Input & Output Parameters (Part 1 of 2) Note (1) |                                               |                 |         |          |         |                |     |
|----------------------------------------------------------------------------|-----------------------------------------------|-----------------|---------|----------|---------|----------------|-----|
| Symbol                                                                     | Parameter                                     | I/O Standard    | -7 Spee | ed Grade | -8 Spee | -8 Speed Grade |     |
|                                                                            |                                               |                 | Min     | Max      | Min     | Max            |     |
| f <sub>VCO</sub> (4)                                                       | Voltage controlled oscillator operating range |                 | 200     | 500      | 200     | 500            | MHz |
| f <sub>CLOCK0</sub>                                                        | Clock0 PLL output frequency for internal use  |                 | 1.5     | 335      | 1.5     | 200            | MHz |
| f <sub>CLOCK1</sub>                                                        | Clock1 PLL output frequency for internal use  |                 | 20      | 335      | 20      | 200            | MHz |
| f <sub>CLOCK0_EXT</sub>                                                    | Output clock frequency for                    | 3.3-V LVTTL     | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            | external clock0 output                        | 2.5-V LVTTL     | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | 1.8-V LVTTL     | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | GTL+            | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | SSTL-2 Class I  | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | SSTL-2 Class II | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | SSTL-3 Class I  | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | SSTL-3 Class II | (5)     | (5)      | (5)     | (5)            | MHz |
|                                                                            |                                               | LVDS            | (5)     | (5)      | (5)     | (5)            | MHz |

| Table 22. LVCMOS I/O Specifications |                              |                                                                  |                         |                         |       |
|-------------------------------------|------------------------------|------------------------------------------------------------------|-------------------------|-------------------------|-------|
| Symbol                              | Parameter                    | Conditions                                                       | Minimum                 | Maximum                 | Units |
| V <sub>CCIO</sub>                   | Power supply voltage range   |                                                                  | 3.0                     | 3.6                     | V     |
| V <sub>IH</sub>                     | High-level input<br>voltage  |                                                                  | 2.0                     | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                     | Low-level input<br>voltage   |                                                                  | -0.3                    | 0.8                     | V     |
| I <sub>I</sub>                      | Input pin leakage<br>current | V <sub>IN</sub> = 0 V or 3.3 V                                   | -10                     | 10                      | μA    |
| V <sub>OH</sub>                     | High-level output<br>voltage | V <sub>CCIO</sub> = 3.0 V<br>I <sub>OH</sub> = -0.1 mA (1)       | V <sub>CCIO</sub> – 0.2 |                         | V     |
| V <sub>OL</sub>                     | Low-level output<br>voltage  | V <sub>CCIO</sub> = 3.0 V<br>I <sub>OL</sub> = 0.1 mA <i>(2)</i> |                         | 0.2                     | V     |

| Table 23. 2.5-V I/O Specifications |                              |                                     |         |                         |       |
|------------------------------------|------------------------------|-------------------------------------|---------|-------------------------|-------|
| Symbol                             | Parameter                    | Conditions                          | Minimum | Maximum                 | Units |
| V <sub>CCIO</sub>                  | Output supply voltage        |                                     | 2.375   | 2.625                   | V     |
| V <sub>IH</sub>                    | High-level input voltage     |                                     | 1.7     | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                    | Low-level input voltage      |                                     | -0.3    | 0.8                     | V     |
| I <sub>I</sub>                     | Input pin leakage<br>current | V <sub>IN</sub> = 0 V or 3.3 V      | -10     | 10                      | μΑ    |
| V <sub>OH</sub>                    | High-level output            | I <sub>OH</sub> = -0.1 mA (1)       | 2.1     |                         | V     |
|                                    | voltage                      | I <sub>OH</sub> = -1 mA (1)         | 2.0     |                         | V     |
|                                    |                              | $I_{OH} = -2 \text{ mA} (1)$        | 1.7     |                         | V     |
| V <sub>OL</sub>                    | Low-level output             | I <sub>OL</sub> = 0.1 mA <i>(2)</i> |         | 0.2                     | V     |
|                                    | voltage                      | I <sub>OL</sub> = 1 mA <i>(2)</i>   |         | 0.4                     | V     |
|                                    |                              | I <sub>OL</sub> = 2 mA <i>(2)</i>   |         | 0.7                     | V     |

| Table 26. 3.3-V PCI-X Specifications |                              |                             |                      |         |                         |       |
|--------------------------------------|------------------------------|-----------------------------|----------------------|---------|-------------------------|-------|
| Symbol                               | Parameter                    | Conditions                  | Minimum              | Typical | Maximum                 | Units |
| V <sub>CCIO</sub>                    | Output supply voltage        |                             | 3.0                  | 3.3     | 3.6                     | V     |
| V <sub>IH</sub>                      | High-level input voltage     |                             | $0.5 	imes V_{CCIO}$ |         | V <sub>CCIO</sub> + 0.5 | V     |
| V <sub>IL</sub>                      | Low-level input voltage      |                             | -0.5                 |         | $0.35 	imes V_{CCIO}$   | V     |
| V <sub>IPU</sub>                     | Input pull-up voltage        |                             | $0.7\times V_{CCIO}$ |         |                         | V     |
| I <sub>IL</sub>                      | Input pin leakage<br>current | $0 < V_{IN} < V_{CCIO}$     | -10.0                |         | 10.0                    | μΑ    |
| V <sub>OH</sub>                      | High-level output voltage    | I <sub>OUT</sub> = -500 μA  | $0.9 	imes V_{CCIO}$ |         |                         | V     |
| V <sub>OL</sub>                      | Low-level output voltage     | I <sub>OUT</sub> = 1,500 μA |                      |         | $0.1 \times V_{CCIO}$   | V     |
| L <sub>pin</sub>                     | Pin Inductance               |                             |                      |         | 15.0                    | nH    |

| Table 27. 3.3-V LVDS I/O Specifications |                                                                          |                         |         |         |         |       |
|-----------------------------------------|--------------------------------------------------------------------------|-------------------------|---------|---------|---------|-------|
| Symbol                                  | Parameter                                                                | Conditions              | Minimum | Typical | Maximum | Units |
| V <sub>CCIO</sub>                       | I/O supply voltage                                                       |                         | 3.135   | 3.3     | 3.465   | V     |
| V <sub>OD</sub>                         | Differential output voltage                                              | R <sub>L</sub> = 100 Ω  | 250     |         | 650     | mV    |
| $\Delta V_{OD}$                         | Change in V <sub>OD</sub><br>between high and<br>low                     | R <sub>L</sub> = 100 Ω  |         |         | 50      | mV    |
| V <sub>OS</sub>                         | Output offset voltage                                                    | $R_L = 100 \Omega$      | 1.125   | 1.25    | 1.375   | V     |
| $\Delta V_{OS}$                         | Change in V <sub>OS</sub><br>between high and<br>low                     | R <sub>L</sub> = 100 Ω  |         |         | 50      | mV    |
| V <sub>TH</sub>                         | Differential input threshold                                             | V <sub>CM</sub> = 1.2 V | -100    |         | 100     | mV    |
| V <sub>IN</sub>                         | Receiver input<br>voltage range                                          |                         | 0.0     |         | 2.4     | V     |
| RL                                      | Receiver differential<br>input resistor<br>(external to APEX<br>devices) |                         | 90      | 100     | 110     | Ω     |

| Table 32. SSTL-3 Class II Specifications |                           |                                    |                         |                  |                         |       |
|------------------------------------------|---------------------------|------------------------------------|-------------------------|------------------|-------------------------|-------|
| Symbol                                   | Parameter                 | Conditions                         | Minimum                 | Typical          | Maximum                 | Units |
| V <sub>CCIO</sub>                        | I/O supply voltage        |                                    | 3.0                     | 3.3              | 3.6                     | V     |
| V <sub>TT</sub>                          | Termination voltage       |                                    | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V     |
| V <sub>REF</sub>                         | Reference voltage         |                                    | 1.3                     | 1.5              | 1.7                     | V     |
| V <sub>IH</sub>                          | High-level input voltage  |                                    | V <sub>REF</sub> + 0.2  |                  | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                          | Low-level input voltage   |                                    | -0.3                    |                  | V <sub>REF</sub> - 0.2  | V     |
| V <sub>OH</sub>                          | High-level output voltage | I <sub>OH</sub> = -16 mA (1)       | V <sub>TT</sub> + 0.8   |                  |                         | V     |
| V <sub>OL</sub>                          | Low-level output voltage  | I <sub>OL</sub> = 16 mA <i>(2)</i> |                         |                  | V <sub>TT</sub> – 0.8   | V     |

| Table 33. HSTL Class   1/0 Specifications |                            |                             |                         |                  |                         |       |
|-------------------------------------------|----------------------------|-----------------------------|-------------------------|------------------|-------------------------|-------|
| Symbol                                    | Parameter                  | Conditions                  | Minimum                 | Typical          | Maximum                 | Units |
| V <sub>CCIO</sub>                         | I/O supply voltage         |                             | 1.71                    | 1.8              | 1.89                    | V     |
| V <sub>TT</sub>                           | Termination voltage        |                             | $V_{REF} - 0.05$        | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V     |
| V <sub>REF</sub>                          | Reference voltage          |                             | 0.68                    | 0.75             | 0.90                    | V     |
| V <sub>IH</sub>                           | High-level input voltage   |                             | V <sub>REF</sub> + 0.1  |                  | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                           | Low-level input<br>voltage |                             | -0.3                    |                  | V <sub>REF</sub> – 0.1  | V     |
| V <sub>OH</sub>                           | High-level output voltage  | I <sub>OH</sub> = -8 mA (1) | V <sub>CCIO</sub> – 0.4 |                  |                         | V     |
| V <sub>OL</sub>                           | Low-level output voltage   | I <sub>OL</sub> = 8 mA (2)  |                         |                  | 0.4                     | V     |

### **Altera Corporation**



a2

dout1

t<sub>ESBDATASU</sub>

t<sub>ESBDATAH</sub>

t<sub>ESBSWC</sub>

Figure 34. ESB Synchronous Timing Waveforms

Figure 35 shows the timing model for bidirectional I/O pin timing.

din1

a3

 $t_{ESBWEH} \longrightarrow$ 

t<sub>ESBDATACO1</sub>

din2

a2

din3

din2

Wraddress

CLK

Data-Out

a0

a1

dout0

t<sub>ESBWESU</sub>



#### Figure 35. Synchronous Bidirectional Pin External Timing

#### Notes to Figure 35:

- The output enable and input registers are LE registers in the LAB adjacent to the (1)bidirectional pin. Use the "Output Enable Routing = Single-Pin" option in the Quartus II software to set the output enable register.
- Use the "Decrease Input Delay to Internal Cells = OFF" option in the Quartus II (2) software to set the LAB-adjacent input register. This maintains a zero hold time for LAB-adjacent registers while giving a fast, position-independent setup time. Set "Decrease Input Delay to Internal Cells = ON" and move the input register farther away from the bidirectional pin for a faster setup time with zero hold time. The exact position where zero hold occurs with the minimum setup time varies with device density and speed grade.

Tables 36 to 38 describes the  $f_{MAX}$  timing parameters shown in Figure 32. Table 39 describes the functional timing parameters.

| Table 36. APEX 20KC f <sub>MAX</sub> LE Timing Parameters |                                     |  |  |  |
|-----------------------------------------------------------|-------------------------------------|--|--|--|
| Symbol                                                    | Parameter                           |  |  |  |
| t <sub>SU</sub>                                           | LE register setup time before clock |  |  |  |
| t <sub>H</sub>                                            | LE register hold time before clock  |  |  |  |
| t <sub>CO</sub>                                           | LE register clock-to-output delay   |  |  |  |
| t <sub>LUT</sub>                                          | LUT delay for data-in to data-out   |  |  |  |

| Table 37. APEX 20KC f <sub>MAX</sub> ESB Timing Parameters |  |  |  |  |
|------------------------------------------------------------|--|--|--|--|
|                                                            |  |  |  |  |

Г

| Symbol                  | Parameter                                                            |  |  |  |  |  |
|-------------------------|----------------------------------------------------------------------|--|--|--|--|--|
| t <sub>ESBARC</sub>     | ESB asynchronous read cycle time                                     |  |  |  |  |  |
| t <sub>ESBSRC</sub>     | ESB synchronous read cycle time                                      |  |  |  |  |  |
| t <sub>ESBAWC</sub>     | ESB asynchronous write cycle time                                    |  |  |  |  |  |
| t <sub>ESBSWC</sub>     | ESB synchronous write cycle time                                     |  |  |  |  |  |
| t <sub>ESBWASU</sub>    | ESB write address setup time with respect to WE                      |  |  |  |  |  |
| t <sub>ESBWAH</sub>     | ESB write address hold time with respect to WE                       |  |  |  |  |  |
| t <sub>ESBWDSU</sub>    | ESB data setup time with respect to WE                               |  |  |  |  |  |
| t <sub>ESBWDH</sub>     | ESB data hold time with respect to WE                                |  |  |  |  |  |
| t <sub>ESBRASU</sub>    | ESB read address setup time with respect to RE                       |  |  |  |  |  |
| t <sub>ESBRAH</sub>     | ESB read address hold time with respect to RE                        |  |  |  |  |  |
| t <sub>ESBWESU</sub>    | ESB WE setup time before clock when using input register             |  |  |  |  |  |
| t <sub>ESBDATASU</sub>  | ESB data setup time before clock when using input register           |  |  |  |  |  |
| t <sub>ESBWADDRSU</sub> | ESB write address setup time before clock when using input registers |  |  |  |  |  |
| t <sub>ESBRADDRSU</sub> | ESB read address setup time before clock when using input registers  |  |  |  |  |  |
| t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers                |  |  |  |  |  |
| t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers                   |  |  |  |  |  |
| t <sub>ESBDD</sub>      | ESB data-in to data-out delay for RAM mode                           |  |  |  |  |  |
| t <sub>PD</sub>         | ESB macrocell input to non-registered output                         |  |  |  |  |  |
| t <sub>PTERMSU</sub>    | ESB macrocell register setup time before clock                       |  |  |  |  |  |
| t <sub>PTERMCO</sub>    | ESB macrocell register clock-to-output delay                         |  |  |  |  |  |

# Table 38. APEX 20KC f<sub>MAX</sub> Routing Delays

| Symbol             | Parameter                                           |  |  |  |  |
|--------------------|-----------------------------------------------------|--|--|--|--|
| t <sub>F1-4</sub>  | Fan-out delay estimate using local interconnect     |  |  |  |  |
| t <sub>F5-20</sub> | Fan-out delay estimate using MegaLab interconnect   |  |  |  |  |
| t <sub>F20+</sub>  | Fan-out delay estimate using FastTrack interconnect |  |  |  |  |

| Table 53. EP20K400C Minimum Pulse Width Timing Parameters |                |     |                |     |                |     |      |  |  |
|-----------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|--|
| Symbol                                                    | -7 Speed Grade |     | -8 Speed Grade |     | -9 Speed Grade |     | Unit |  |  |
|                                                           | Min            | Max | Min            | Max | Min            | Max |      |  |  |
| t <sub>CH</sub>                                           | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |  |
| t <sub>CL</sub>                                           | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |  |
| t <sub>CLRP</sub>                                         | 0.20           |     | 0.20           |     | 0.20           |     | ns   |  |  |
| t <sub>PREP</sub>                                         | 0.20           |     | 0.20           |     | 0.20           |     | ns   |  |  |
| t <sub>ESBCH</sub>                                        | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |  |
| t <sub>ESBCL</sub>                                        | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |  |
| t <sub>ESBWP</sub>                                        | 1.05           |     | 1.28           |     | 1.44           |     | ns   |  |  |
| t <sub>ESBRP</sub>                                        | 0.87           |     | 1.06           |     | 1.19           |     | ns   |  |  |

| Table 54. EP20K400C External Timing Parameters |                |      |                |      |                |      |      |  |  |
|------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                         | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |      | Unit |  |  |
|                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>INSU</sub>                              | 1.37           |      | 1.52           |      | 1.64           |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |
| t <sub>оитсо</sub>                             | 2.00           | 4.25 | 2.00           | 4.61 | 2.00           | 5.03 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 0.80           |      | 0.91           |      | -              |      | ns   |  |  |
| tINHPLL                                        | 0.00           |      | 0.00           |      | -              |      | ns   |  |  |
| t <sub>OUTCOPLL</sub>                          | 0.50           | 2.27 | 0.50           | 2.55 | -              | -    | ns   |  |  |



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com **Applications Hotline:** (800) 800-EPLD **Customer Marketing:** (408) 544-7104 Literature Services: lit\_req@altera.com

Copyright © 2002 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products

to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.



Altera Corporation