# E·XFL

#### Intel - EP20K200CB356C8 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Detuns                         |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Obsolete                                                   |
| Number of LABs/CLBs            | 832                                                        |
| Number of Logic Elements/Cells | 8320                                                       |
| Total RAM Bits                 | 106496                                                     |
| Number of I/O                  | 271                                                        |
| Number of Gates                | 526000                                                     |
| Voltage - Supply               | 1.71V ~ 1.89V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 356-LBGA                                                   |
| Supplier Device Package        | 356-BGA (35x35)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k200cb356c8 |
|                                |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Advanced interconnect structure
  - Copper interconnect for high performance
  - Four-level hierarchical FastTrack<sup>®</sup> interconnect structure providing fast, predictable interconnect delays
  - Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)
  - Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)
  - Interleaved local interconnect allows one LE to drive 29 other LEs through the fast local interconnect
- Advanced software support
  - Software design support and automatic place-and-route provided by the Altera<sup>®</sup> Quartus<sup>™</sup> II development system for Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations
  - Altera MegaCore<sup>®</sup> functions and Altera Megafunction Partners Program (AMPP<sup>SM</sup>) megafunctions optimized for APEX 20KC architecture available
  - NativeLink<sup>™</sup> integration with popular synthesis, simulation, and timing analysis tools
  - Quartus II SignalTap<sup>®</sup> embedded logic analyzer simplifies in-system design evaluation by giving access to internal nodes during device operation
  - Supports popular revision-control software packages including PVCS, RCS, and SCCS

| Table 3. APE | Notes (1), (2) |              |             |             |
|--------------|----------------|--------------|-------------|-------------|
| Device       | 208-Pin PQFP   | 240-Pin PQFP | 356-Pin BGA | 652-Pin BGA |
| EP20K200C    | 136            | 168          | 271         |             |
| EP20K400C    |                |              |             | 488         |
| EP20K600C    |                |              |             | 488         |
| EP20K1000C   |                |              |             | 488         |

The LAB-wide control signals can be generated from the LAB local interconnect, global signals, and dedicated clock pins. The inherent low skew of the FastTrack interconnect enables it to be used for clock distribution. Figure 4 shows the LAB control signal generation circuit.



#### Figure 4. LAB Control Signal Generation

#### Notes to Figure 4:

- The LABCLR1 and LABCLR2 signals also control asynchronous load and asynchronous preset for LEs within the LAB.
- (2) The SYNCCLR signal can be generated by the local interconnect or global signals.

#### Logic Element

The LE, the smallest unit of logic in the APEX 20KC architecture, is compact and provides efficient logic usage. Each LE contains a four-input LUT, which is a function generator that can quickly implement any function of four variables. In addition, each LE contains a programmable register and carry and cascade chains. Each LE drives the local interconnect, MegaLAB interconnect, and FastTrack interconnect routing structures. See Figure 5.



Figure 12. APEX 20KC FastRow Interconnect

Table 8 summarizes how various elements of the APEX 20KC architecture drive each other.





For registered functions, each macrocell register can be programmed individually to implement D, T, JK, or SR operation with programmable clock control. The register can be bypassed for combinatorial operation. During design entry, the designer specifies the desired register type; the Quartus II software then selects the most efficient register operation for each registered function to optimize resource utilization. The Quartus II software or other synthesis tools can also select the most efficient register operation automatically when synthesizing HDL designs.

Each programmable register can be clocked by one of two ESB-wide clocks. The ESB-wide clocks can be generated from device dedicated clock pins, global signals, or local interconnect. Each clock also has an associated clock enable, generated from the local interconnect. The clock and clock enable signals are related for a particular ESB; any macrocell using a clock also uses the associated clock enable.

If both the rising and falling edges of a clock are used in an ESB, both ESB-wide clock signals are used.

#### Input/Output Clock Mode

The input/output clock mode contains two clocks. One clock controls all registers for inputs into the ESB: data input, WE, RE, read address, and write address. The other clock controls the ESB data output registers. The ESB also supports clock enable and asynchronous clear signals; these signals also control the reading and writing of registers independently. Input/output clock mode is commonly used for applications where the reads and writes occur at the same system frequency, but require different clock enable signals for the input and output registers. Figure 21 shows the ESB in input/output clock mode.



Figure 21. ESB in Input/Output Clock Mode Note (1)

#### Note to Figure 21:

(1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset.

Notes to Figure 25:

- (1) This programmable delay has four settings: off and three levels of delay.
- (2) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin.

Each IOE drives a row, column, MegaLAB, or local interconnect when used as an input or bidirectional pin. A row IOE can drive a local, MegaLAB, row, and column interconnect; a column IOE can drive the column interconnect. Figure 26 shows how a row IOE connects to the interconnect.



Figure 26. Row IOE Connection to the Interconnect

Figure 27 shows how a column IOE connects to the interconnect.

#### Figure 27. Column IOE Connection to the Interconnect



#### **Dedicated Fast I/O Pins**

APEX 20KC devices incorporate an enhancement to support bidirectional pins with high internal fan-out such as PCI control signals. These pins are called dedicated fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fan-out logic signal distribution. They also can drive out. The dedicated fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

#### Clock Multiplication

The APEX 20KC ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$ , where m and k range from 2 to 160 and n ranges from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

#### Clock Phase & Delay Adjustment

The APEX 20KC ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

All APEX 20KC devices support differential LVDS buffers on the input and output clock signals that interface with external devices. This is controlled in the Quartus II software by assigning the clock pins with an LVDS I/O standard assignment.

Two high-speed PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 Mbps LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400C and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KC ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

#### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20KC ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KC devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 29 shows the incoming and generated clock specifications.



For more information on ClockLock and ClockBoost circuitry, see *Application Note* 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

#### Figure 29. Specifications for the Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



#### Note to Figure 29:

(1) Rise and fall times are measured from 10% to 90%.

## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All APEX 20KC devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1-1990 specification. JTAG boundary-scan testing can be performed before or after configuration, but not during configuration. APEX 20KC devices can also use the JTAG port for configuration with the Quartus II software or with hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Finally, APEX 20KC devices use the JTAG port to monitor the logic operation of the device with the SignalTap embedded logic analyzer. APEX 20KC devices support the JTAG instructions shown in Table 13.

| Table 13. APEX 20KC JTAG Instructions |                                                                                                                                                                                                                                      |  |  |  |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| JTAG Instruction                      | Description                                                                                                                                                                                                                          |  |  |  |
| SAMPLE/PRELOAD                        | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern to be output at the device pins. Also used by the SignalTap embedded logic analyzer. |  |  |  |
| EXTEST                                | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                               |  |  |  |
| BYPASS                                | Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST data to pass synchronously through selected devices to adjacent devices during normal device operation.                                          |  |  |  |
| USERCODE                              | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.                                                                                            |  |  |  |
| IDCODE                                | Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                |  |  |  |
| ICR Instructions                      | Used when configuring an APEX 20KC device via the JTAG port with a MasterBlaster <sup>™</sup> or ByteBlasterMV <sup>™</sup> download cable, or when using a Jam File or Jam Byte-Code File via an embedded processor.                |  |  |  |
| SignalTap<br>Instructions             | Monitors internal device operation with the SignalTap embedded logic analyzer.                                                                                                                                                       |  |  |  |

#### Jam Programming & Test Language Specification

**Generic Testing** 

Each APEX 20KC device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20KC devices are made under conditions equivalent to those defined in the "Timing Model" section on page 65. Multiple test patterns can be used to configure devices during all stages of the production flow. AC test criteria include:

- Power supply transients can affect AC measurements.
- Simultaneous transitions of multiple outputs should be avoided for accurate measurement.
- Threshold tests must not be performed under AC conditions.
- Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

### Operating Conditions

Tables 17 through 20 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KC devices.

| Table 17. APEX 20KC Device Absolute Maximum Ratings   Note (1) |                            |                                  |      |     |      |  |  |  |  |
|----------------------------------------------------------------|----------------------------|----------------------------------|------|-----|------|--|--|--|--|
| Symbol                                                         | Parameter                  | Conditions                       | Min  | Max | Unit |  |  |  |  |
| V <sub>CCINT</sub>                                             | Supply voltage             | With respect to ground (2)       | -0.5 | 2.5 | V    |  |  |  |  |
| V <sub>CCIO</sub>                                              |                            |                                  | -0.5 | 4.6 | V    |  |  |  |  |
| VI                                                             | DC input voltage           |                                  | -0.5 | 4.6 | V    |  |  |  |  |
| I <sub>OUT</sub>                                               | DC output current, per pin |                                  | -25  | 25  | mA   |  |  |  |  |
| T <sub>STG</sub>                                               | Storage temperature        | No bias                          | -65  | 150 | °C   |  |  |  |  |
| T <sub>AMB</sub>                                               | Ambient temperature        | Under bias                       | -65  | 135 | °C   |  |  |  |  |
| Τ <sub>J</sub>                                                 | Junction temperature       | PQFP, RQFP, TQFP, and BGA        |      | 135 | °C   |  |  |  |  |
|                                                                |                            | packages, under bias             |      |     |      |  |  |  |  |
|                                                                |                            | Ceramic PGA packages, under bias |      | 150 | °C   |  |  |  |  |

| capacitance for 1.8-V APEX 20KC devices. |  |
|------------------------------------------|--|
| -                                        |  |
|                                          |  |

| Table 18. APEX 20KC Device Recommended Operating Conditions |                                                        |                    |                  |                   |      |  |  |
|-------------------------------------------------------------|--------------------------------------------------------|--------------------|------------------|-------------------|------|--|--|
| Symbol                                                      | Parameter                                              | Conditions         | Min              | Max               | Unit |  |  |
| V <sub>CCINT</sub>                                          | Supply voltage for internal logic<br>and input buffers | (3), (4)           | 1.71<br>(1.71)   | 1.89<br>(1.89)    | V    |  |  |
| V <sub>CCIO</sub>                                           | Supply voltage for output buffers, 3.3-V operation     | (3), (4)           | 3.00<br>(3.00)   | 3.60<br>(3.60)    | V    |  |  |
|                                                             | Supply voltage for output buffers, 2.5-V operation     | (3), (4)           | 2.375<br>(2.375) | 2.625<br>(2.625)  | V    |  |  |
|                                                             | Supply voltage for output buffers, 1.8-V operation     | (3), (4)           | 1.71<br>(1.71)   | 1.89<br>(1.89)    | V    |  |  |
| VI                                                          | Input voltage                                          | (2), (5)           | -0.5             | 4.1               | V    |  |  |
| Vo                                                          | Output voltage                                         |                    | 0                | V <sub>CCIO</sub> | V    |  |  |
| ТJ                                                          | Operating junction temperature                         | For commercial use | 0                | 85                | °C   |  |  |
|                                                             |                                                        | For industrial use | -40              | 100               | °C   |  |  |
| t <sub>R</sub>                                              | Input rise time (10% to 90%)                           |                    |                  | 40                | ns   |  |  |
| t <sub>F</sub>                                              | Input fall time (90% to 10%)                           |                    |                  | 40                | ns   |  |  |

| Table 19. APEX 20KC Device DC Operating Conditions Notes (6), (7) |                                                                              |                                                                                 |     |     |     |      |  |  |  |
|-------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| Symbol                                                            | Parameter                                                                    | Conditions                                                                      | Min | Тур | Max | Unit |  |  |  |
| I <sub>I</sub>                                                    | Input pin leakage current (8)                                                | V <sub>I</sub> = 3.6 to 0.0 V                                                   | -10 |     | 10  | μA   |  |  |  |
| I <sub>OZ</sub>                                                   | Tri-stated I/O pin leakage current (8)                                       | V <sub>O</sub> = 4.1 to -0.5 V                                                  | -10 |     | 10  | μA   |  |  |  |
| I <sub>CC0</sub>                                                  | V <sub>CC</sub> supply current (standby)<br>(All ESBs in power-down<br>mode) | V <sub>I</sub> = ground, no load,<br>no toggling inputs,<br>-7 speed grade      |     | 10  |     | mA   |  |  |  |
|                                                                   |                                                                              | V <sub>1</sub> = ground, no load,<br>no toggling inputs,<br>-8, -9 speed grades |     | 5   |     | mA   |  |  |  |
| R <sub>CONF</sub>                                                 | Value of I/O pin pull-up                                                     | V <sub>CCIO</sub> = 3.0 V <i>(9)</i>                                            | 20  |     | 50  | kΩ   |  |  |  |
|                                                                   | resistor before and during                                                   | V <sub>CCIO</sub> = 2.375 V (9)                                                 | 30  |     | 80  | kΩ   |  |  |  |
|                                                                   | configuration                                                                | V <sub>CCIO</sub> = 1.71 V (9)                                                  | 60  |     | 150 | kΩ   |  |  |  |

P

DC operating specifications on APEX 20KC I/O standards are listed in Tables 21 to 35.

| Table 28. GTL+ I/O Specifications |                             |                                    |                        |         |                        |       |  |  |  |
|-----------------------------------|-----------------------------|------------------------------------|------------------------|---------|------------------------|-------|--|--|--|
| Symbol                            | Parameter                   | Conditions                         | Minimum                | Typical | Maximum                | Units |  |  |  |
| V <sub>TT</sub>                   | Termination voltage         |                                    | 1.35                   | 1.5     | 1.65                   | V     |  |  |  |
| V <sub>REF</sub>                  | Reference voltage           |                                    | 0.88                   | 1.0     | 1.12                   | V     |  |  |  |
| V <sub>IH</sub>                   | High-level input voltage    |                                    | V <sub>REF</sub> + 0.1 |         |                        | V     |  |  |  |
| V <sub>IL</sub>                   | Low-level input<br>voltage  |                                    |                        |         | V <sub>REF</sub> – 0.1 | V     |  |  |  |
| V <sub>OL</sub>                   | Low-level output<br>voltage | I <sub>OL</sub> = 36 mA <i>(2)</i> |                        |         | 0.65                   | V     |  |  |  |

| Table 29. SSTL-2 Class I Specifications |                           |                                     |                         |                  |                         |       |  |  |  |
|-----------------------------------------|---------------------------|-------------------------------------|-------------------------|------------------|-------------------------|-------|--|--|--|
| Symbol                                  | Parameter                 | Conditions                          | Minimum                 | Typical          | Maximum                 | Units |  |  |  |
| V <sub>CCIO</sub>                       | I/O supply voltage        |                                     | 2.375                   | 2.5              | 2.625                   | V     |  |  |  |
| V <sub>TT</sub>                         | Termination voltage       |                                     | $V_{REF} - 0.04$        | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V     |  |  |  |
| V <sub>REF</sub>                        | Reference voltage         |                                     | 1.15                    | 1.25             | 1.35                    | V     |  |  |  |
| V <sub>IH</sub>                         | High-level input voltage  |                                     | V <sub>REF</sub> + 0.18 |                  | V <sub>CCIO</sub> + 0.3 | V     |  |  |  |
| V <sub>IL</sub>                         | Low-level input voltage   |                                     | -0.3                    |                  | V <sub>REF</sub> – 0.18 | V     |  |  |  |
| V <sub>OH</sub>                         | High-level output voltage | I <sub>OH</sub> = -7.6 mA (1)       | V <sub>TT</sub> + 0.57  |                  |                         | V     |  |  |  |
| V <sub>OL</sub>                         | Low-level output voltage  | I <sub>OL</sub> = 7.6 mA <i>(2)</i> |                         |                  | V <sub>TT</sub> – 0.57  | V     |  |  |  |

#### Figure 33. ESB Asynchronous Timing Waveforms





a2

dout1

t<sub>ESBDATASU</sub>

t<sub>ESBDATAH</sub>

t<sub>ESBSWC</sub>

Figure 34. ESB Synchronous Timing Waveforms

Figure 35 shows the timing model for bidirectional I/O pin timing.

din1

a3

 $t_{ESBWEH} \longrightarrow$ 

t<sub>ESBDATACO1</sub>

din2

a2

din3

din2

Wraddress

CLK

Data-Out

a0

a1

dout0

t<sub>ESBWESU</sub>

| Table 49. EP20K200C External Bidirectional Timing Parameters |         |                |      |                |      |                |    |  |
|--------------------------------------------------------------|---------|----------------|------|----------------|------|----------------|----|--|
| Symbol                                                       | -7 Spee | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |    |  |
|                                                              | Min     | Max            | Min  | Max            | Min  | Max            |    |  |
| t <sub>INSUBIDIR</sub>                                       | 1.38    |                | 1.78 |                | 1.99 |                | ns |  |
| t <sub>INHBIDIR</sub>                                        | 0.00    |                | 0.00 |                | 0.00 |                | ns |  |
| t <sub>OUTCOBIDIR</sub>                                      | 2.00    | 3.79           | 2.00 | 4.31           | 2.00 | 4.70           | ns |  |
| t <sub>XZBIDIR</sub>                                         |         | 6.12           |      | 6.51           |      | 7.89           | ns |  |
| t <sub>ZXBIDIR</sub>                                         |         | 6.12           |      | 6.51           |      | 7.89           | ns |  |
| t <sub>INSUBIDIRPLL</sub>                                    | 2.82    |                | 3.47 |                | -    |                | ns |  |
| t <sub>INHBIDIRPLL</sub>                                     | 0.00    |                | 0.00 |                | -    |                | ns |  |
| t <sub>OUTCOBIDIRPLL</sub>                                   | 0.50    | 2.36           | 0.50 | 2.62           | -    | -              | ns |  |
| t <sub>XZBIDIRPLL</sub>                                      |         | 4.69           |      | 4.82           |      | -              | ns |  |
| t <sub>ZXBIDIRPLL</sub>                                      |         | 4.69           |      | 4.82           |      | -              | ns |  |

| Table 50. EP20K400C f <sub>MAX</sub> LE Timing Parameters |                |      |                |      |                |      |      |  |
|-----------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                                    | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |      | Unit |  |
|                                                           | Min            | Max  | Min            | Max  | Min            | Max  |      |  |
| t <sub>SU</sub>                                           | 0.01           |      | 0.01           |      | 0.01           |      | ns   |  |
| t <sub>H</sub>                                            | 0.10           |      | 0.10           |      | 0.10           |      | ns   |  |
| t <sub>CO</sub>                                           |                | 0.27 |                | 0.30 |                | 0.32 | ns   |  |
| t <sub>LUT</sub>                                          |                | 0.65 |                | 0.78 |                | 0.92 | ns   |  |

# Г

٦

| Table 51. EP20K400C f <sub>MAX</sub> ESB Timing Parameters |                |      |                |      |                |      |      |  |
|------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                                     | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |      | Unit |  |
|                                                            | Min            | Max  | Min            | Max  | Min            | Max  | 1    |  |
| t <sub>ESBARC</sub>                                        |                | 1.30 |                | 1.51 |                | 1.69 | ns   |  |
| t <sub>ESBSRC</sub>                                        |                | 2.35 |                | 2.49 |                | 2.72 | ns   |  |
| t <sub>ESBAWC</sub>                                        |                | 2.92 |                | 3.46 |                | 3.86 | ns   |  |
| t <sub>ESBSWC</sub>                                        |                | 3.05 |                | 3.44 |                | 3.85 | ns   |  |
| t <sub>ESBWASU</sub>                                       | 0.45           |      | 0.50           |      | 0.54           |      | ns   |  |
| t <sub>ESBWAH</sub>                                        | 0.44           |      | 0.50           |      | 0.55           |      | ns   |  |
| t <sub>ESBWDSU</sub>                                       | 0.57           |      | 0.63           |      | 0.68           |      | ns   |  |
| t <sub>ESBWDH</sub>                                        | 0.44           |      | 0.50           |      | 0.55           |      | ns   |  |
| t <sub>ESBRASU</sub>                                       | 1.25           |      | 1.43           |      | 1.56           |      | ns   |  |
| t <sub>ESBRAH</sub>                                        | 0.00           |      | 0.03           |      | 0.11           |      | ns   |  |
| t <sub>ESBWESU</sub>                                       | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |
| t <sub>ESBDATASU</sub>                                     | 2.01           |      | 2.27           |      | 2.45           |      | ns   |  |
| t <sub>ESBWADDRSU</sub>                                    | -0.20          |      | -0.24          |      | -0.28          |      | ns   |  |
| t <sub>ESBRADDRSU</sub>                                    | 0.02           |      | 0.00           |      | -0.02          |      | ns   |  |
| t <sub>ESBDATACO1</sub>                                    |                | 1.09 |                | 1.28 |                | 1.43 | ns   |  |
| t <sub>ESBDATACO2</sub>                                    |                | 2.10 |                | 2.52 |                | 2.82 | ns   |  |
| t <sub>ESBDD</sub>                                         |                | 2.50 |                | 2.97 |                | 3.32 | ns   |  |
| t <sub>PD</sub>                                            |                | 1.48 |                | 1.78 |                | 2.00 | ns   |  |
| t <sub>PTERMSU</sub>                                       | 0.58           |      | 0.72           |      | 0.81           |      | ns   |  |
| t <sub>PTERMCO</sub>                                       |                | 1.10 |                | 1.29 |                | 1.45 | ns   |  |

| Table 52. EP20K400C f <sub>MAX</sub> Routing Delays |         |          |                |      |                |      |      |  |  |
|-----------------------------------------------------|---------|----------|----------------|------|----------------|------|------|--|--|
| Symbol                                              | -7 Spee | ed Grade | -8 Speed Grade |      | -9 Speed Grade |      | Unit |  |  |
|                                                     | Min     | Max      | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>F1-4</sub>                                   |         | 0.15     |                | 0.17 |                | 0.19 | ns   |  |  |
| t <sub>F5-20</sub>                                  |         | 0.94     |                | 1.06 |                | 1.25 | ns   |  |  |
| t <sub>F20+</sub>                                   |         | 1.73     |                | 1.96 |                | 2.30 | ns   |  |  |

| Table 59. EP20K600C Minimum Pulse Width Timing Parameters |                |     |                |     |                |     |      |  |
|-----------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                    | -7 Speed Grade |     | -8 Speed Grade |     | -9 Speed Grade |     | Unit |  |
|                                                           | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>CH</sub>                                           | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>CL</sub>                                           | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>CLRP</sub>                                         | 0.20           |     | 0.20           |     | 0.20           |     | ns   |  |
| t <sub>PREP</sub>                                         | 0.20           |     | 0.20           |     | 0.20           |     | ns   |  |
| t <sub>ESBCH</sub>                                        | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>ESBCL</sub>                                        | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>ESBWP</sub>                                        | 1.05           |     | 1.28           |     | 1.44           |     | ns   |  |
| t <sub>ESBRP</sub>                                        | 0.87           |     | 1.06           |     | 1.19           |     | ns   |  |

| Table 60. EP20K600C External Timing Parameters |                |      |                |      |                |      |      |  |  |
|------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--|
| Symbol                                         | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |      | Unit |  |  |
|                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |  |
| t <sub>INSU</sub>                              | 1.28           |      | 1.40           |      | 1.45           |      | ns   |  |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |  |
| t <sub>outco</sub>                             | 2.00           | 4.29 | 2.00           | 4.77 | 2.00           | 5.11 | ns   |  |  |
| t <sub>INSUPLL</sub>                           | 0.80           |      | 0.91           |      | -              |      | ns   |  |  |
| t <sub>INHPLL</sub>                            | 0.00           |      | 0.00           |      | -              |      | ns   |  |  |
| t <sub>OUTCOPLL</sub>                          | 0.50           | 2.37 | 0.50           | 2.63 | -              | -    | ns   |  |  |

| Table 69. Selectable I/O Standard Output Delays |                |       |               |       |                |       |      |  |
|-------------------------------------------------|----------------|-------|---------------|-------|----------------|-------|------|--|
| Symbol                                          | -7 Speed Grade |       | -8 Speed Grad |       | -9 Speed Grade |       | Unit |  |
|                                                 | Min            | Max   | Min           | Max   | Min            | Max   | Min  |  |
| LVCMOS                                          |                | 0.00  |               | 0.00  |                | 0.00  | ns   |  |
| LVTTL                                           |                | 0.00  |               | 0.00  |                | 0.00  | ns   |  |
| 2.5 V                                           |                | 0.00  |               | 0.00  |                | 0.00  | ns   |  |
| 1.8 V                                           |                | 1.18  |               | 1.41  |                | 1.57  | ns   |  |
| PCI                                             |                | -0.52 |               | -0.53 |                | -0.56 | ns   |  |
| GTL+                                            |                | -0.18 |               | -0.29 |                | -0.39 | ns   |  |
| SSTL-3 Class I                                  |                | -0.67 |               | -0.71 |                | -0.75 | ns   |  |
| SSTL-3 Class II                                 |                | -0.67 |               | -0.71 |                | -0.75 | ns   |  |
| SSTL-2 Class I                                  |                | -0.67 |               | -0.71 |                | -0.75 | ns   |  |
| SSTL-2 Class II                                 |                | -0.67 |               | -0.71 |                | -0.75 | ns   |  |
| LVDS                                            |                | -0.69 |               | -0.70 |                | -0.73 | ns   |  |
| CTT                                             |                | 0.00  |               | 0.00  |                | 0.00  | ns   |  |
| AGP                                             |                | 0.00  |               | 0.00  |                | 0.00  | ns   |  |

### Power Consumption

To estimate device power consumption, use the interactive power estimator on the Altera web site at http://www.altera.com.

# Configuration & Operation

The APEX 20KC architecture supports several configuration schemes. This section summarizes the device operating modes and available device configuration schemes.

#### **Operating Modes**

The APEX architecture uses SRAM configuration elements that require configuration data to be loaded each time the circuit powers up. The process of physically loading the SRAM data into the device is called configuration. During initialization, which occurs immediately after configuration, the device resets registers, enables I/O pins, and begins to operate as a logic device. The I/O pins are tri-stated during power-up, and before and during configuration. Together, the configuration and initialization processes are called *command mode*; normal device operation is called *user mode*.

Before and during device configuration, all I/O pins are pulled to  $V_{CCIO}$  by a built-in weak pull-up resistor.