Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 832 | | Number of Logic Elements/Cells | 8320 | | Total RAM Bits | 106496 | | Number of I/O | - | | Number of Gates | 526000 | | Voltage - Supply | 1.71V ~ 1.89V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 652-BGA | | Supplier Device Package | 652-BGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep20k200cb652c7es | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong APEX 20KC devices include additional features such as enhanced I/O standard support, CAM, additional global clocks, and enhanced ClockLock clock circuitry. Table 7 shows the features included in APEX 20KC devices. | Table 7. APEX 20KC Device Features (Part 1 of 2) | | | | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Feature | APEX 20KC Devices | | | | MultiCore system integration | Full support | | | | Hot-socketing support | Full support | | | | SignalTap logic analysis | Full support | | | | 32-/64-bit, 33-MHz PCI | Full compliance | | | | 32-/64-bit, 66-MHz PCI | Full compliance in -7 and -8 speed grades in selected devices | | | | MultiVolt I/O | 1.8-V, 2.5-V, or 3.3-V V <sub>CCIO</sub> V <sub>CCIO</sub> selected bank by bank 5.0-V tolerant with use of external resistor | | | | ClockLock support | Clock delay reduction m/(n × v) clock multiplication Drive ClockLock output off-chip External clock feedback ClockShift circuitry LVDS support Up to four PLLs ClockShift clock phase adjustment | | | | Dedicated clock and input pins | Eight | | | | Table 7. APEX 20KC Device Feat | Table 7. APEX 20KC Device Features (Part 2 of 2) | | | | | |--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Feature | APEX 20KC Devices | | | | | | I/O standard support | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O<br>3.3-V PCI and PCI-X<br>3.3-V AGP<br>CTT<br>GTL+<br>I VCMOS | | | | | | | LVTTL True-LVDS <sup>TM</sup> and LVPECL data pins (in EP20K400C and larger devices) LVDS and LVPECL clock pins (in all devices) LVDS and LVPECL data pins up to 156 Mbps (in EP20K200C devices) HSTL Class I PCI-X SSTL-2 Class I and II SSTL-3 Class I and II | | | | | | Memory support | CAM Dual-port RAM FIFO RAM ROM | | | | | All APEX 20KC devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault-coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20KC devices can be configured on the board for the specific functionality required. APEX 20KC devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC16, EPC8, EPC4, EPC2, and EPC1 configuration devices and one-time programmable (OTP) EPC1 configuration devices, which configure APEX 20KC devices via a serial data stream. Moreover, APEX 20KC devices contain an optimized interface that permits microprocessors to configure APEX 20KC devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20KC devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20KC device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications. APEX 20KC devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations. The Quartus II software provides NativeLink interfaces to other industry-standard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20KC devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20KC architecture. # Functional Description APEX 20KC devices incorporate LUT-based logic, product-term-based logic, and memory into one device on an all-copper technology process. Signal interconnections within APEX 20KC devices (as well as to and from device pins) are provided by the FastTrack interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device. Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KC devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards. Figure 5. APEX 20KC Logic Element Each LE's programmable register can be configured for D, T, JK, or SR operation. The register's clock and clear control signals can be driven by global signals, general-purpose I/O pins, or any internal logic. For combinatorial functions, the register is bypassed and the output of the LUT drives the outputs of the LE. Each LE has two outputs that drive the local, MegaLAB, or FastTrack interconnect routing structure. Each output can be driven independently by the LUT's or register's output. For example, the LUT can drive one output while the register drives the other output. This feature, called register packing, improves device utilization because the register and the LUT can be used for unrelated functions. The LE can also drive out registered and unregistered versions of the LUT output. Figure 6. APEX 20KC Carry Chain The programmable register also supports an asynchronous clear function. Within the ESB, two asynchronous clears are generated from global signals and the local interconnect. Each macrocell can either choose between the two asynchronous clear signals or choose to not be cleared. Either of the two clear signals can be inverted within the ESB. Figure 15 shows the ESB control logic when implementing product-terms. Dedicated Clocks Global Signals Local Interconnect Local Interconnect Local Interconnect Local Interconnect CLKENA2 CLK1 CLKENA1 CLR<sub>1</sub> Figure 15. ESB Product-Term Mode Control Logic ### Parallel Expanders Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 32 product terms to feed the macrocell OR logic directly, with two product terms provided by the macrocell and 30 parallel expanders provided by the neighboring macrocells in the ESB. The Quartus II Compiler can allocate up to 15 sets of up to two parallel expanders per set to the macrocells automatically. Each set of two parallel expanders incurs a small, incremental timing delay. Figure 16 shows the APEX 20KC parallel expanders. ### Read/Write Clock Mode The read/write clock mode contains two clocks. One clock controls all registers associated with writing: data input, WE, and write address. The other clock controls all registers associated with reading: read enable (RE), read address, and data output. The ESB also supports clock enable and asynchronous clear signals; these signals also control the read and write registers independently. Read/write clock mode is commonly used for applications where reads and writes occur at different system frequencies. Figure 20 shows the ESB in read/write clock mode. Figure 20. ESB in Read/Write Clock Mode Note (1) Note to Figure 20: (1) All registers can be cleared asynchronously by ESB local interconnect signals, global signals, or the chip-wide reset. For more information on APEX 20KC devices and CAM, see *Application Note 119 (Implementing High-Speed Search Applications with APEX CAM).* ### **Driving Signals to the ESB** ESBs provide flexible options for driving control signals. Different clocks can be used for the ESB inputs and outputs. Registers can be inserted independently on the data input, data output, read address, write address, WE, and RE signals. The global signals and the local interconnect can drive the WE and RE signals. The global signals, dedicated clock pins, and local interconnect can drive the ESB clock signals. Because the LEs drive the local interconnect, the LEs can control the WE and RE signals and the ESB clock, clock enable, and asynchronous clear signals. Figure 24 shows the ESB control signal generation logic. Figure 24. ESB Control Signal Generation An ESB is fed by the local interconnect, which is driven by adjacent LEs (for high-speed connection to the ESB) or the MegaLAB interconnect. The ESB can drive the local, MegaLAB, or FastTrack interconnect routing structure to drive LEs and IOEs in the same MegaLAB structure or anywhere in the device. ### Implementing Logic in ROM In addition to implementing logic with product terms, the ESB can implement logic functions when it is programmed with a read-only pattern during configuration, creating a large LUT. With LUTs, combinatorial functions are implemented by looking up the results, rather than by computing them. This implementation of combinatorial functions can be faster than using algorithms implemented in general logic, a performance advantage that is further enhanced by the fast access times of ESBs. The large capacity of ESBs enables designers to implement complex functions in one logic level without the routing delays associated with linked LEs or distributed RAM blocks. Parameterized functions such as LPM functions can take advantage of the ESB automatically. Further, the Quartus II software can implement portions of a design with ESBs where appropriate. ### **Programmable Speed/Power Control** APEX 20KC ESBs offer a high-speed mode that supports very fast operation on an ESB-by-ESB basis. When high speed is not required, this feature can be turned off to reduce the ESB's power dissipation by up to 50%. ESBs that run at low power incur a nominal timing delay adder. This Turbo Bit<sup>TM</sup> option is available for ESBs that implement product-term logic or memory functions. An ESB that is not used will be powered down so that it does not consume DC current. Designers can program each ESB in the APEX 20KC device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths operate at reduced power. ### I/O Structure The APEX 20KC IOE contains a bidirectional I/O buffer and a register that can be used either as an input register for external data requiring fast setup times or as an output register for data requiring fast clock-to-output performance. IOEs can be used as input, output, or bidirectional pins. Signals can be driven into APEX 20KC devices before and during power-up without damaging the device. In addition, APEX 20KC devices do not drive out during power-up. Once operating conditions are reached and the device is configured, APEX 20KC devices operate as specified by the user. ## MultiVolt I/O Interface The APEX architecture supports the MultiVolt I/O interface feature, which allows APEX devices in all packages to interface with systems of different supply voltages. The devices have one set of VCC pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO). APEX 20KC devices support the MultiVolt I/O interface feature. The APEX 20KC VCCINT pins must always be connected to a 1.8-V power supply. With a 1.8-V $V_{CCINT}$ level, input pins are 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.8-V, 2.5-V, or 3.3-V power supply, depending on the I/O standard requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and compatible with 3.3-V or 5.0-V systems. An APEX 20KC device is 5.0-V tolerant with the addition of a resistor and the PCI clamp diode enabled. For more information on 5.0-V tolerance, refer to the "5.0-V Tolerance in APEX 20KE Devices White Paper," as the information found therein also applies to APEX 20KC devices. Table 10 summarizes APEX 20KC MultiVolt I/O support. | Table 10. Al | PEX 20KC N | AultiVolt I/O | Support | | | | | | |-----------------------|------------|---------------|--------------|--------------|----------|--------------|-----------|-----| | V <sub>CCIO</sub> (V) | | Input Si | gnals (V) | | | Output Si | gnals (V) | | | | 1.8 | 2.5 | 3.3 | 5.0 | 1.8 | 2.5 | 3.3 | 5.0 | | 1.8 | <b>✓</b> | <b>√</b> (1) | <b>√</b> (1) | | <b>✓</b> | | | | | 2.5 | | ✓ | <b>√</b> (1) | | | ✓ | | | | 3.3 | | <b>✓</b> | ✓ | <b>√</b> (2) | | <b>√</b> (3) | ✓ | ✓ | #### Notes to Table 10: - The PCI clamping diode must be disabled to drive an input with voltages higher than V<sub>CCIO</sub>, except for the 5.0-V input case. - (2) An APEX 20KC device can be made 5.0-V tolerant with the addition of an external resistor and the PCI clamp diode enabled. - (3) When $V_{CCIO} = 3.3 \text{ V}$ , an APEX 20KC device can drive a 2.5-V device with 3.3-V tolerant inputs. Jam Programming & Test Language Specification ### **Generic Testing** Each APEX 20KC device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20KC devices are made under conditions equivalent to those defined in the "Timing Model" section on page 65. Multiple test patterns can be used to configure devices during all stages of the production flow. AC test criteria include: - Power supply transients can affect AC measurements. - Simultaneous transitions of multiple outputs should be avoided for accurate measurement. - Threshold tests must not be performed under AC conditions. - Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. ## Operating Conditions Tables 17 through 20 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KC devices. | Table 1 | Table 17. APEX 20KC Device Absolute Maximum Ratings Note (1) | | | | | | | |--------------------|--------------------------------------------------------------------|------------------------------------------------|------|-----|------|--|--| | Symbol | Parameter | Conditions | Min | Max | Unit | | | | V <sub>CCINT</sub> | Supply voltage | With respect to ground (2) | -0.5 | 2.5 | V | | | | V <sub>CCIO</sub> | | | -0.5 | 4.6 | V | | | | V <sub>I</sub> | DC input voltage | | -0.5 | 4.6 | ٧ | | | | I <sub>OUT</sub> | DC output current, per pin | | -25 | 25 | mA | | | | T <sub>STG</sub> | Storage temperature | No bias | -65 | 150 | ° C | | | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | 135 | ° C | | | | TJ | Junction temperature | PQFP, RQFP, TQFP, and BGA packages, under bias | | 135 | ° C | | | | | | Ceramic PGA packages, under bias | | 150 | °C | | | | Table 30. SS | Table 30. SSTL-2 Class II Specifications | | | | | | |-------------------|------------------------------------------|--------------------------------------|-------------------------|------------------|-------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V | | $V_{REF}$ | Reference voltage | | 1.15 | 1.25 | 1.35 | V | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.18 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.18 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -15.2 \text{ mA } (1)$ | V <sub>TT</sub> + 0.76 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 15.2 mA <i>(2)</i> | | | V <sub>TT</sub> – 0.76 | V | | Table 31. SS | Table 31. SSTL-3 Class I Specifications | | | | | | |-------------------|-----------------------------------------|-------------------------------|-------------------------|------------------|-------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> – 0.05 | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V | | $V_{REF}$ | Reference voltage | | 1.3 | 1.5 | 1.7 | V | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.2 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.2 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8 \text{ mA } (1)$ | V <sub>TT</sub> + 0.6 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (2) | | | V <sub>TT</sub> – 0.6 | V | | Table 32. SS | Table 32. SSTL-3 Class II Specifications | | | | | | |-------------------|------------------------------------------|-------------------------------------|-------------------------|------------------|-------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V | | V <sub>REF</sub> | Reference voltage | | 1.3 | 1.5 | 1.7 | V | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.2 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.2 | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -16 mA <i>(1)</i> | V <sub>TT</sub> + 0.8 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 16 mA (2) | | | V <sub>TT</sub> – 0.8 | V | | Table 33. HS | Table 33. HSTL Class I I/O Specifications | | | | | | |-------------------|-------------------------------------------|-------------------------------|-------------------------|------------------|-------------------------|-------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Units | | V <sub>CCIO</sub> | I/O supply voltage | | 1.71 | 1.8 | 1.89 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V | | V <sub>REF</sub> | Reference voltage | | 0.68 | 0.75 | 0.90 | V | | V <sub>IH</sub> | High-level input voltage | | V <sub>REF</sub> + 0.1 | | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8 \text{ mA } (1)$ | V <sub>CCIO</sub> - 0.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (2) | | | 0.4 | V | Figure 35. Synchronous Bidirectional Pin External Timing #### *Notes to Figure 35:* - (1) The output enable and input registers are LE registers in the LAB adjacent to the bidirectional pin. Use the "Output Enable Routing = Single-Pin" option in the Quartus II software to set the output enable register. - (2) Use the "Decrease Input Delay to Internal Cells = OFF" option in the Quartus II software to set the LAB-adjacent input register. This maintains a zero hold time for LAB-adjacent registers while giving a fast, position-independent setup time. Set "Decrease Input Delay to Internal Cells = ON" and move the input register farther away from the bidirectional pin for a faster setup time with zero hold time. The exact position where zero hold occurs with the minimum setup time varies with device density and speed grade. Tables 36 to 38 describes the $f_{MAX}$ timing parameters shown in Figure 32. Table 39 describes the functional timing parameters. | Table 36. APEX 20KC f <sub>MAX</sub> LE Timing Parameters | | | | |-----------------------------------------------------------|-------------------------------------|--|--| | Symbol | Parameter | | | | $t_{SU}$ | LE register setup time before clock | | | | $t_H$ | LE register hold time before clock | | | | $t_{CO}$ | LE register clock-to-output delay | | | | $t_{LUT}$ | LUT delay for data-in to data-out | | | | Table 37. APEX 20KC f <sub>MAX</sub> ESB Timing Parameters | | | | |------------------------------------------------------------|----------------------------------------------------------------------|--|--| | Symbol | Parameter | | | | t <sub>ESBARC</sub> | ESB asynchronous read cycle time | | | | t <sub>ESBSRC</sub> | ESB synchronous read cycle time | | | | t <sub>ESBAWC</sub> | ESB asynchronous write cycle time | | | | t <sub>ESBSWC</sub> | ESB synchronous write cycle time | | | | t <sub>ESBWASU</sub> | ESB write address setup time with respect to WE | | | | t <sub>ESBWAH</sub> | ESB write address hold time with respect to WE | | | | t <sub>ESBWDSU</sub> | ESB data setup time with respect to WE | | | | t <sub>ESBWDH</sub> | ESB data hold time with respect to WE | | | | t <sub>ESBRASU</sub> | ESB read address setup time with respect to RE | | | | t <sub>ESBRAH</sub> | ESB read address hold time with respect to RE | | | | t <sub>ESBWESU</sub> | ESB WE setup time before clock when using input register | | | | t <sub>ESBDATASU</sub> | ESB data setup time before clock when using input register | | | | t <sub>ESBWADDRSU</sub> | ESB write address setup time before clock when using input registers | | | | t <sub>ESBRADDRSU</sub> | ESB read address setup time before clock when using input registers | | | | t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers | | | | t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers | | | | t <sub>ESBDD</sub> | ESB data-in to data-out delay for RAM mode | | | | t <sub>PD</sub> | ESB macrocell input to non-registered output | | | | t <sub>PTERMSU</sub> | ESB macrocell register setup time before clock | | | | t <sub>PTERMCO</sub> | ESB macrocell register clock-to-output delay | | | | Table 38. APEX 20KC f <sub>MAX</sub> Routing Delays | | | |-----------------------------------------------------|-----------------------------------------------------|--| | Symbol | Parameter | | | t <sub>F1-4</sub> | Fan-out delay estimate using local interconnect | | | t <sub>F5-20</sub> | Fan-out delay estimate using MegaLab interconnect | | | t <sub>F20+</sub> | Fan-out delay estimate using FastTrack interconnect | | | Symbol | -7 Spee | d Grade | -8 Spee | d Grade | -9 Speed Grade | | Unit | |--------------------|---------|---------|---------|---------|----------------|-----|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>CH</sub> | 1.33 | | 1.66 | | 2.00 | | ns | | t <sub>CL</sub> | 1.33 | | 1.66 | | 2.00 | | ns | | t <sub>CLRP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>PREP</sub> | 0.20 | | 0.20 | | 0.20 | | ns | | t <sub>ESBCH</sub> | 1.33 | | 1.66 | | 2.00 | | ns | | t <sub>ESBCL</sub> | 1.33 | | 1.66 | | 2.00 | | ns | | t <sub>ESBWP</sub> | 1.05 | | 1.28 | | 1.44 | | ns | | t <sub>ESBRP</sub> | 0.87 | | 1.06 | | 1.19 | | ns | | Table 54. EP20K400C External Timing Parameters | | | | | | | | | | |------------------------------------------------|---------|----------|---------|----------|----------|------|----|--|--| | Symbol | -7 Spec | ed Grade | -8 Spec | ed Grade | -9 Speed | Unit | | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>INSU</sub> | 1.37 | | 1.52 | | 1.64 | | ns | | | | t <sub>INH</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | | t <sub>оитсо</sub> | 2.00 | 4.25 | 2.00 | 4.61 | 2.00 | 5.03 | ns | | | | t <sub>INSUPLL</sub> | 0.80 | | 0.91 | | - | | ns | | | | t <sub>INHPLL</sub> | 0.00 | | 0.00 | | - | | ns | | | | toutcopll | 0.50 | 2.27 | 0.50 | 2.55 | - | - | ns | | | | Symbol | -7 Speed Grade | | -8 Speed Grade | | -9 Speed Grade | | Unit | |-------------------------|----------------|------|----------------|------|----------------|------|------| | | Min | Max | Min | Max | Min | Max | | | t <sub>ESBARC</sub> | | 1.30 | | 1.51 | | 1.69 | ns | | t <sub>ESBSRC</sub> | | 2.35 | | 2.49 | | 2.72 | ns | | t <sub>ESBAWC</sub> | | 2.92 | | 3.46 | | 3.86 | ns | | t <sub>ESBSWC</sub> | | 3.05 | | 3.44 | | 3.85 | ns | | t <sub>ESBWASU</sub> | 0.45 | | 0.50 | | 0.54 | | ns | | t <sub>ESBWAH</sub> | 0.44 | | 0.50 | | 0.55 | | ns | | t <sub>ESBWDSU</sub> | 0.57 | | 0.63 | | 0.68 | | ns | | t <sub>ESBWDH</sub> | 0.44 | | 0.50 | | 0.55 | | ns | | t <sub>ESBRASU</sub> | 1.25 | | 1.43 | | 1.56 | | ns | | t <sub>ESBRAH</sub> | 0.00 | | 0.03 | | 0.11 | | ns | | t <sub>ESBWESU</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | t <sub>ESBDATASU</sub> | 2.01 | | 2.27 | | 2.45 | | ns | | t <sub>ESBWADDRSU</sub> | -0.20 | | -0.24 | | -0.28 | | ns | | t <sub>ESBRADDRSU</sub> | 0.02 | | 0.00 | | -0.02 | | ns | | t <sub>ESBDATACO1</sub> | | 1.09 | | 1.28 | | 1.43 | ns | | t <sub>ESBDATACO2</sub> | | 2.10 | | 2.52 | | 2.82 | ns | | t <sub>ESBDD</sub> | | 2.50 | | 2.97 | | 3.32 | ns | | $t_{PD}$ | | 1.48 | | 1.78 | | 2.00 | ns | | t <sub>PTERMSU</sub> | 0.58 | | 0.72 | | 0.81 | | ns | | t <sub>PTERMCO</sub> | | 1.10 | _ | 1.29 | _ | 1.45 | ns | | Table 58. EP20K600C f <sub>MAX</sub> Routing Delays | | | | | | | | | | |-----------------------------------------------------|---------|---------|---------|---------|---------|---------|------|--|--| | Symbol | -7 Spee | d Grade | -8 Spee | d Grade | -9 Spee | d Grade | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>F1-4</sub> | | 0.15 | | 0.16 | | 0.18 | ns | | | | t <sub>F5-20</sub> | | 0.94 | | 1.05 | | 1.20 | ns | | | | t <sub>F20+</sub> | | 1.76 | | 1.98 | | 2.23 | ns | | | | Table 63. EP20K1000C f <sub>MAX</sub> ESB Timing Microparameters | | | | | | | | | | |------------------------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|--| | Symbol | -7 Speed Grade | | -8 Speed Grade | | -9 Speed Grade | | Unit | | | | | Min | Max | Min | Max | Min | Max | | | | | t <sub>ESBARC</sub> | | 1.48 | | 1.57 | | 1.65 | ns | | | | t <sub>ESBSRC</sub> | | 2.36 | | 2.50 | | 2.73 | ns | | | | t <sub>ESBAWC</sub> | | 2.93 | | 3.46 | | 3.86 | ns | | | | t <sub>ESBSWC</sub> | | 3.08 | | 3.43 | | 3.83 | ns | | | | t <sub>ESBWASU</sub> | 0.51 | | 0.50 | | 0.52 | | ns | | | | t <sub>ESBWAH</sub> | 0.38 | | 0.51 | | 0.57 | | ns | | | | t <sub>ESBWDSU</sub> | 0.62 | | 0.62 | | 0.66 | | ns | | | | t <sub>ESBWDH</sub> | 0.38 | | 0.51 | | 0.57 | | ns | | | | t <sub>ESBRASU</sub> | 1.40 | | 1.47 | | 1.53 | | ns | | | | t <sub>ESBRAH</sub> | 0.00 | | 0.07 | | 0.18 | | ns | | | | t <sub>ESBWESU</sub> | 0.00 | | 0.00 | | 0.00 | | ns | | | | t <sub>ESBDATASU</sub> | 1.92 | | 2.19 | | 2.35 | | ns | | | | t <sub>ESBWADDRSU</sub> | -0.20 | | -0.28 | | -0.32 | | ns | | | | t <sub>ESBRADDRSU</sub> | 0.00 | | -0.03 | | -0.05 | | ns | | | | t <sub>ESBDATACO1</sub> | | 1.12 | | 1.30 | | 1.46 | ns | | | | t <sub>ESBDATACO2</sub> | | 2.11 | | 2.53 | | 2.84 | ns | | | | t <sub>ESBDD</sub> | | 2.56 | | 2.96 | | 3.30 | ns | | | | t <sub>PD</sub> | | 1.49 | | 1.79 | | 2.02 | ns | | | | t <sub>PTERMSU</sub> | 0.61 | | 0.69 | | 0.77 | | ns | | | | t <sub>PTERMCO</sub> | | 1.13 | | 1.32 | | 1.48 | ns | | | | Table 64. EP20K1000C f <sub>MAX</sub> Routing Delays | | | | | | | | | | | |------------------------------------------------------|------------------------------------|------|-----|----------|---------|------|----|--|--|--| | Symbol | mbol -7 Speed Grade -8 Speed Grade | | | ed Grade | -9 Spee | Unit | | | | | | | Min | Max | Min | Max | Min | Max | | | | | | t <sub>F1-4</sub> | | 0.15 | | 0.17 | | 0.19 | ns | | | | | t <sub>F5-20</sub> | | 1.13 | | 1.31 | | 1.50 | ns | | | | | t <sub>F20+</sub> | | 2.30 | | 2.71 | | 3.19 | ns | | | | Figure 39. APEX 20KC Device Packaging Ordering Information ### Revision History The information contained in the *APEX 20KC Programmable Logic Device Data Sheet* version 2.2 supersedes information published in previous versions. ### Version 2.2 The following changes were made to the APEX 20KC Programmable Logic Device Data Sheet version 2.2: - Updated Tables 1. - Updated notes in Tables 20. ### Version 2.1 The following changes were made to the *APEX 20KC Programmable Logic Device Data Sheet* version 2.1: - Removed figure on AC Test Conditions. - Updated conditions in Tables 40 and 41. - Added Tables 42 and 43. - Updated V<sub>OD</sub> in Table 27. - Added Figures 36 through 38. - Updated Tables 44 through 49. - Updated Tables 62 through 67. - Removed notes in Tables 44 through 67. - Various textual changes throughout the document. 101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: lit\_req@altera.com Copyright © 2002 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.