# E·XFL

# Intel - EP20K400CF672C8N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                    |
|--------------------------------|-------------------------------------------------------------|
| Number of LABs/CLBs            | 1664                                                        |
| Number of Logic Elements/Cells | 16640                                                       |
| Total RAM Bits                 | 212992                                                      |
| Number of I/O                  | 488                                                         |
| Number of Gates                | 1052000                                                     |
| Voltage - Supply               | 1.71V ~ 1.89V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 672-BBGA                                                    |
| Supplier Device Package        | 672-FBGA (27x27)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep20k400cf672c8n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Table 7. APEX 20KC Device Features (Part 2 of 2) |                                                 |  |  |
|--------------------------------------------------|-------------------------------------------------|--|--|
| Feature APEX 20KC Devices                        |                                                 |  |  |
| I/O standard support                             | 1.8-V, 2.5-V, 3.3-V, 5.0-V I/O                  |  |  |
|                                                  | 3.3-V PCI and PCI-X                             |  |  |
|                                                  | 3.3-V AGP                                       |  |  |
|                                                  | СТТ                                             |  |  |
|                                                  | GTL+                                            |  |  |
|                                                  | LVCMOS                                          |  |  |
|                                                  | LVTTL                                           |  |  |
|                                                  | True-LVDS <sup>™</sup> and LVPECL data pins (in |  |  |
|                                                  | EP20K400C and larger devices)                   |  |  |
|                                                  | LVDS and LVPECL clock pins (in all devices)     |  |  |
|                                                  | LVDS and LVPECL data pins up to 156 Mbps        |  |  |
|                                                  | (in EP20K200C devices)                          |  |  |
|                                                  | HSTL Class I                                    |  |  |
|                                                  | PCI-X                                           |  |  |
|                                                  | SSTL-2 Class I and II                           |  |  |
|                                                  | SSTL-3 Class I and II                           |  |  |
| Memory support                                   | CAM                                             |  |  |
|                                                  | Dual-port RAM                                   |  |  |
|                                                  | FIFO                                            |  |  |
|                                                  | RAM                                             |  |  |
|                                                  | ROM                                             |  |  |

All APEX 20KC devices are reconfigurable and are 100% tested prior to shipment. As a result, test vectors do not have to be generated for fault-coverage purposes. Instead, the designer can focus on simulation and design verification. In addition, the designer does not need to manage inventories of different application-specific integrated circuit (ASIC) designs; APEX 20KC devices can be configured on the board for the specific functionality required.

APEX 20KC devices are configured at system power-up with data stored in an Altera serial configuration device or provided by a system controller. Altera offers in-system programmability (ISP)-capable EPC16, EPC8, EPC4, EPC2, and EPC1 configuration devices and one-time programmable (OTP) EPC1 configuration devices, which configure APEX 20KC devices via a serial data stream. Moreover, APEX 20KC devices contain an optimized interface that permits microprocessors to configure APEX 20KC devices serially or in parallel, and synchronously or asynchronously. The interface also enables microprocessors to treat APEX 20KC devices as memory and configure the device by writing to a virtual memory location, making reconfiguration easy. After an APEX 20KC device has been configured, it can be reconfigured in-circuit by resetting the device and loading new data. Real-time changes can be made during system operation, enabling innovative reconfigurable computing applications.

APEX 20KC devices are supported by the Altera Quartus II development system, a single, integrated package that offers HDL and schematic design entry, compilation and logic synthesis, full simulation and worst-case timing analysis, SignalTap logic analysis, and device configuration. The Quartus II software runs on Windows-based PCs, Sun SPARCstations, and HP 9000 Series 700/800 workstations.

The Quartus II software provides NativeLink interfaces to other industrystandard PC- and UNIX workstation-based EDA tools. For example, designers can invoke the Quartus II software from within third-party design tools. Further, the Quartus II software contains built-in optimized synthesis libraries; synthesis tools can use these libraries to optimize designs for APEX 20KC devices. For example, the Synopsys Design Compiler library, supplied with the Quartus II development system, includes DesignWare functions optimized for the APEX 20KC architecture.

# Functional Description

APEX 20KC devices incorporate LUT-based logic, product-term-based logic, and memory into one device on an all-copper technology process. Signal interconnections within APEX 20KC devices (as well as to and from device pins) are provided by the FastTrack interconnect—a series of fast, continuous row and column channels that run the entire length and width of the device.

Each I/O pin is fed by an I/O element (IOE) located at the end of each row and column of the FastTrack interconnect. Each IOE contains a bidirectional I/O buffer and a register that can be used as either an input or output register to feed input, output, or bidirectional signals. When used with a dedicated clock pin, these registers provide exceptional performance. IOEs provide a variety of features, such as 3.3-V, 64-bit, 66-MHz PCI compliance; JTAG BST support; slew-rate control; and tri-state buffers. APEX 20KC devices offer enhanced I/O support, including support for 1.8-V I/O, 2.5-V I/O, LVCMOS, LVTTL, LVPECL, 3.3-V PCI, PCI-X, LVDS, GTL+, SSTL-2, SSTL-3, HSTL, CTT, and 3.3-V AGP I/O standards. The ESB can implement a variety of memory functions, including CAM, RAM, dual-port RAM, ROM, and FIFO functions. Embedding the memory directly into the die improves performance and reduces die area compared to distributed-RAM implementations. Moreover, the abundance of cascadable ESBs allows APEX 20KC devices to implement multiple wide memory blocks for high-density designs. The ESB's high speed ensures it can implement small memory blocks without any speed penalty. Additionally, designers can use the ESBs to create as many different-sized memory blocks as the system requires. Figure 1 shows an overview of the APEX 20KC device.



APEX 20KC devices provide four dedicated clock pins and four dedicated input pins that drive register control inputs. These signals ensure efficient distribution of high-speed, low-skew control signals, which use dedicated routing channels to provide short delays and low skews. Four of the dedicated inputs drive four global signals. These four global signals can also be driven by internal logic, providing an ideal solution for a clock divider or internally generated asynchronous clear signals with high fan-out. The dedicated clock pins featured on the APEX 20KC devices can also feed logic. The devices also feature ClockLock and ClockBoost clock management circuitry.

#### **Altera Corporation**

## **MegaLAB Structure**

APEX 20KC devices are constructed from a series of MegaLAB<sup>™</sup> structures. Each MegaLAB structure contains 16 logic array blocks (LABs), one ESB, and a MegaLAB interconnect, which routes signals within the MegaLAB structure. In EP20K1000C devices, MegaLAB structures contain 24 LABs. Signals are routed between MegaLAB structures and I/O pins via the FastTrack interconnect. In addition, edge LABs can be driven by I/O pins through the local interconnect. Figure 2 shows the MegaLAB structure.

Figure 2. MegaLAB Structure



# **Logic Array Block**

Each LAB consists of 10 LEs, the LEs' associated carry and cascade chains, LAB control signals, and the local interconnect. The local interconnect transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs. The Quartus II Compiler places associated logic within an LAB or adjacent LABs, allowing the use of a fast local interconnect for high performance. Figure 3 shows the APEX 20KC LAB.

APEX 20KC devices use an interleaved LAB structure. This structure allows each LE to drive two local interconnect areas, minimizing the use of the MegaLAB and FastTrack interconnect and providing higher performance and flexibility. Each LE can drive 29 other LEs through the fast local interconnect.



Figure 18. Deep Memory Block Implemented with Multiple ESBs

The ESB implements two forms of dual-port memory: read/write clock mode and input/output clock mode. The ESB can also be used for bidirectional, dual-port memory applications in which two ports read or write simultaneously. To implement this type of dual-port memory, two ESBs are used to support two simultaneous reads or writes.

The ESB can also use Altera megafunctions to implement dual-port RAM applications where both ports can read or write, as shown in Figure 19.





# Figure 25. APEX 20KC Bidirectional I/O Registers Notes (1), (2)



Figure 27 shows how a column IOE connects to the interconnect.

#### Figure 27. Column IOE Connection to the Interconnect



# **Dedicated Fast I/O Pins**

APEX 20KC devices incorporate an enhancement to support bidirectional pins with high internal fan-out such as PCI control signals. These pins are called dedicated fast I/O pins (FAST1, FAST2, FAST3, and FAST4) and replace dedicated inputs. These pins can be used for fast clock, clear, or high fan-out logic signal distribution. They also can drive out. The dedicated fast I/O pin data output and tri-state control are driven by local interconnect from the adjacent MegaLAB for high speed.

## Advanced I/O Standard Support

APEX 20KC IOEs support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, 3.3-V PCI, PCI-X, 3.3-V AGP, LVDS, LVPECL, GTL+, CTT, HSTL Class I, SSTL-3 Class I and II, and SSTL-2 Class I and II.



For more information on I/O standards supported by APEX 20KC devices, see *Application Note* 117 (*Using Selectable I/O Standards in Altera Devices*).

The APEX 20KC device contains eight I/O banks. In QFP packages, the banks are linked to form four I/O banks. The I/O banks directly support all standards except LVDS and LVPECL. All I/O banks can support LVDS and LVPECL at up to 156 Mbps per channel with the addition of external resistors. In addition, one block within a bank contains circuitry to support high-speed True-LVDS and LVPECL inputs, and another block within a bank supports high-speed True-LVDS and LVPECL outputs. The LVDS blocks support all of the I/O standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Each bank can also use a separate V<sub>REF</sub> level so that each bank can support any of the terminated standards (such as SSTL-3) independently. Within a bank, any one of the terminated standards can be supported. EP20K400C and larger APEX 20KC devices support the LVDS interface for data pins (EP20K200C devices support LVDS clock pins, but not data pins). EP20K400C and EP20K600C devices support LVDS for data pins at up to 840 Mbps per channel. EP20K1000C devices support LVDS on 16 channels at up to 750 Mbps.

Each bank can support multiple standards with the same VCCIO for output pins. Each bank can support one voltage-referenced I/O standard, but it can support multiple I/O standards with the same VCCIO voltage level. For example, when VCCIO is 3.3 V, a bank can support LVTTL, LVCMOS, 3.3-V PCI, and SSTL-3 for inputs and outputs.

When the LVDS banks are not used for the LVDS I/O standard, they support all of the other I/O standards. Figure 28 shows the arrangement of the APEX 20KC I/O banks.

#### Clock Multiplication

The APEX 20KC ClockBoost circuit can multiply or divide clocks by a programmable number. The clock can be multiplied by  $m/(n \times k)$ , where m and k range from 2 to 160 and n ranges from 1 to 16. Clock multiplication and division can be used for time-domain multiplexing and other functions, which can reduce design LE requirements.

#### Clock Phase & Delay Adjustment

The APEX 20KC ClockShift feature allows the clock phase and delay to be adjusted. The clock phase can be adjusted by 90° steps. The clock delay can be adjusted to increase or decrease the clock delay by an arbitrary amount, up to one clock period.

#### LVDS Support

All APEX 20KC devices support differential LVDS buffers on the input and output clock signals that interface with external devices. This is controlled in the Quartus II software by assigning the clock pins with an LVDS I/O standard assignment.

Two high-speed PLLs are designed to support the LVDS interface. When using LVDS, the I/O clock runs at a slower rate than the data transfer rate. Thus, PLLs are used to multiply the I/O clock internally to capture the LVDS data. For example, an I/O clock may run at 105 MHz to support 840 Mbps LVDS data transfer. In this example, the PLL multiplies the incoming clock by eight to support the high-speed data transfer. You can use PLLs in EP20K400C and larger devices for high-speed LVDS interfacing.

#### Lock Signals

The APEX 20KC ClockLock circuitry supports individual LOCK signals. The LOCK signal drives high when the ClockLock circuit has locked onto the input clock. The LOCK signals are optional for each ClockLock circuit; when not used, they are I/O pins.

### ClockLock & ClockBoost Timing Parameters

For the ClockLock and ClockBoost circuitry to function properly, the incoming clock must meet certain requirements. If these specifications are not met, the circuitry may not lock onto the incoming clock, which generates an erroneous clock within the device. The clock generated by the ClockLock and ClockBoost circuitry must also meet certain specifications. If the incoming clock meets these requirements during configuration, the APEX 20KC ClockLock and ClockBoost circuitry will lock onto the clock during configuration. The circuit will be ready for use immediately after configuration. In APEX 20KC devices, the clock input standard is programmable, so the PLL cannot respond to the clock until the device is configured. The PLL locks onto the input clock as soon as configuration is complete. Figure 29 shows the incoming and generated clock specifications.



For more information on ClockLock and ClockBoost circuitry, see *Application Note* 115: Using the ClockLock and ClockBoost PLL Features in APEX Devices.

#### Figure 29. Specifications for the Incoming & Generated Clocks

The  $t_l$  parameter refers to the nominal input clock period; the  $t_0$  parameter refers to the nominal output clock period.



#### Note to Figure 29:

(1) Rise and fall times are measured from 10% to 90%.

The APEX 20KC device instruction register length is 10 bits. The APEX 20KC device USERCODE register length is 32 bits. Tables 14 and 15 show the boundary-scan register length and device IDCODE information for APEX 20KC devices.

| Table 14. APEX 20KC Boundary-Scan Register Length |                               |  |  |
|---------------------------------------------------|-------------------------------|--|--|
| Device                                            | Boundary-Scan Register Length |  |  |
| EP20K200C                                         | 1,164                         |  |  |
| EP20K400C                                         | 1,506                         |  |  |
| EP20K600C                                         | 1,806                         |  |  |
| EP20K1000C                                        | 2,190                         |  |  |

| Table 15. 32-Bit APEX 20KC Device IDCODE |                      |                       |                                    |                         |  |
|------------------------------------------|----------------------|-----------------------|------------------------------------|-------------------------|--|
| Device                                   | IDCODE (32 Bits) (1) |                       |                                    |                         |  |
|                                          | Version<br>(4 Bits)  | Part Number (16 Bits) | Manufacturer<br>Identity (11 Bits) | <b>1 (1 Bit)</b><br>(2) |  |
| EP20K200C                                | 0000                 | 1000 0010 0000 0000   | 000 0110 1110                      | 1                       |  |
| EP20K400C                                | 0000                 | 1000 0100 0000 0000   | 000 0110 1110                      | 1                       |  |
| EP20K600C                                | 0000                 | 1000 0110 0000 0000   | 000 0110 1110                      | 1                       |  |
| EP20K1000C                               | 0000                 | 1001 0000 0000 0000   | 000 0110 1110                      | 1                       |  |

#### Notes to Table 15:

(1) The most significant bit (MSB) is on the left.

(2) The IDCODE's least significant bit (LSB) is always 1.

Figure 30 shows the timing requirements for the JTAG signals.



Figure 30. APEX 20KC JTAG Waveforms

Table 16 shows the JTAG timing parameters and values for APEX 20KC devices.

| Table 16. APEX 20KC JTAG Timing Parameters & Values |                                                |     |     |      |  |
|-----------------------------------------------------|------------------------------------------------|-----|-----|------|--|
| Symbol                                              | Parameter                                      | Min | Max | Unit |  |
| t <sub>JCP</sub>                                    | TCK clock period                               | 100 |     | ns   |  |
| t <sub>JCH</sub>                                    | TCK clock high time                            | 50  |     | ns   |  |
| t <sub>JCL</sub>                                    | TCK clock low time                             | 50  |     | ns   |  |
| t <sub>JPSU</sub>                                   | JTAG port setup time                           | 20  |     | ns   |  |
| t <sub>JPH</sub>                                    | JTAG port hold time                            | 45  |     | ns   |  |
| t <sub>JPCO</sub>                                   | JTAG port clock to output                      |     | 25  | ns   |  |
| t <sub>JPZX</sub>                                   | JTAG port high impedance to valid output       |     | 25  | ns   |  |
| t <sub>JPXZ</sub>                                   | JTAG port valid output to high impedance       |     | 25  | ns   |  |
| t <sub>JSSU</sub>                                   | Capture register setup time                    | 20  |     | ns   |  |
| t <sub>JSH</sub>                                    | Capture register hold time                     | 45  |     | ns   |  |
| t <sub>JSCO</sub>                                   | Update register clock to output                |     | 35  | ns   |  |
| t <sub>JSZX</sub>                                   | Update register high impedance to valid output |     | 35  | ns   |  |
| t <sub>JSXZ</sub>                                   | Update register valid output to high impedance |     | 35  | ns   |  |

For more information, see the following documents:

*Application Note 39 (IEEE Std. 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices)* 

#### Jam Programming & Test Language Specification

**Generic Testing** 

Each APEX 20KC device is functionally tested. Complete testing of each configurable SRAM bit and all logic functionality ensures 100% yield. AC test measurements for APEX 20KC devices are made under conditions equivalent to those defined in the "Timing Model" section on page 65. Multiple test patterns can be used to configure devices during all stages of the production flow. AC test criteria include:

- Power supply transients can affect AC measurements.
- Simultaneous transitions of multiple outputs should be avoided for accurate measurement.
- Threshold tests must not be performed under AC conditions.
- Large-amplitude, fast-ground-current transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result.

# Operating Conditions

Tables 17 through 20 provide information on absolute maximum ratings, recommended operating conditions, DC operating conditions, and capacitance for 1.8-V APEX 20KC devices.

| Table 17. APEX 20KC Device Absolute Maximum Ratings Note (1) |                            |                                  |      |     |      |
|--------------------------------------------------------------|----------------------------|----------------------------------|------|-----|------|
| Symbol                                                       | Parameter                  | Conditions                       | Min  | Max | Unit |
| V <sub>CCINT</sub>                                           | Supply voltage             | With respect to ground (2)       | -0.5 | 2.5 | V    |
| V <sub>CCIO</sub>                                            |                            |                                  | -0.5 | 4.6 | V    |
| VI                                                           | DC input voltage           |                                  | -0.5 | 4.6 | V    |
| I <sub>OUT</sub>                                             | DC output current, per pin |                                  | -25  | 25  | mA   |
| T <sub>STG</sub>                                             | Storage temperature        | No bias                          | -65  | 150 | °C   |
| T <sub>AMB</sub>                                             | Ambient temperature        | Under bias                       | -65  | 135 | °C   |
| ТJ                                                           | Junction temperature       | PQFP, RQFP, TQFP, and BGA        |      | 135 | °C   |
|                                                              |                            | packages, under bias             |      |     |      |
|                                                              |                            | Ceramic PGA packages, under bias |      | 150 | °C   |

| Table 22. LVCMOS I/O Specifications |                              |                                                                  |                         |                         |       |
|-------------------------------------|------------------------------|------------------------------------------------------------------|-------------------------|-------------------------|-------|
| Symbol                              | Parameter                    | Conditions                                                       | Minimum                 | Maximum                 | Units |
| V <sub>CCIO</sub>                   | Power supply voltage range   |                                                                  | 3.0                     | 3.6                     | V     |
| V <sub>IH</sub>                     | High-level input<br>voltage  |                                                                  | 2.0                     | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                     | Low-level input<br>voltage   |                                                                  | -0.3                    | 0.8                     | V     |
| I <sub>I</sub>                      | Input pin leakage<br>current | V <sub>IN</sub> = 0 V or 3.3 V                                   | -10                     | 10                      | μA    |
| V <sub>OH</sub>                     | High-level output<br>voltage | V <sub>CCIO</sub> = 3.0 V<br>I <sub>OH</sub> = -0.1 mA (1)       | V <sub>CCIO</sub> – 0.2 |                         | V     |
| V <sub>OL</sub>                     | Low-level output<br>voltage  | V <sub>CCIO</sub> = 3.0 V<br>I <sub>OL</sub> = 0.1 mA <i>(2)</i> |                         | 0.2                     | V     |

| Table 23. 2.5-V I/O Specifications |                              |                                     |         |                         |       |
|------------------------------------|------------------------------|-------------------------------------|---------|-------------------------|-------|
| Symbol                             | Parameter                    | Conditions                          | Minimum | Maximum                 | Units |
| V <sub>CCIO</sub>                  | Output supply voltage        |                                     | 2.375   | 2.625                   | V     |
| V <sub>IH</sub>                    | High-level input voltage     |                                     | 1.7     | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                    | Low-level input voltage      |                                     | -0.3    | 0.8                     | V     |
| I <sub>I</sub>                     | Input pin leakage<br>current | V <sub>IN</sub> = 0 V or 3.3 V      | -10     | 10                      | μA    |
| V <sub>OH</sub>                    | High-level output            | I <sub>OH</sub> = -0.1 mA (1)       | 2.1     |                         | V     |
|                                    | voltage                      | I <sub>OH</sub> = -1 mA (1)         | 2.0     |                         | V     |
|                                    |                              | $I_{OH} = -2 \text{ mA} (1)$        | 1.7     |                         | V     |
| V <sub>OL</sub>                    | Low-level output             | I <sub>OL</sub> = 0.1 mA <i>(2)</i> |         | 0.2                     | V     |
|                                    | voltage                      | I <sub>OL</sub> = 1 mA <i>(2)</i>   |         | 0.4                     | V     |
|                                    |                              | I <sub>OL</sub> = 2 mA <i>(2)</i>   |         | 0.7                     | V     |

| Table 32. SSTL-3 Class II Specifications |                           |                                    |                         |                  |                         |       |
|------------------------------------------|---------------------------|------------------------------------|-------------------------|------------------|-------------------------|-------|
| Symbol                                   | Parameter                 | Conditions                         | Minimum                 | Typical          | Maximum                 | Units |
| V <sub>CCIO</sub>                        | I/O supply voltage        |                                    | 3.0                     | 3.3              | 3.6                     | V     |
| V <sub>TT</sub>                          | Termination voltage       |                                    | V <sub>REF</sub> - 0.05 | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V     |
| V <sub>REF</sub>                         | Reference voltage         |                                    | 1.3                     | 1.5              | 1.7                     | V     |
| V <sub>IH</sub>                          | High-level input voltage  |                                    | V <sub>REF</sub> + 0.2  |                  | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                          | Low-level input voltage   |                                    | -0.3                    |                  | V <sub>REF</sub> - 0.2  | V     |
| V <sub>OH</sub>                          | High-level output voltage | I <sub>OH</sub> = -16 mA (1)       | V <sub>TT</sub> + 0.8   |                  |                         | V     |
| V <sub>OL</sub>                          | Low-level output voltage  | I <sub>OL</sub> = 16 mA <i>(2)</i> |                         |                  | V <sub>TT</sub> – 0.8   | V     |

| Table 33. HSTL Class I I/O Specifications |                            |                             |                         |                  |                         |       |
|-------------------------------------------|----------------------------|-----------------------------|-------------------------|------------------|-------------------------|-------|
| Symbol                                    | Parameter                  | Conditions                  | Minimum                 | Typical          | Maximum                 | Units |
| V <sub>CCIO</sub>                         | I/O supply voltage         |                             | 1.71                    | 1.8              | 1.89                    | V     |
| V <sub>TT</sub>                           | Termination voltage        |                             | $V_{REF} - 0.05$        | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V     |
| V <sub>REF</sub>                          | Reference voltage          |                             | 0.68                    | 0.75             | 0.90                    | V     |
| V <sub>IH</sub>                           | High-level input voltage   |                             | V <sub>REF</sub> + 0.1  |                  | V <sub>CCIO</sub> + 0.3 | V     |
| V <sub>IL</sub>                           | Low-level input<br>voltage |                             | -0.3                    |                  | V <sub>REF</sub> – 0.1  | V     |
| V <sub>OH</sub>                           | High-level output voltage  | I <sub>OH</sub> = -8 mA (1) | V <sub>CCIO</sub> – 0.4 |                  |                         | V     |
| V <sub>OL</sub>                           | Low-level output voltage   | I <sub>OL</sub> = 8 mA (2)  |                         |                  | 0.4                     | V     |

#### **Altera Corporation**





Note to Figure 31:

(1) These are transient (AC) currents.

| Table 37. APEX 20KC f <sub>MAX</sub> ESB Timing Parameters |  |  |  |  |
|------------------------------------------------------------|--|--|--|--|
|                                                            |  |  |  |  |

Г

| Symbol                  | Parameter                                                            |  |  |
|-------------------------|----------------------------------------------------------------------|--|--|
| t <sub>ESBARC</sub>     | ESB asynchronous read cycle time                                     |  |  |
| t <sub>ESBSRC</sub>     | ESB synchronous read cycle time                                      |  |  |
| t <sub>ESBAWC</sub>     | ESB asynchronous write cycle time                                    |  |  |
| t <sub>ESBSWC</sub>     | ESB synchronous write cycle time                                     |  |  |
| t <sub>ESBWASU</sub>    | ESB write address setup time with respect to WE                      |  |  |
| t <sub>ESBWAH</sub>     | ESB write address hold time with respect to WE                       |  |  |
| t <sub>ESBWDSU</sub>    | ESB data setup time with respect to WE                               |  |  |
| t <sub>ESBWDH</sub>     | ESB data hold time with respect to WE                                |  |  |
| t <sub>ESBRASU</sub>    | ESB read address setup time with respect to RE                       |  |  |
| t <sub>ESBRAH</sub>     | ESB read address hold time with respect to RE                        |  |  |
| t <sub>ESBWESU</sub>    | ESB WE setup time before clock when using input register             |  |  |
| t <sub>ESBDATASU</sub>  | ESB data setup time before clock when using input register           |  |  |
| t <sub>ESBWADDRSU</sub> | ESB write address setup time before clock when using input registers |  |  |
| t <sub>ESBRADDRSU</sub> | ESB read address setup time before clock when using input registers  |  |  |
| t <sub>ESBDATACO1</sub> | ESB clock-to-output delay when using output registers                |  |  |
| t <sub>ESBDATACO2</sub> | ESB clock-to-output delay without output registers                   |  |  |
| t <sub>ESBDD</sub>      | ESB data-in to data-out delay for RAM mode                           |  |  |
| t <sub>PD</sub>         | ESB macrocell input to non-registered output                         |  |  |
| t <sub>PTERMSU</sub>    | ESB macrocell register setup time before clock                       |  |  |
| t <sub>PTERMCO</sub>    | ESB macrocell register clock-to-output delay                         |  |  |

# Table 38. APEX 20KC f<sub>MAX</sub> Routing Delays

| Symbol             | Parameter                                           |  |  |  |  |  |
|--------------------|-----------------------------------------------------|--|--|--|--|--|
| t <sub>F1-4</sub>  | Fan-out delay estimate using local interconnect     |  |  |  |  |  |
| t <sub>F5-20</sub> | Fan-out delay estimate using MegaLab interconnect   |  |  |  |  |  |
| t <sub>F20+</sub>  | Fan-out delay estimate using FastTrack interconnect |  |  |  |  |  |

| Table 39. APEX 20KC Minimum Pulse Width Timing Parameters |                                        |  |  |  |  |  |
|-----------------------------------------------------------|----------------------------------------|--|--|--|--|--|
| Symbol                                                    | Parameter                              |  |  |  |  |  |
| t <sub>CH</sub>                                           | Minimum clock high time from clock pin |  |  |  |  |  |
| t <sub>CL</sub>                                           | Minimum clock low time from clock pin  |  |  |  |  |  |
| t <sub>CLRP</sub>                                         | LE clear pulse width                   |  |  |  |  |  |
| t <sub>PREP</sub>                                         | LE preset pulse width                  |  |  |  |  |  |
| t <sub>ESBCH</sub>                                        | Clock high time                        |  |  |  |  |  |
| t <sub>ESBCL</sub>                                        | Clock low time                         |  |  |  |  |  |
| t <sub>ESBWP</sub>                                        | Write pulse width                      |  |  |  |  |  |
| t <sub>ESBRP</sub>                                        | Read pulse width                       |  |  |  |  |  |

Tables 40 and 41 describe APEX 20KC external timing parameters. The timing values for these pin-to-pin delays are reported for all pins using the 3.3-V LVTTL I/O standard.

| Table 40. APEX 20KC External Timing Parameters Note (1) |                                                                 |            |  |  |  |
|---------------------------------------------------------|-----------------------------------------------------------------|------------|--|--|--|
| Symbol                                                  | Clock Parameter                                                 | Conditions |  |  |  |
| t <sub>INSU</sub>                                       | Setup time with global clock at IOE register                    |            |  |  |  |
| t <sub>INH</sub>                                        | Hold time with global clock at IOE register                     |            |  |  |  |
| t <sub>оитсо</sub>                                      | Clock-to-output delay with global clock at IOE output register  | (2)        |  |  |  |
| t <sub>INSUPLL</sub>                                    | Setup time with PLL clock at IOE input register                 |            |  |  |  |
| t <sub>INHPLL</sub>                                     | Hold time with PLL clock at IOE input register                  |            |  |  |  |
| t <sub>OUTCOPLL</sub>                                   | Clock-to-output delay with PLL clock at IOE output register (2) |            |  |  |  |

| Table 53. EP20K400C Minimum Pulse Width Timing Parameters |                |     |                |     |                |     |      |  |
|-----------------------------------------------------------|----------------|-----|----------------|-----|----------------|-----|------|--|
| Symbol                                                    | -7 Speed Grade |     | -8 Speed Grade |     | -9 Speed Grade |     | Unit |  |
|                                                           | Min            | Max | Min            | Max | Min            | Max |      |  |
| t <sub>CH</sub>                                           | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>CL</sub>                                           | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>CLRP</sub>                                         | 0.20           |     | 0.20           |     | 0.20           |     | ns   |  |
| t <sub>PREP</sub>                                         | 0.20           |     | 0.20           |     | 0.20           |     | ns   |  |
| t <sub>ESBCH</sub>                                        | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>ESBCL</sub>                                        | 1.33           |     | 1.66           |     | 2.00           |     | ns   |  |
| t <sub>ESBWP</sub>                                        | 1.05           |     | 1.28           |     | 1.44           |     | ns   |  |
| t <sub>ESBRP</sub>                                        | 0.87           |     | 1.06           |     | 1.19           |     | ns   |  |

| Table 54. EP20K400C External Timing Parameters |                |      |                |      |                |      |      |  |
|------------------------------------------------|----------------|------|----------------|------|----------------|------|------|--|
| Symbol                                         | -7 Speed Grade |      | -8 Speed Grade |      | -9 Speed Grade |      | Unit |  |
|                                                | Min            | Max  | Min            | Max  | Min            | Max  |      |  |
| t <sub>INSU</sub>                              | 1.37           |      | 1.52           |      | 1.64           |      | ns   |  |
| t <sub>INH</sub>                               | 0.00           |      | 0.00           |      | 0.00           |      | ns   |  |
| t <sub>оитсо</sub>                             | 2.00           | 4.25 | 2.00           | 4.61 | 2.00           | 5.03 | ns   |  |
| t <sub>INSUPLL</sub>                           | 0.80           |      | 0.91           |      | -              |      | ns   |  |
| tINHPLL                                        | 0.00           |      | 0.00           |      | -              |      | ns   |  |
| t <sub>OUTCOPLL</sub>                          | 0.50           | 2.27 | 0.50           | 2.55 | -              | -    | ns   |  |