Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D-4-!I- | | |---------------------------|------------------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | C166SV2 | | Core Size | 16-Bit | | peed | 20MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, SPI, UART/USART | | eripherals | PWM, WDT | | lumber of I/O | 99 | | Program Memory Size | 256KB (256K x 8) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 12K x 8 | | oltage - Supply (Vcc/Vdd) | 2.35V ~ 2.7V | | ata Converters | A/D 12x8/10b | | Scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | Nounting Type | Surface Mount | | ackage / Case | 144-LQFP | | upplier Device Package | PG-TQFP-144-7 | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/saf-xc161cs-32f20f-bb-a | ### **Table of Contents** # **Table of Contents** | 1 | Summary of Features | |-----------------|--------------------------------------------------------| | <b>2</b><br>2.1 | General Device Information | | 2.2 | Pin Configuration and Definition | | 3 | Functional Description | | 3.1 | Memory Subsystem and Organization | | 3.2 | External Bus Controller | | 3.3 | Central Processing Unit (CPU) | | 3.4 | Interrupt System | | 3.5 | On-Chip Debug Support (OCDS) | | 3.6 | Capture/Compare Units (CAPCOM1/2) | | 3.7 | General Purpose Timer (GPT12E) Unit | | 3.8 | Real Time Clock 39 | | 3.9 | A/D Converter 4 | | 3.10 | Asynchronous/Synchronous Serial Interfaces (ASC0/ASC1) | | 3.11 | High Speed Synchronous Serial Channels (SSC0/SSC1) 4 | | 3.12 | TwinCAN Module | | 3.13 | IIC Bus Module | | 3.14 | Watchdog Timer | | 3.15 | Clock Generation | | 3.16<br>3.17 | Parallel Ports | | 3.17<br>3.18 | Power Management | | 3.10 | Instruction Set Summary | | 4 | Electrical Parameters 55 | | 4.1 | General Parameters 5 | | 4.2 | DC Parameters | | 4.3 | Analog/Digital Converter Parameters | | 4.4 | AC Parameters | | 4.4.1 | Definition of Internal Timing | | 4.4.2 | On-chip Flash Operation | | 4.4.3 | External Clock Drive XTAL1 70 | | 4.4.4 | Testing Waveforms | | 4.4.5 | External Bus Timing | | 5 | Package and Reliability | | 5.1 | Packaging | | 5.2 | Flash Memory Parameters8 | Table 2 Pin Definitions and Functions (cont'd) | Sym-<br>bol | Pin<br>Num. | Input<br>Outp. | Function | | | | | | |-------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | P2 | | IO | programme<br>state) or ou | Port 2 is an 8-bit bidirectional I/O port. Each pin can be programmed for input (output driver in high-impedance state) or output (configurable as push/pull or open drain driver). The input threshold of Port 2 is selectable (standard or special) | | | | | | | | | The following Port 2 pins also serve for alternate functions: | | | | | | | P2.8 | 49 | I/O<br>I | CC8IO<br>EX0IN | CAPCOM1: CC8 Capture Inp./Compare Output, Fast External Interrupt 0 Input (default pin) | | | | | | P2.9 | 50 | I/O | CC9IO<br>EX1IN | CAPCOM1: CC9 Capture Inp./Compare Output, Fast External Interrupt 1 Input (default pin) | | | | | | P2.10 | 51 | I/O | CC10IO<br>EX2IN | CAPCOM1: CC10 Capture Inp./Compare Outp.,<br>Fast External Interrupt 2 Input (default pin) | | | | | | P2.11 | 52 | I/O | CC11IO<br>EX3IN | CAPCOM1: CC11 Capture Inp./Compare Outp., Fast External Interrupt 3 Input (default pin) | | | | | | P2.12 | 53 | i/O | CC12IO<br>EX4IN | CAPCOM1: CC12 Capture Inp./Compare Outp., Fast External Interrupt 4 Input (default pin) | | | | | | P2.13 | 54 | i/O | CC13IO<br>EX5IN | CAPCOM1: CC13 Capture Inp./Compare Outp., Fast External Interrupt 5 Input (default pin) | | | | | | P2.14 | 55 | i/O | CC14IO<br>EX6IN | CAPCOM1: CC14 Capture Inp./Compare Outp., Fast External Interrupt 6 Input (default pin) | | | | | | P2.15 | 56 | I/O<br>I | CC15IO<br>EX7IN<br>T7IN | CAPCOM1: CC15 Capture Inp./Compare Outp.,<br>Fast External Interrupt 7 Input (default pin),<br>CAPCOM2: Timer T7 Count Input | | | | | | TRST | 57 | I | Test-System Reset Input. For normal system operation, pin TRST should be held low. A high level at this pin at the rising edge of RSTIN activates the XC164CM's debug system. In this case, pin TRST must be driven low once to reset the debug system. | | | | | | Table 2 Pin Definitions and Functions (cont'd) | Sym-<br>bol | Pin<br>Num. | Input<br>Outp. | Function | | | | | |--------------------------------------------------|----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PORT0 POL.0 - POL.7, POH.0, POH.1, POH.2 - POH.7 | 95 -<br>102,<br>105,<br>106,<br>111 -<br>116 | IO | PORT0 consists of the two 8-bit bidirectional I/O ports P0L and P0H. Each pin can be programmed for input (output driver in high-impedance state) or output. In case of an external bus configuration, PORT0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes. Demultiplexed bus modes: 8-bit data bus: P0H = I/O, P0L = D7 - D0 16-bit data bus: P0H = D15 - D8, P0L = D7 - D0 Multiplexed bus modes: 8-bit data bus: P0H = A15 - A8, P0L = AD7 - AD0 16-bit data bus: P0H = AD15 - AD8, P0L = AD7 - AD0 Note: At the end of an external reset (EA = 0) PORT0 also may input configuration values. | | | | | | PORT1 | | IO | PORT1 consists of the two 8-bit bidirectional I/O ports P1L and P1H. Each pin can be programmed for input (output driver in high-impedance state) or output. PORT1 is used as the 16-bit address bus (A) in demultiplexed bus modes (also after switching from a demultiplexed to a multiplexed bus mode). The following PORT1 pins also serve for alt. functions: | | | | | | P1L.0 -<br>P1L.6 | 117 -<br>123 | 0 | (A0-6) | Address output only | | | | | P1L.7<br>P1H.0 | 124<br>127 | I/O<br>I/O | CC22IO<br>CC23IO<br>EX0IN | CAPCOM2: CC22 Capture Inp./Compare Outp. CAPCOM2: CC23 Capture Inp./Compare Outp., Fast External Interrupt 0 Input (alternate pin B) | | | | | P1H.1<br>P1H.2<br>P1H.3 | 128<br>129<br>130 | I/O<br>I/O<br>I/O | MRST1<br>MTSR1<br>SCLK1<br>EX0IN | SSC1 Master-Receive/Slave-Transmit In/Outp. SSC1 Master-Transmit/Slave-Receive Out/Inp. SSC1 Master Clock Output/Slave Clock Input, Fast External Interrupt 0 Input (alternate pin A) | | | | | P1H.4<br>P1H.5<br>P1H.6<br>P1H.7 | 131<br>132<br>133<br>134 | I/O<br>I/O<br>I/O<br>I/O | CC24IO<br>CC25IO<br>CC26IO<br>CC27IO | CAPCOM2: CC24 Capture Inp./Compare Outp. CAPCOM2: CC25 Capture Inp./Compare Outp. CAPCOM2: CC26 Capture Inp./Compare Outp. CAPCOM2: CC27 Capture Inp./Compare Outp. | | | | Table 2 Pin Definitions and Functions (cont'd) | Sym-<br>bol | Pin<br>Num. | Input<br>Outp. | Function | |----------------|-----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTAL2<br>XTAL1 | 137<br>138 | OI | XTAL2: Output of the main oscillator amplifier circuit XTAL1: Input to the main oscillator amplifier and input to the internal clock generator To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed. Note: Input pin XTAL1 belongs to the core voltage domain. | | | | | Therefore, input voltages must be within the range defined for $V_{\mathrm{DDI}}$ . | | XTAL3<br>XTAL4 | 140<br>141 | 0 | <ul> <li>XTAL3: Input to the auxiliary (32-kHz) oscillator amplifier</li> <li>XTAL4: Output of the auxiliary (32-kHz) oscillator amplifier circuit</li> <li>To clock the device from an external source, drive XTAL3, while leaving XTAL4 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed.</li> </ul> | | | | | Note: Input pin XTAL3 belongs to the core voltage domain. Therefore, input voltages must be within the range defined for $V_{\rm DDI}$ . | | RSTIN | 142 | | Reset Input with Schmitt-Trigger characteristics. A low-level at this pin while the oscillator is running resets the XC161. A spike filter suppresses input pulses < 10 ns. Input pulses > 100 ns safely pass the filter. The minimum duration for a safe recognition should be 100 ns + 2 CPU clock cycles. Note: The reset duration must be sufficient to let the hardware configuration signals settle. External circuitry must guarantee low-level at the | | | | | RSTIN pin at least until both power supply voltages have reached the operating range. | | BRK<br>OUT | 143 | О | Debug System: Break Out | | BRKIN | 144 | I | Debug System: Break In | | NC | 1, 2,<br>107 -<br>110 | - | No connection. It is recommended not to connect these pins to the PCB. | Table 2 Pin Definitions and Functions (cont'd) | Sym-<br>bol | Pin<br>Num. | Input<br>Outp. | Function | |-----------------------|--------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\overline{V_{AREF}}$ | 41 | _ | Reference voltage for the A/D converter. | | $V_{AGND}$ | 42 | _ | Reference ground for the A/D converter. | | $V_{DDI}$ | 48, 78,<br>135 | _ | Digital Core Supply Voltage (On-Chip Modules): +2.5 V during normal operation and idle mode. Please refer to the Operating Conditions. | | $V_{DDP}$ | 6, 20,<br>28, 58,<br>88,<br>103,<br>125 | - | Digital Pad Supply Voltage (Pin Output Drivers): +5 V during normal operation and idle mode. Please refer to the Operating Conditions. | | $V_{\rm SSI}$ | 47, 79,<br>136,<br>139 | _ | $\begin{array}{c} \textbf{Digital Ground} \\ \textbf{Connect decoupling capacitors to adjacent } V_{\text{DD}}/V_{\text{SS}} \ \text{pin pairs} \\ \textbf{as close as possible to the pins.} \end{array}$ | | $V_{\rm SSP}$ | 5, 19,<br>27, 35,<br>36, 37,<br>38, 89,<br>104,<br>126 | _ | All $V_{\rm SS}$ pins must be connected to the ground-line or ground-plane. | <sup>1)</sup> The CAN interface lines are assigned to ports P4, P7, and P9 under software control. ## 3 Functional Description The architecture of the XC161 combines advantages of RISC, CISC, and DSP processors with an advanced peripheral subsystem in a very well-balanced way. In addition, the on-chip memory blocks allow the design of compact systems-on-silicon with maximum performance (computing, control, communication). The on-chip memory blocks (program code-memory and SRAM, dual-port RAM, data SRAM) and the set of generic peripherals are connected to the CPU via separate buses. Another bus, the LXBus, connects additional on-chip resources as well as external resources (see **Figure 3**). This bus structure enhances the overall system performance by enabling the concurrent operation of several subsystems of the XC161. The following block diagram gives an overview of the different on-chip components and of the advanced, high bandwidth internal bus structure of the XC161. Figure 3 Block Diagram - 4) The Emulation PSRAM (EPSRAM) realizes a 2<sup>nd</sup> access path to the PSRAM with a different timing. - 5) Several pipeline optimizations are not active within the external IO area. This is necessary to control external peripherals properly. #### 3.2 External Bus Controller All of the external memory accesses are performed by a particular on-chip External Bus Controller (EBC). It can be programmed either to Single Chip Mode when no external memory is required, or to one of four different external memory access modes<sup>1)</sup>, which are as follows: - 16 ... 24-bit Addresses, 16-bit Data, Demultiplexed - 16 ... 24-bit Addresses, 16-bit Data, Multiplexed - 16 ... 24-bit Addresses, 8-bit Data, Multiplexed - 16 ... 24-bit Addresses, 8-bit Data, Demultiplexed In the demultiplexed bus modes, addresses are output on PORT1 and data is input/output on PORT0 or P0L, respectively. In the multiplexed bus modes both addresses and data use PORT0 for input/output. The high order address (segment) lines use Port 4. The number of active segment address lines is selectable, restricting the external address space to 8 Mbytes ... 64 Kbytes. This is required when interface lines are assigned to Port 4. Up to 5 external CS signals (4 windows plus default) can be generated in order to save external glue logic. External modules can directly be connected to the common address/data bus and their individual select lines. Access to very slow memories or modules with varying access times is supported via a particular 'Ready' function. The active level of the control input signal is selectable. A HOLD/HLDA protocol is available for bus arbitration and allows the sharing of external resources with other bus masters. The bus arbitration is enabled by software. After enabling, pins P6.7 ... P6.5 (BREQ, HLDA, HOLD) are automatically controlled by the EBC. In Master Mode (default after reset) the HLDA pin is an output. In Slave Mode pin HLDA is switched to input. This allows the direct connection of the slave controller to another master controller without glue logic. Important timing characteristics of the external bus interface have been made programmable (via registers TCONCSx/FCONCSx) to allow the user the adaption of a wide range of different types of memories and external peripherals. In addition, up to 4 independent address windows may be defined (via registers ADDRSELx) which control the access to different resources with different bus characteristics. These address windows are arranged hierarchically where window 4 overrides window 3, and window 2 overrides window 1. All accesses to locations not Data Sheet 22 V1.2, 2006-08 <sup>1)</sup> Bus modes are switched dynamically if several address windows with different mode settings are used. covered by these 4 address windows are controlled by TCONCS0/FCONCS0. The currently active window can generate a chip select signal. The external bus timing is related to the rising edge of the reference clock output CLKOUT. The external bus protocol is compatible with that of the standard C166 Family. The EBC also controls accesses to resources connected to the on-chip LXBus. The LXBus is an internal representation of the external bus and allows accessing integrated peripherals and modules in the same way as external components. The TwinCAN module is connected and accessed via the LXBus. Data Sheet 23 V1.2, 2006-08 ### 3.6 Capture/Compare Units (CAPCOM1/2) The CAPCOM units support generation and control of timing sequences on up to 32 channels with a maximum resolution of 1 system clock cycle (8 cycles in staggered mode). The CAPCOM units are typically used to handle high speed I/O tasks such as pulse and waveform generation, pulse width modulation (PMW), Digital to Analog (D/A) conversion, software timing, or time recording relative to external events. Four 16-bit timers (T0/T1, T7/T8) with reload registers provide two independent time bases for each capture/compare register array. The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustments to the application specific requirements. In addition, external count inputs for CAPCOM timers T0 and T7 allow event scheduling for the capture/compare registers relative to external events. Both of the two capture/compare register arrays contain 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer T0 or T1 (T7 or T8, respectively), and programmed for capture or compare function. All registers of each module have each one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin to indicate the occurrence of a compare event. Table 6 Compare Modes (CAPCOM1/2) | Compare Modes | Function | |-------------------------|---------------------------------------------------------------------------------------------------------------------------| | Mode 0 | Interrupt-only compare mode; several compare interrupts per timer period are possible | | Mode 1 | Pin toggles on each compare match; several compare events per timer period are possible | | Mode 2 | Interrupt-only compare mode; only one compare interrupt per timer period is generated | | Mode 3 | Pin set '1' on match; pin reset '0' on compare timer overflow; only one compare event per timer period is generated | | Double Register<br>Mode | Two registers operate on one pin; pin toggles on each compare match; several compare events per timer period are possible | | Single Event Mode | Generates single edges or pulses; can be used with any compare mode | Data Sheet 32 V1.2, 2006-08 ### 3.7 General Purpose Timer (GPT12E) Unit The GPT12E unit represents a very flexible multifunctional timer/counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication. The GPT12E unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module. Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation, which are Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the system clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events. Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (TxIN) which serves as gate or clock input. The maximum resolution of the timers in module GPT1 is 4 system clock cycles. The count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD) to facilitate e.g. position tracking. In Incremental Interface Mode the GPT1 timers (T2, T3, T4) can be directly connected to the incremental position sensor signals A and B via their respective inputs TxIN and TxEUD. Direction and count signals are internally derived from these two input signals, so the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input. Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on pin T3OUT e.g. for time out monitoring of external hardware components. It may also be used internally to clock timers T2 and T4 for measuring long time periods with high resolution. In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at their associated input pins (TxIN). Timer T3 is reloaded with the contents of T2 or T4 triggered either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention. Data Sheet 35 V1.2, 2006-08 #### 3.12 TwinCAN Module The integrated TwinCAN module handles the completely autonomous transmission and reception of CAN frames in accordance with the CAN specification V2.0 part B (active), i.e. the on-chip TwinCAN module can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. Two Full-CAN nodes share the TwinCAN module's resources to optimize the CAN bus traffic handling and to minimize the CPU load. The module provides up to 32 message objects, which can be assigned to one of the CAN nodes and can be combined to FIFO-structures. Each object provides separate masks for acceptance filtering. The flexible combination of Full-CAN functionality and FIFO architecture reduces the efforts to fulfill the real-time requirements of complex embedded control applications. Improved CAN bus monitoring functionality as well as the number of message objects permit precise and comfortable CAN bus traffic handling. Gateway functionality allows automatic data exchange between two separate CAN bus systems, which reduces CPU load and improves the real time behavior of the entire system. The bit timing for both CAN nodes is derived from the master clock and is programmable up to a data rate of 1 Mbit/s. Each CAN node uses two pins of Port 4, Port 7, or Port 9 to interface to an external bus transceiver. The interface pins are assigned via software. Figure 9 TwinCAN Module Block Diagram Table 7 Summary of the XC161's Parallel Ports | | | ino Ao For or drainer Forto | |---------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Port | Control | Alternate Functions | | PORT0 | Pad drivers | Address/Data lines or data lines <sup>1)</sup> | | PORT1 | Pad drivers | Address lines <sup>2)</sup> | | | | Capture inputs or compare outputs, Serial interface lines | | Port 2 | Pad drivers,<br>Open drain,<br>Input threshold | Capture inputs or compare outputs, Timer control signal, Fast external interrupt inputs | | Port 3 | Pad drivers,<br>Open drain,<br>Input threshold | Timer control signals, serial interface lines, Optional bus control signal BHE/WRH, System clock output CLKOUT (or FOUT) | | Port 4 | Pad drivers, | Segment address lines <sup>3)</sup> | | | Open drain,<br>Input threshold | CAN interface lines <sup>4)</sup> | | Port 5 | _ | Analog input channels to the A/D converter, Timer control signals | | Port 6 | Open drain,<br>Input threshold | Capture inputs or compare outputs, Bus arbitration signals BREQ, HLDA, HOLD, Optional chip select signals | | Port 7 | Open drain,<br>Input threshold | Capture inputs or compare outputs, CAN interface lines <sup>4)</sup> | | Port 9 | Pad drivers, | Capture inputs or compare outputs | | | Open drain,<br>Input threshold | CAN interface lines <sup>4)</sup> , IIC bus interface lines <sup>4)</sup> | | Port 20 | Pad drivers,<br>Open drain | Bus control signals RD, WR/WRL, READY, ALE, External access enable pin EA, Reset indication output RSTOUT | <sup>1)</sup> For multiplexed bus cycles. <sup>2)</sup> For demultiplexed bus cycles. <sup>3)</sup> For more than 64 Kbytes of external resources. <sup>4)</sup> Can be assigned by software. ### 3.18 Instruction Set Summary Table 8 lists the instructions of the XC161 in a condensed way. The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "Instruction Set Manual". This document also provides a detailed description of each instruction. Table 8 Instruction Set Summary | Mnemonic | Description | Bytes | |---------------|---------------------------------------------------------------------------------------------------|-------| | ADD(B) | Add word (byte) operands | 2/4 | | ADDC(B) | Add word (byte) operands with Carry | 2/4 | | SUB(B) | Subtract word (byte) operands | 2/4 | | SUBC(B) | Subtract word (byte) operands with Carry | 2/4 | | MUL(U) | (Un)Signed multiply direct GPR by direct GPR (16- × 16-bit) | 2 | | DIV(U) | (Un)Signed divide register MDL by direct GPR (16-/16-bit) | 2 | | DIVL(U) | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit) | 2 | | CPL(B) | Complement direct word (byte) GPR | 2 | | NEG(B) | Negate direct word (byte) GPR | 2 | | AND(B) | Bitwise AND, (word/byte operands) | 2/4 | | OR(B) | Bitwise OR, (word/byte operands) | 2/4 | | XOR(B) | Bitwise exclusive OR, (word/byte operands) | 2/4 | | BCLR/BSET | Clear/Set direct bit | 2 | | BMOV(N) | Move (negated) direct bit to direct bit | 4 | | BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit | 4 | | BCMP | Compare direct bit to direct bit | 4 | | BFLDH/BFLDL | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data | 4 | | CMP(B) | Compare word (byte) operands | 2/4 | | CMPD1/2 | Compare word data to GPR and decrement GPR by 1/2 | 2/4 | | CMPI1/2 | Compare word data to GPR and increment GPR by 1/2 | 2/4 | | PRIOR | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2 | | SHL/SHR | Shift left/right direct word GPR | 2 | | · | | | ### 4.2 DC Parameters Table 11 DC Characteristics (Operating Conditions apply)<sup>1)</sup> | Parameter | Symbol | | Limit ' | Values | Unit | <b>Test Condition</b> | | |----------------------------------------------------------------|------------------------------------|----|------------------------------------------------------------------------------------|-------------------------------|------|----------------------------------------------------------------------------------------------------|--| | | | | Min. | Max. | | | | | Input low voltage TTL (all except XTAL1, XTAL3) | $V_{IL}$ | SR | -0.5 | 0.2 × V <sub>DDP</sub> - 0.1 | V | _ | | | Input low voltage for XTAL1, XTAL3 <sup>2)3)</sup> | $V_{ILC}$ | SR | -0.5 | $0.3 \times V_{\mathrm{DDI}}$ | V | _ | | | Input low voltage<br>(Special Threshold) | $V_{ILS}$ | SR | -0.5 | $0.45 \times V_{\text{DDP}}$ | V | 4) | | | Input high voltage TTL (all except XTAL1, XTAL3) | $V_{IH}$ | SR | 0.2 × V <sub>DDP</sub><br>+ 0.9 | V <sub>DDP</sub> + 0.5 | V | _ | | | Input high voltage XTAL1, XTAL3 <sup>2)3)</sup> | $V_{IHC}$ | SR | $0.7 \times V_{\mathrm{DDI}}$ | V <sub>DDI</sub> + 0.5 | V | _ | | | Input high voltage (Special Threshold) | $V_{IHS}$ | SR | $\begin{array}{c} \textbf{0.8} \times V_{\text{DDP}} \\ \textbf{-0.2} \end{array}$ | V <sub>DDP</sub> + 0.5 | V | 4) | | | Input Hysteresis<br>(Special Threshold) | HYS | | $V_{\rm DDP}$ | _ | V | $V_{\rm DDP}$ in [V],<br>Series resistance = 0 $\Omega^{4)}$ | | | Output low voltage | $V_{OL}$ | CC | _ | 1.0 | V | $I_{\rm OL} \leq I_{\rm OLmax}^{5)}$ | | | | | | _ | 0.45 | V | $I_{\rm OL} \leq I_{\rm OLnom}^{5)6)}$ | | | Output high voltage <sup>7)</sup> | $V_{OH}$ | CC | $V_{DDP}$ - 1.0 | _ | V | $I_{\rm OH} \ge I_{\rm OHmax}^{5)}$ | | | | | | V <sub>DDP</sub> - 0.45 | _ | V | $I_{\text{OH}} \ge I_{\text{OHnom}}^{5)6}$ | | | Input leakage current (Port 5) <sup>8)</sup> | $I_{OZ1}$ | CC | _ | ±300 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDP}},$ $T_{\text{A}} \le 125 \text{ °C}$ | | | | | | | ±200 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{DDP}},$<br>$T_{\text{A}} \le 85 {}^{\circ}\text{C}^{15)}$ | | | Input leakage current (all other <sup>9)</sup> ) <sup>8)</sup> | $I_{\rm OZ2}$ | CC | _ | ±500 | nA | $\begin{array}{c} \text{0.45 V} < V_{\text{IN}} < \\ V_{\text{DDP}} \end{array}$ | | | Configuration pull-up | $I_{\rm CPUH}^{\rm 11)}$ | | _ | -10 | μА | $V_{\rm IN} = V_{\rm IHmin}$ | | | current <sup>10)</sup> | $I_{\mathrm{CPUL}}^{\mathrm{12)}}$ | | -100 | _ | μА | $V_{IN} = V_{ILmax}$ | | - 3) The pad supply voltage pins ( $V_{\rm DDP}$ ) mainly provide the current consumed by the pin output drivers. This output driver current is not covered by parameter $I_{\rm DDP}$ . A small amount of current is consumed even though no outputs are driven, because the drivers' input stages are switched and also the Flash module draws some power from the $V_{\rm DDP}$ supply. - 4) The total supply current in Sleep and Power down mode is the sum of the temperature dependent leakage current and the frequency dependent current for RTC and main oscillator or auxiliary oscillator (if active). - 5) This parameter is determined mainly by the transistor leakage currents. This current heavily depends on the junction temperature (see **Figure 12**). The junction temperature $T_J$ is the same as the ambient temperature $T_A$ if no current flows through the port output drivers. Otherwise, the resulting temperature difference must be taken into account. - 6) All inputs (including JTAG pins and pins configured as inputs) at 0 V to 0.1 V or at $V_{\rm DDP}$ 0.1 V to $V_{\rm DDP}$ , all outputs (including pins configured as outputs) disconnected. This parameter is tested at 25 °C and is valid for $T_{\rm J} \ge 25$ °C. - 7) This parameter is determined mainly by the current consumed by the oscillator switched to low gain mode (see Figure 11). This current, however, is influenced by the external oscillator circuitry (crystal, capacitors). The given values refer to a typical circuitry and may change in case of a not optimized external oscillator circuitry. Data Sheet 59 V1.2, 2006-08 generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter is negligible. The value of the accumulated PLL jitter depends on the number of consecutive VCO output cycles within the respective timeframe. The VCO output clock is divided by the output prescaler (K = PLLODIV+1) to generate the master clock signal $f_{\rm MC}$ . Therefore, the number of VCO cycles can be represented as K × N, where N is the number of consecutive $f_{\rm MC}$ cycles (TCM). For a period of $\mathbf{N} \times \text{TCM}$ the accumulated PLL jitter is defined by the deviation $D_N$ : $D_N$ [ns] = $\pm (1.5 + 6.32 \times \mathbf{N} / f_{MC})$ ; $f_{MC}$ in [MHz], $\mathbf{N}$ = number of consecutive TCMs. So, for a period of 3 TCMs @ 20 MHz and K = 12: $D_3$ = $\pm (1.5 + 6.32 \times \mathbf{3} / 20)$ = 2.448 ns. This formula is applicable for K $\times \mathbf{N}$ < 95. For longer periods the K $\times \mathbf{N}$ = 95 value can be used. This steady value can be approximated by: $D_{Nmax}$ [ns] = $\pm (1.5 + 600 / (K \times f_{MC}))$ . Figure 15 Approximated Accumulated PLL Jitter Note: The bold lines indicate the minimum accumulated jitter which can be achieved by selecting the maximum possible output prescaler factor *K*. Different frequency bands can be selected for the VCO, so the operation of the PLL can be adjusted to a wide range of input and output frequencies: Data Sheet 67 V1.2, 2006-08 **Table 22** External Bus Cycle Timing (Operating Conditions apply) | Parameter | Syml | bol | | Unit | | |------------------------------------------------------------|-------------------------|-----|------|------|----| | | | | Min. | Max. | | | Output valid delay for: RD, WR(L/H) | tc <sub>10</sub> | CC | 1 | 15 | ns | | Output valid delay for:<br>BHE, ALE | tc <sub>11</sub> | CC | -1 | 8 | ns | | Output valid delay for:<br>A23 A16, A15 A0 (on PORT1) | <i>tc</i> <sub>12</sub> | CC | 3 | 18 | ns | | Output valid delay for:<br>A15 A0 (on PORT0) | <i>tc</i> <sub>13</sub> | CC | 3 | 18 | ns | | Output valid delay for: | tc <sub>14</sub> | CC | 3 | 16 | ns | | Output valid delay for:<br>D15 D0 (write data, MUX-mode) | tc <sub>15</sub> | CC | 3 | 19 | ns | | Output valid delay for:<br>D15 D0 (write data, DEMUX-mode) | tc <sub>16</sub> | CC | 2 | 16 | ns | | Output hold time for: RD, WR(L/H) | tc <sub>20</sub> | CC | -3 | 4 | ns | | Output hold time for:<br>BHE, ALE | tc <sub>21</sub> | CC | 0 | 11 | ns | | Output hold time for:<br>A23 A16, A15 A0 (on PORT0) | tc <sub>23</sub> | CC | 1 | 13 | ns | | Output hold time for: | tc <sub>24</sub> | CC | -2 | 4 | ns | | Output hold time for:<br>D15 D0 (write data) | tc <sub>25</sub> | CC | 1 | 13 | ns | | Input setup time for:<br>READY, D15 D0 (read data) | tc <sub>30</sub> | SR | 29 | _ | ns | | Input hold time<br>READY, D15 D0 (read data) <sup>1)</sup> | tc <sub>31</sub> | SR | -5 | - | ns | <sup>1)</sup> Read data are latched with the same (internal) clock edge that triggers the address change and the rising edge of $\overline{RD}$ . Therefore address changes before the end of $\overline{RD}$ have no impact on (demultiplexed) read cycles. Read data can be removed after the rising edge of $\overline{RD}$ . Note: The shaded parameters have been verified by characterization. They are not subject to production test. Figure 21 Demultiplexed Bus Cycle Figure 22 READY Timing Note: If the READY input is sampled inactive at the indicated sampling point ("Not Rdy") a READY-controlled waitstate is inserted ( $tp_{RDY}$ ), sampling the READY input active at the indicated sampling point ("Ready") terminates the currently running bus cycle. Note the different sampling points for synchronous and asynchronous READY. This example uses one mandatory waitstate (see $tp_{\it E}$ ) before the READY input is evaluated. Figure 24 External Bus Arbitration, Regaining the Bus #### **Notes** - 1. This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the XC161 requesting the bus. - 2. The control outputs will be resistive high (pull-up) before being driven inactive (ALE will be low). - 3. The next XC161 driven bus cycle may start here.