



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Last Time Buy                                                                     |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                           |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 40MHz                                                                             |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                                |
| Peripherals                | PWM, WDT                                                                          |
| Number of I/O              | 99                                                                                |
| Program Memory Size        | 256KB (256K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 12K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 2.7V                                                                      |
| Data Converters            | A/D 12x8/10b                                                                      |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 144-LQFP                                                                          |
| Supplier Device Package    | PG-TQFP-144-7                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc161cs32f40fbbakxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Edition 2006-08 Published by Infineon Technologies AG 81726 München, Germany © Infineon Technologies AG 2006. All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# 16-Bit Single-Chip Microcontroller with C166SV2 Core XC166 Family

# **1** Summary of Features

- High Performance 16-bit CPU with 5-Stage Pipeline
  - 25 ns Instruction Cycle Time at 40 MHz CPU Clock (Single-Cycle Execution)
  - 1-Cycle Multiplication (16  $\times$  16 bit), Background Division (32 / 16 bit) in 21 Cycles
  - 1-Cycle Multiply-and-Accumulate (MAC) Instructions
  - Enhanced Boolean Bit Manipulation Facilities
  - Zero-Cycle Jump Execution
  - Additional Instructions to Support HLL and Operating Systems
  - Register-Based Design with Multiple Variable Register Banks
  - Fast Context Switching Support with Two Additional Local Register Banks
  - 16 Mbytes Total Linear Address Space for Code and Data
  - 1024 bytes On-Chip Special Function Register Area (C166 Family Compatible)
- 16-Priority-Level Interrupt System with 73 Sources, Sample-Rate down to 50 ns
- 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC), 24-Bit Pointers Cover Total Address Space
- Clock Generation via on-chip PLL (factors 1:0.15 ... 1:10), or via Prescaler (factors 1:1 ... 60:1)
- On-Chip Memory Modules
  - 2 Kbytes On-Chip Dual-Port RAM (DPRAM)
  - 4 Kbytes On-Chip Data SRAM (DSRAM)
  - 6 Kbytes On-Chip Program/Data SRAM (PSRAM)
  - 256 Kbytes On-Chip Program Memory (Flash Memory)
- On-Chip Peripheral Modules
  - 12-Channel A/D Converter with Programmable Resolution (10-bit or 8-bit) and Conversion Time (down to 2.55  $\mu s$  or 2.15  $\mu s)$
  - Two 16-Channel General Purpose Capture/Compare Units (32 Input/Output Pins)
  - Multi-Functional General Purpose Timer Unit with 5 Timers
  - Two Synchronous/Asynchronous Serial Channels (USARTs)
  - Two High-Speed-Synchronous Serial Channels
  - On-Chip TwinCAN Interface (Rev. 2.0B active) with 32 Message Objects (Full CAN/Basic CAN) on Two CAN Nodes, and Gateway Functionality
  - IIC Bus Interface (10-bit addressing, 400 kbit/s) with 3 Channels (multiplexed)
  - On-Chip Real Time Clock, Driven by Dedicated Oscillator
- · Idle, Sleep, and Power Down Modes with Flexible Power Management
- Programmable Watchdog Timer and Oscillator Watchdog



#### **General Device Information**

# 2.2 Pin Configuration and Definition

The pins of the XC161 are described in detail in **Table 2**, including all their alternate functions. **Figure 2** summarizes all pins in a condensed way, showing their location on the 4 sides of the package. E\*) and C\*) mark pins to be used as alternate external interrupt inputs, C\*) marks pins that can have CAN interface lines assigned to them.



Figure 2 Pin Configuration (top view)



## **General Device Information**

| Table 2     | 2 Pin Definitions and Functions (cont'd) |                 |                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|-------------|------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Sym-<br>bol | Pin<br>Num.                              | Input<br>Outp.  | Function                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| P9          |                                          | IO              | Port 9 is a 6-bit bidirectional I/O port. Each pin can be<br>programmed for input (output driver in high-impedance<br>state) or output (configurable as push/pull or open drain<br>driver). The input threshold of Port 9 is selectable (standard<br>or special).<br>The following Port 9 pins also serve for alternate functions <sup>1</sup> |  |  |  |  |  |
| P9.0        | 21                                       | I/O<br>I<br>I/O | CC16IO CAPCOM2: CC16 Capture Inp./Compare Outp.,<br>CAN2_RxD CAN Node 2 Receive Data Input,<br>SDA0 IIC Bus Data Line 0                                                                                                                                                                                                                        |  |  |  |  |  |
| P9.1        | 22                                       | I/O<br>O<br>I/O | CC17IO CAPCOM2: CC17 Capture Inp./Compare Outp.,<br>CAN2_TxD CAN Node 2 Transmit Data Output,<br>SCL0 IIC Bus Clock Line 0                                                                                                                                                                                                                     |  |  |  |  |  |
| P9.2        | 23                                       | I/O<br>I<br>I/O | CC18IO CAPCOM2: CC18 Capture Inp./Compare Outp.,<br>CAN1_RxD CAN Node 1 Receive Data Input,<br>SDA1 IIC Bus Data Line 1                                                                                                                                                                                                                        |  |  |  |  |  |
| P9.3        | 24                                       | I/O<br>O<br>I/O | CC19IO CAPCOM2: CC19 Capture Inp./Compare Outp.,<br>CAN1_TxD CAN Node 1 Transmit Data Output,<br>SCL1 IIC Bus Clock Line 1                                                                                                                                                                                                                     |  |  |  |  |  |
| P9.4        | 25                                       | I/O<br>I/O      | CC20IO CAPCOM2: CC20 Capture Inp./Compare Outp.,<br>SDA2 IIC Bus Data Line 2                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| P9.5        | 26                                       | I/O<br>I/O      | CC21IOCAPCOM2: CC21 Capture Inp./Compare Outp.,SCL2IIC Bus Clock Line 2                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| Р5          |                                          | I               | Port 5 is a 12-bit input-only port.<br>The pins of Port 5 also serve as analog input channels for the<br>A/D converter, or they serve as timer inputs:                                                                                                                                                                                         |  |  |  |  |  |
| P5.0        | 29                                       | 1               | ANO                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5.1        | 30                                       | 1               | AN1                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5.2        | 31                                       | 1               | AN2                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5.3        | 32                                       |                 | AN3                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5.4        | 33                                       |                 | AN4                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5.5        | 34                                       |                 | AN5                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5.6        | 39                                       |                 | ANG                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P5./        | 40<br>42                                 |                 | AN/                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| PD.12       | 43                                       |                 | AN12, TOIN GP12 Timer To Count/Gate Input                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| CO. 10      | 44                                       |                 | AN14 TAELID CDT1 Timer TA Evt Un/Down Otd Long                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| D5 15       | 40                                       |                 | $\Delta N15$ T2EUD GETTTIMETT2 Evt Un/Down Ctrl Inp.                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| 10.10       | +0                                       | 1               | $  \neg (x_1, y_1, y_2, y_3, y_4, y_4, y_4, y_4, y_4, y_4, y_4, y_4$                                                                                                                                                                                                                                                                           |  |  |  |  |  |



## **General Device Information**

| Table 2                                                            | Pin Definitions and Functions (cont'd)       |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                |  |  |  |  |
|--------------------------------------------------------------------|----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Sym-<br>bol                                                        | Pin<br>Num.                                  | Input<br>Outp.           | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                |  |  |  |  |
| PORT0<br>POL.0 -<br>POL.7,<br>POH.0,<br>POH.1,<br>POH.2 -<br>POH.7 | 95 -<br>102,<br>105,<br>106,<br>111 -<br>116 | IO                       | PORT0 consists of the two 8-bit bidirectional I/O ports P0L<br>and P0H. Each pin can be programmed for input (output<br>driver in high-impedance state) or output.<br>In case of an external bus configuration, PORT0 serves as<br>the address (A) and address/data (AD) bus in multiplexed<br>bus modes and as the data (D) bus in demultiplexed bus<br>modes.<br><b>Demultiplexed bus modes:</b><br>8-bit data bus: P0H = I/O, P0L = D7 - D0<br>16-bit data bus: P0H = D15 - D8, P0L = D7 - D0<br><b>Multiplexed bus modes:</b><br>8-bit data bus: P0H = A15 - A8, P0L = AD7 - AD0<br>16-bit data bus: P0H = AD15 - AD8, P0L = AD7 - AD0 |                                                                                                                                                                                                |  |  |  |  |
|                                                                    |                                              |                          | Note: At the end of an external reset ( $\overline{EA} = 0$ ) PORT0 also may input configuration values.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                |  |  |  |  |
| PORT1                                                              |                                              | ΙΟ                       | PORT1 consists of the two 8-bit bidirectional I/O ports P1L<br>and P1H. Each pin can be programmed for input (output<br>driver in high-impedance state) or output.<br>PORT1 is used as the 16-bit address bus (A) in<br>demultiplexed bus modes (also after switching from a<br>demultiplexed to a multiplexed bus mode).                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                |  |  |  |  |
| P1L.0 -<br>P1L.6                                                   | 117 -<br>123                                 | 0                        | (A0-6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Address output only                                                                                                                                                                            |  |  |  |  |
| P1L.7<br>P1H.0                                                     | 124<br>127                                   | I/O<br>I/O<br>I          | CC22IOCAPCOM2: CC22 Capture Inp./Compare OCC23IOCAPCOM2: CC23 Capture Inp./Compare OEX0INFast External Interrupt 0 Input (alternate pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                |  |  |  |  |
| P1H.1<br>P1H.2<br>P1H.3                                            | 128<br>129<br>130                            | I/O<br>I/O<br>I/O<br>I   | MRST1<br>MTSR1<br>SCLK1<br>FX0IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SSC1 Master-Receive/Slave-Transmit In/Outp.<br>SSC1 Master-Transmit/Slave-Receive Out/Inp.<br>SSC1 Master Clock Output/Slave Clock Input,<br>East External Interrupt 0 Input (alternate pin A) |  |  |  |  |
| P1H.4<br>P1H.5<br>P1H.6<br>P1H.7                                   | 131<br>132<br>133<br>134                     | I/O<br>I/O<br>I/O<br>I/O | CC24IO<br>CC25IO<br>CC26IO<br>CC27IO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | CAPCOM2: CC24 Capture Inp./Compare Outp.<br>CAPCOM2: CC25 Capture Inp./Compare Outp.<br>CAPCOM2: CC26 Capture Inp./Compare Outp.<br>CAPCOM2: CC27 Capture Inp./Compare Outp.                   |  |  |  |  |



# 3 Functional Description

The architecture of the XC161 combines advantages of RISC, CISC, and DSP processors with an advanced peripheral subsystem in a very well-balanced way. In addition, the on-chip memory blocks allow the design of compact systems-on-silicon with maximum performance (computing, control, communication).

The on-chip memory blocks (program code-memory and SRAM, dual-port RAM, data SRAM) and the set of generic peripherals are connected to the CPU via separate buses. Another bus, the LXBus, connects additional on-chip resources as well as external resources (see Figure 3).

This bus structure enhances the overall system performance by enabling the concurrent operation of several subsystems of the XC161.

The following block diagram gives an overview of the different on-chip components and of the advanced, high bandwidth internal bus structure of the XC161.



#### Figure 3 Block Diagram



#### Table 4XC161 Interrupt Nodes (cont'd)

| Source of Interrupt or PEC<br>Service Request | Control<br>Register | Vector<br>Location <sup>1)</sup> | Trap<br>Number                    |
|-----------------------------------------------|---------------------|----------------------------------|-----------------------------------|
| ASC1 Autobaud                                 | ASC1_ABIC           | xx'0108 <sub>H</sub>             | 42 <sub>H</sub> / 66 <sub>D</sub> |
| End of PEC Subchannel                         | EOPIC               | xx'0130 <sub>H</sub>             | 4C <sub>H</sub> / 76 <sub>D</sub> |
| SSC1 Transmit                                 | SSC1_TIC            | xx'0144 <sub>H</sub>             | 51 <sub>H</sub> / 81 <sub>D</sub> |
| SSC1 Receive                                  | SSC1_RIC            | xx'0148 <sub>H</sub>             | 52 <sub>H</sub> / 82 <sub>D</sub> |
| SSC1 Error                                    | SSC1_EIC            | xx'014C <sub>H</sub>             | 53 <sub>H</sub> / 83 <sub>D</sub> |
| CAN0                                          | CAN_0IC             | xx'0150 <sub>H</sub>             | 54 <sub>H</sub> / 84 <sub>D</sub> |
| CAN1                                          | CAN_1IC             | xx'0154 <sub>H</sub>             | 55 <sub>H</sub> / 85 <sub>D</sub> |
| CAN2                                          | CAN_2IC             | xx'0158 <sub>H</sub>             | 56 <sub>H</sub> / 86 <sub>D</sub> |
| CAN3                                          | CAN_3IC             | xx'015C <sub>H</sub>             | 57 <sub>H</sub> / 87 <sub>D</sub> |
| CAN4                                          | CAN_4IC             | xx'0164 <sub>H</sub>             | 59 <sub>H</sub> / 89 <sub>D</sub> |
| CAN5                                          | CAN_5IC             | xx'0168 <sub>H</sub>             | 5A <sub>H</sub> / 90 <sub>D</sub> |
| CAN6                                          | CAN_6IC             | xx'016C <sub>H</sub>             | 5B <sub>H</sub> / 91 <sub>D</sub> |
| CAN7                                          | CAN_7IC             | xx'0170 <sub>H</sub>             | 5C <sub>H</sub> / 92 <sub>D</sub> |
| RTC                                           | RTC_IC              | xx'0174 <sub>H</sub>             | 5D <sub>H</sub> / 93 <sub>D</sub> |
| Unassigned node                               | _                   | xx'012C <sub>H</sub>             | 4B <sub>H</sub> / 75 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0134 <sub>H</sub>             | 4D <sub>H</sub> / 77 <sub>D</sub> |
| Unassigned node                               | _                   | xx'0138 <sub>H</sub>             | 4E <sub>H</sub> / 78 <sub>D</sub> |
| Unassigned node                               | _                   | xx'013C <sub>H</sub>             | 4F <sub>H</sub> / 79 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0140 <sub>H</sub>             | 50 <sub>H</sub> / 80 <sub>D</sub> |
| Unassigned node                               | -                   | xx'00FC <sub>H</sub>             | 3F <sub>H</sub> / 63 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0160 <sub>H</sub>             | 58 <sub>H</sub> / 88 <sub>D</sub> |

1) Register VECSEG defines the segment where the vector table is located to.

Bitfield VECSC in register CPUCON1 defines the distance between two adjacent vectors. This table represents the default setting, with a distance of 4 (two words) between two vectors.



The XC161 also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

**Table 5** shows all of the possible exceptions or error conditions that can arise during runtime:

| Exception Condition                                                                                                                                                               | Trap<br>Flag                        | Trap<br>Vector                            | Vector<br>Location <sup>1)</sup>                                                                                     | Trap<br>Number                                                           | Trap<br>Priority           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------|
| <ul> <li>Reset Functions:</li> <li>Hardware Reset</li> <li>Software Reset</li> <li>Watchdog Timer<br/>Overflow</li> </ul>                                                         | _                                   | RESET<br>RESET<br>RESET                   | xx'0000 <sub>H</sub><br>xx'0000 <sub>H</sub><br>xx'0000 <sub>H</sub>                                                 | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub>                    | <br>   <br>                |
| Class A Hardware Traps:<br>• Non-Maskable Interrupt<br>• Stack Overflow<br>• Stack Underflow<br>• Software Break                                                                  | NMI<br>STKOF<br>STKUF<br>SOFTBRK    | NMITRAP<br>STOTRAP<br>STUTRAP<br>SBRKTRAP | xx'0008 <sub>H</sub><br>xx'0010 <sub>H</sub><br>xx'0018 <sub>H</sub><br>xx'0020 <sub>H</sub>                         | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub><br>08 <sub>H</sub> | <br>  <br>  <br>           |
| <ul> <li>Class B Hardware Traps:</li> <li>Undefined Opcode</li> <li>PMI Access Error</li> <li>Protected Instruction<br/>Fault</li> <li>Illegal Word Operand<br/>Access</li> </ul> | UNDOPC<br>PACER<br>PRTFLT<br>ILLOPA | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP          | xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | <br> <br>                  |
| Reserved                                                                                                                                                                          | -                                   | -                                         | [2C <sub>H</sub> - 3C <sub>H</sub> ]                                                                                 | [0B <sub>H</sub> -<br>0F <sub>H</sub> ]                                  | -                          |
| Software Traps <ul> <li>TRAP Instruction</li> </ul>                                                                                                                               | _                                   | _                                         | Any<br>[xx'0000 <sub>H</sub> -<br>xx'01FC <sub>H</sub> ]<br>in steps of<br>4 <sub>H</sub>                            | Any<br>[00 <sub>H</sub> -<br>7F <sub>H</sub> ]                           | Current<br>CPU<br>Priority |

## Table 5Hardware Trap Summary

1) Register VECSEG defines the segment where the vector table is located to.



When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched ('captured') into the capture/compare register in response to an external event at the port pin which is associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event.

The contents of all registers which have been selected for one of the five compare modes are continuously compared with the contents of the allocated timers.

When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the selected compare mode.



# 3.12 TwinCAN Module

The integrated TwinCAN module handles the completely autonomous transmission and reception of CAN frames in accordance with the CAN specification V2.0 part B (active), i.e. the on-chip TwinCAN module can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers.

Two Full-CAN nodes share the TwinCAN module's resources to optimize the CAN bus traffic handling and to minimize the CPU load. The module provides up to 32 message objects, which can be assigned to one of the CAN nodes and can be combined to FIFO-structures. Each object provides separate masks for acceptance filtering.

The flexible combination of Full-CAN functionality and FIFO architecture reduces the efforts to fulfill the real-time requirements of complex embedded control applications. Improved CAN bus monitoring functionality as well as the number of message objects permit precise and comfortable CAN bus traffic handling.

Gateway functionality allows automatic data exchange between two separate CAN bus systems, which reduces CPU load and improves the real time behavior of the entire system.

The bit timing for both CAN nodes is derived from the master clock and is programmable up to a data rate of 1 Mbit/s. Each CAN node uses two pins of Port 4, Port 7, or Port 9 to interface to an external bus transceiver. The interface pins are assigned via software.



Figure 9 TwinCAN Module Block Diagram



| Parameter                                                  | Symbol                           |    | Limit | Values | Unit | <b>Test Condition</b>                                   |
|------------------------------------------------------------|----------------------------------|----|-------|--------|------|---------------------------------------------------------|
|                                                            |                                  |    | Min.  | Max.   |      |                                                         |
| Configuration pull-                                        | I <sub>CPDL</sub> <sup>11)</sup> |    | -     | 10     | μA   | $V_{\rm IN} = V_{\rm ILmax}$                            |
| down current <sup>13)</sup>                                | $I_{\rm CPDH}^{12)}$             |    | 120   | -      | μA   | $V_{\rm IN} = V_{\rm IHmin}$                            |
| Level inactive hold current <sup>14)</sup>                 | I <sub>LHI</sub> <sup>11)</sup>  |    | _     | -10    | μA   | $V_{\rm OUT}$ = 0.5 × $V_{\rm DDP}$                     |
| Level active hold current <sup>14)</sup>                   | I <sub>LHA</sub> <sup>12)</sup>  |    | -100  | -      | μA   | V <sub>OUT</sub> = 0.45 V                               |
| XTAL1, XTAL3 input current                                 | I <sub>IL</sub> (                | CC | -     | ±20    | μA   | $0 \vee \langle V_{\rm IN} \langle V_{\rm DDI} \rangle$ |
| Pin capacitance <sup>15)</sup><br>(digital inputs/outputs) | $C_{\rm IO}$ (                   | CC | -     | 10     | pF   | -                                                       |

#### Table 11 DC Characteristics (Operating Conditions apply)<sup>1)</sup> (cont'd)

1) Keeping signal levels within the limits specified in this table, ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current  $I_{OV}$ .

2) If XTAL1 is driven by a crystal, reaching an amplitude (peak to peak) of  $0.4 \times V_{DDI}$  is sufficient.

3) If XTAL3 is driven by a crystal, reaching an amplitude (peak to peak) of  $0.25 \times V_{DDI}$  is sufficient.

4) This parameter is tested for P2, P3, P4, P6, P7, P9.

 The maximum deliverable output current of a port driver depends on the selected output driver mode, see Table 12, Current Limits for Port Output Drivers. The limit for pin groups must be respected.

- 6) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{OL} \rightarrow V_{SS}$ ,  $V_{OH} \rightarrow V_{DDP}$ ). However, only the levels for nominal output currents are guaranteed.
- 7) This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry.
- 8) An additional error current ( $I_{INJ}$ ) will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor  $K_{OV}$ .
- 9) The driver of P3.15 is designed for faster switching, because this pin can deliver the reference clock for the bus interface (CLKOUT). The maximum leakage current for P3.15 is, therefore, increased to 1  $\mu$ A.
- 10) This specification is valid during Reset for configuration on RD, WR, EA, PORT0. The pull-ups on RD and WR (WRL/WRH) are also active during bus hold.
- 11) The maximum current may be drawn while the respective signal line remains inactive.
- 12) The minimum current must be drawn to drive the respective signal line active.
- 13) This specification is valid during Reset for configuration on ALE. The pull-down on ALE is also active during bus hold.
- 14) This specification is valid during Reset for pins P6.4-0, which can act as  $\overline{CS}$  outputs. The pull-ups on  $\overline{CS}$  outputs are also active during bus hold.

The pull-up on pin HLDA is active when arbitration is enabled and the EBC operates in slave mode.

15) Not subject to production test - verified by design/characterization.





Figure 11 Sleep and Power Down Supply Current due to RTC and Oscillator Running, as a Function of Oscillator Frequency



Figure 12 Sleep and Power Down Leakage Supply Current as a Function of Temperature



Sample time and conversion time of the XC161's A/D Converter are programmable. In compatibility mode, the above timing can be calculated using **Table 15**. The limit values for  $f_{\rm BC}$  must not be exceeded when selecting ADCTC.

| ADCON.15 14<br>(ADCTC) | A/D Converter<br>Basic Clock $f_{\rm BC}$ | ADCON.13 12<br>(ADSTC) | Sample Time<br><i>t</i> <sub>S</sub> |
|------------------------|-------------------------------------------|------------------------|--------------------------------------|
| 00                     | <i>f</i> <sub>SYS</sub> / 4               | 00                     | $t_{\rm BC} 	imes 8$                 |
| 01                     | f <sub>SYS</sub> / 2                      | 01                     | $t_{\rm BC} \times 16$               |
| 10                     | <i>f</i> <sub>SYS</sub> / 16              | 10                     | $t_{\rm BC} 	imes 32$                |
| 11                     | <i>f</i> <sub>SYS</sub> / 8               | 11                     | $t_{\rm BC} \times 64$               |

 Table 15
 A/D Converter Computation Table<sup>1)</sup>

1) These selections are available in compatibility mode. An improved mechanism to control the ADC input clock can be selected.

#### **Converter Timing Example:**

| Assumptions:      | $f_{\sf SYS}$     | = 40 MHz (i.e. <i>t</i> <sub>SYS</sub> = 25 ns), ADCTC = '01', ADSTC = '00'                       |
|-------------------|-------------------|---------------------------------------------------------------------------------------------------|
| Basic clock       | $f_{\sf BC}$      | = $f_{SYS}$ / 2 = 20 MHz, i.e. $t_{BC}$ = 50 ns                                                   |
| Sample time       | t <sub>S</sub>    | = <i>t</i> <sub>BC</sub> × 8 = 400 ns                                                             |
| Conversion 10-bit | :                 |                                                                                                   |
| With post-calibr. | t <sub>C10P</sub> | = 52 × $t_{\rm BC}$ + $t_{\rm S}$ + 6 × $t_{\rm SYS}$ = (2600 + 400 + 150) ns = 3.15 $\mu$ s      |
| Post-calibr. off  | t <sub>C10</sub>  | = $40 \times t_{\rm BC}$ + $t_{\rm S}$ + $6 \times t_{\rm SYS}$ = (2000 + 400 + 150) ns = 2.55 µs |
| Conversion 8-bit: |                   |                                                                                                   |
| With post-calibr. | t <sub>C8P</sub>  | = 44 × $t_{\rm BC}$ + $t_{\rm S}$ + 6 × $t_{\rm SYS}$ = (2200 + 400 + 150) ns = 2.75 $\mu$ s      |
| Post-calibr. off  | t <sub>C8</sub>   | = $32 \times t_{\rm BC}$ + $t_{\rm S}$ + $6 \times t_{\rm SYS}$ = (1600 + 400 + 150) ns = 2.15 µs |



## 4.4 AC Parameters

## 4.4.1 Definition of Internal Timing

The internal operation of the XC161 is controlled by the internal master clock  $f_{MC}$ .

The master clock signal  $f_{\rm MC}$  can be generated from the oscillator clock signal  $f_{\rm OSC}$  via different mechanisms. The duration of master clock periods (TCMs) and their variation (and also the derived external timing) depend on the used mechanism to generate  $f_{\rm MC}$ . This influence must be regarded when calculating the timings for the XC161.



Figure 14 Generation Mechanisms for the Master Clock

Note: The example for PLL operation shown in **Figure 14** refers to a PLL factor of 1:4, the example for prescaler operation refers to a divider factor of 2:1.

The used mechanism to generate the master clock is selected by register PLLCON.



# 4.4.2 On-chip Flash Operation

The XC161's Flash module delivers data within a fixed access time (see Table 17).

Accesses to the Flash module are controlled by the PMI and take 1+WS clock cycles, where WS is the number of Flash access waitstates selected via bitfield WSFLASH in register IMBCTRL. The resulting duration of the access phase must cover the access time  $t_{ACC}$  of the Flash array. Therefore, the required Flash waitstates depend on the available speed grade as well as on the actual system frequency.

Note: The Flash access waitstates only affect non-sequential accesses. Due to prefetching mechanisms, the performance for sequential accesses (depending on the software structure) is only partially influenced by waitstates.

In typical applications, eliminating one waitstate increases the average performance by 5% ... 15 %.

| Parameter                           |                  | ol | Limit Values |                   |                  | Unit |
|-------------------------------------|------------------|----|--------------|-------------------|------------------|------|
|                                     |                  |    | Min.         | Тур.              | Max.             |      |
| Flash module access time (Standard) | t <sub>ACC</sub> | CC | _            | _                 | 70 <sup>1)</sup> | ns   |
| Flash module access time (Grade A)  | t <sub>ACC</sub> | CC | _            | _                 | 50 <sup>1)</sup> | ns   |
| Programming time per 128-byte block | t <sub>PR</sub>  | CC | _            | 2 <sup>2)</sup>   | 5                | ms   |
| Erase time per sector               | t <sub>ER</sub>  | CC | -            | 200 <sup>2)</sup> | 500              | ms   |

#### Table 17 Flash Characteristics (Operating Conditions apply)

 The actual access time is also influenced by the system frequency, so the frequency ranges are not fully linear. See Table 18.

2) Programming and erase time depends on the system frequency. Typical values are valid for 40 MHz.

Example: For an operating frequency of 40 MHz (clock cycle = 25 ns), Standard devices must be operated with 2 waitstates:  $((2+1) \times 25 \text{ ns}) \ge 70 \text{ ns}$ .

Grade A devices can be operated with 1 waitstate:  $((1+1) \times 25 \text{ ns}) \ge 50 \text{ ns}$ .

 Table 18 indicates the interrelation of waitstates, system frequency, and speed grade.

| Required Waitstates               | Frequency Range for<br>Standard Flash Speed | Frequency Range for<br>Flash Speed Grade A |  |  |
|-----------------------------------|---------------------------------------------|--------------------------------------------|--|--|
| $0$ WS (WSFLASH = $00_B$ )        | $f_{\rm CPU} \le 16 \ { m MHz}$             | $f_{\sf CPU} \le$ 20 MHz                   |  |  |
| 1 WS (WSFLASH = $01_B$ )          | $f_{\rm CPU} \le 28 \text{ MHz}$            | $f_{\rm CPU} \le 40 \ { m MHz}$            |  |  |
| 2 WS (WSFLASH = 10 <sub>B</sub> ) | $f_{\rm CPU} \le 40 \ { m MHz}$             | $f_{\rm CPU} \le 40 \ { m MHz}$            |  |  |

Note: The maximum achievable system frequency is limited by the properties of the respective derivative, i.e. 40 MHz (or 20 MHz for xxx-32F20F devices).



## 4.4.5 External Bus Timing

## Table 20CLKOUT Reference Signal

| Parameter         | Symbol                 |    | L    | Unit                 |    |
|-------------------|------------------------|----|------|----------------------|----|
|                   |                        |    | Min. | Max.                 |    |
| CLKOUT cycle time | <i>tc</i> <sub>5</sub> | CC | 40   | /30/25 <sup>1)</sup> | ns |
| CLKOUT high time  | tc <sub>6</sub>        | CC | 8    | _                    | ns |
| CLKOUT low time   | <i>tc</i> <sub>7</sub> | CC | 6    | _                    | ns |
| CLKOUT rise time  | tc <sub>8</sub>        | CC | _    | 4                    | ns |
| CLKOUT fall time  | tc <sub>9</sub>        | CC | _    | 4                    | ns |

1) The CLKOUT cycle time is influenced by the PLL jitter (given values apply to  $f_{CPU}$  = 25/33/40 MHz). For longer periods the relative deviation decreases (see PLL deviation formula).



Figure 19 CLKOUT Signal Timing





Figure 20 Multiplexed Bus Cycle



### Bus Cycle Control via READY Input

The duration of an external bus cycle can be controlled by the external circuitry via the READY input signal. The polarity of this input signal can be selected.

**Synchronous** READY permits the shortest possible bus cycle but requires the input signal to be synchronous to the reference signal CLKOUT.

**Asynchronous** READY puts no timing constraints on the input signal but incurs one waitstate minimum due to the additional synchronization stage. The minimum duration of an asynchronous READY signal to be safely synchronized must be one CLKOUT period plus the input setup time.

An active READY signal can be deactivated in response to the trailing (rising) edge of the corresponding command ( $\overline{RD}$  or  $\overline{WR}$ ).

If the next following bus cycle is READY-controlled, an active READY signal must be disabled before the first valid sample point for the next bus cycle. This sample point depends on the programmed phases of the next following cycle.





Figure 24 External Bus Arbitration, Regaining the Bus

#### Notes

- This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the XC161 requesting the bus.
- 2. The control outputs will be resistive high (pull-up) before being driven inactive (ALE will be low).
- 3. The next XC161 driven bus cycle may start here.



#### Package and Reliability



Figure 26 P-TQFP-144-19 (Plastic - Thin Quad Flat Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. Dimensions in mm