



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Obsolete                                                              |
| Core Processor             | HCS08                                                                 |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 48MHz                                                                 |
| Connectivity               | LINbus, SCI, SPI, USB                                                 |
| Peripherals                | LVD, POR, PWM                                                         |
| Number of I/O              | 14                                                                    |
| Program Memory Size        | 16KB (16K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 512 x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | -                                                                     |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 24-VQFN Exposed Pad                                                   |
| Supplier Device Package    | 24-QFN-EP (5x5)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9s08js16cfk |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### **Freescale Semiconductor**

Data Sheet: Technical Data

Document Number: MC9S08JS16

Rev. 4, 4/2009



# MC9S08JS16

# MC9S08JS16 Series

Covers: MC9S08JS16 MC9S08JS8 MC9S08JS16L MC9S08JS8L



- 8-Bit HCS08 Central Processor Unit (CPU)
  - 48 MHz HCS08 CPU (central processor unit)
  - 24 MHz internal bus frequency
  - Support for up to 32 interrupt/reset sources
- Memory Options
  - Up to 16 KB of on-chip in-circuit programmable flash memory with block protection and security options
  - Up to 512 bytes of on-chip RAM
  - 256 bytes of USB RAM
- Clock Source Options
  - Clock source options include crystal, resonator, external clock
  - MCG (multi-purpose clock generator) PLL and FLL;
     internal reference clock with trim adjustment
- System Protection
  - Optional computer operating properly (COP) reset with option to run from independent 1 kHz internal clock source or the bus clock
  - Low-voltage detection
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- Power-Saving Modes
  - Wait plus two stops
- · USB Bootload
  - Mass erase entire flash array
  - Partial erase flash array erase all flash blocks except for the first 1 KB of flash
  - Program flash
- · Peripherals
  - USB USB 2.0 full-speed (12 Mbps) with dedicated on-chip 3.3 V regulator and transceiver; supports endpoint 0 and up to 6 additional endpoints





- SPI One 8- or 16-bit selectable serial peripheral interface module with a receive data buffer hardware match function
- SCI One serial communications interface module with optional 13 bit break. Full duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wakeup on active edge
- MTIM One 8-bit modulo counter with 8-bit prescaler and overflow interrupt
- TPM One 2-channel 16-bit timer/pulse-width modulator (TPM) module; selectable input capture, output compare, and edge-aligned PWM capability on each channel; timer module may be configured for buffered, centered PWM (CPWM) on all channels
- **KBI** 8-pin keyboard interrupt module
- RTC Real-time counter with binary- or decimal-based prescaler
- CRC Hardware CRC generator circuit using 16-bit shift register; CRC16-CCITT compliancy with x<sup>16</sup>+x<sup>12</sup>+x<sup>5</sup>+1 polynomial
- · Input/Output
  - Software selectable pullups on ports when used as inputs
  - Software selectable slew rate control on ports when used as outputs
  - Software selectable drive strength on ports when used as outputs
  - Master reset pin and power-on reset (POR)
  - Internal pullup on RESET, IRQ, and BKGD/MS pins to reduce customer system cost
- · Package Options
  - 24-pin quad flat no-lead (QFN)
  - 20-pin small outline IC package (SOIC)

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2008-2009. All rights reserved.





## **Table of Contents**

| 1 | MCU Block Diagram                                             | 3.9 AC Characteristics    |
|---|---------------------------------------------------------------|---------------------------|
| 2 | Pin Assignments4                                              | 3.9.1 Control Timing      |
|   | Electrical Characteristics                                    |                           |
|   | 3.1 Parameter Classification                                  | 3.10 SPI Characteristics  |
|   | 3.2 Absolute Maximum Ratings                                  | 3.11 Flash Specifications |
|   | 3.3 Thermal Characteristics                                   |                           |
|   | 3.4 Electrostatic Discharge (ESD) Protection Characteristics8 | 4 Ordering Information    |
|   | 3.5 DC Characteristics                                        | 4.1 Package Information   |
|   | 3.6 Supply Current Characteristics                            |                           |
|   | 3.7 External Oscillator (XOSC) Characteristics                | ·                         |
|   | 3.8 MCG Specifications                                        |                           |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Revision | Date      | Description of Changes                                                                                                                                                            |
|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 9/1/2008  | Initial public released                                                                                                                                                           |
| 2        | 1/8/2009  | In Table 7, changed the parameter description of $\mathrm{RI}_{\mathrm{DD}}$ and $\mathrm{S3I}_{\mathrm{DD}}$ , the typicals of $\mathrm{RI}_{\mathrm{DD}}$ were changed as well. |
| 3        | 3/9/2009  | Corrected the 24-pin QFN case number and doc. number information.                                                                                                                 |
| 4        | 4/24/2009 | Added new parts information about MC9S08JS16L and MC9S08JS8L.                                                                                                                     |

# **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9S08JS16RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

MC9S08JS16 Series MCU Data Sheet, Rev. 4



### **Pin Assignments**

# 2 Pin Assignments

This section shows the pin assignments in the packages available for the MC9S08JS16 series.

Table 1. Pin Availability by Package Pin-Count

| Pin Number<br>(Package) |           | < Lowest | Priority | > Highest          |
|-------------------------|-----------|----------|----------|--------------------|
| 24 (QFN)                | 20 (SOIC) | Port Pin | Alt 1    | Alt 2              |
| 1                       | 4         | PTB0     | IRQ      | TCLK               |
| 2                       | 5         | PTB1     |          | RESET              |
| 3                       | 6         | PTB2     | BKGD     | MS                 |
| 4                       | 7         | PTB3     |          | BLMS               |
| 5                       | 8         | PTA0     | KBIP0    | ТРМСН0             |
| 6                       | _         | NC       |          |                    |
| 7                       | 9         | PTA1     | KBIP1    | MISO               |
| 8                       | 10        | PTA2     | KBIP2    | MOSI               |
| 9                       | 11        | PTA3     | KBIP3    | SPSCK              |
| 10                      | 12        | PTA4     | KBIP4    | SS                 |
| 11                      | 13        |          |          | $V_{DD}$           |
| 12                      | _         | NC       |          |                    |
| 13                      | 14        |          |          | V <sub>SS</sub>    |
| 14                      | 15        |          |          | USBDN              |
| 15                      | 16        |          |          | USBDP              |
| 16                      | 17        |          |          | V <sub>USB33</sub> |
| 17                      | 18        | PTA5     | KBIP5    | TPMCH1             |
| 18                      | _         | NC       |          |                    |
| 19                      | 19        | PTA6     | KBIP6    | RxD                |
| 20                      | 20        | PTA7     | KBIP7    | TxD                |
| 21                      | 1         | PTB4     | XTAL     |                    |
| 22                      | 2         | PTB5     | EXTAL    |                    |
| 23                      | 3         |          |          | V <sub>SSOSC</sub> |
| 24                      | _         | NC       |          |                    |



### 3 Electrical Characteristics

This chapter contains electrical and timing specifications.

### 3.1 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 2. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

#### **NOTE**

The above classifications are used in the column labeled "C" in applicable tables of this data sheet.

### 3.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ).

**Table 3. Absolute Maximum Ratings** 

| Rating                                                                                       | Symbol           | Value                    | Unit |
|----------------------------------------------------------------------------------------------|------------------|--------------------------|------|
| Supply voltage                                                                               | $V_{DD}$         | 2.7 to 5.5               | V    |
| Input voltage                                                                                | V <sub>In</sub>  | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | I <sub>D</sub>   | ±25                      | mA   |
| Maximum current into V <sub>DD</sub>                                                         | I <sub>DD</sub>  | 120                      | mA   |
| Storage temperature                                                                          | T <sub>stg</sub> | -55 to 150               | °C   |
| Maximum junction temperature                                                                 | $T_J$            | 150                      | °C   |

6 Freescale Semiconductor



 $P_D = P_{int} + P_{I/O}P_{int} = I_{DD} \times V_{DD}$ , Watts — chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins — user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_J + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_\Delta + 273^{\circ}C) + \theta_{J\Delta} \times (P_D)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

## 3.4 Electrostatic Discharge (ESD) Protection Characteristics

Although damage from static discharge is much less common on these devices than on early CMOS circuits, normal handling precautions must be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage. This device was qualified to AEC-Q100 Rev E. A device is considered to have failed if, after exposure to ESD pulses, the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

 Parameter
 Symbol
 Value
 Unit

 ESD Target for Machine Model (MM) — MM circuit description
 VTHMM
 200
 V

 ESD Target for Human Body Model (HBM) — HBM circuit description
 VTHHBM
 2000
 V

**Table 5. ESD Protection Characteristics** 

### 3.5 DC Characteristics

This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes.

**Table 6. DC Characteristics** 

| Num | С | Parameter                      | Symbol | Min | Typical <sup>1</sup> | Max | Unit |
|-----|---|--------------------------------|--------|-----|----------------------|-----|------|
| 1   |   | Operating voltage <sup>2</sup> | _      | 2.7 | _                    | 5.5 | V    |



### **Table 6. DC Characteristics (continued)**

| Num | С | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                    | Symbol             | Min                                                                                                                                                                                                  | Typical <sup>1</sup> | Max                  | Unit |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|------|
| 2   | Р | Output high voltage — Low drive (PTxDSn = 0) $5 \text{ V, } I_{Load} = -2 \text{ mA}$ $3 \text{ V, } I_{Load} = -0.6 \text{ mA}$ $5 \text{ V, } I_{Load} = -0.4 \text{ mA}$ $3 \text{ V, } I_{Load} = -0.24 \text{ mA}$ Output high voltage — High drive (PTxDSn = 1) $5 \text{ V, } I_{Load} = -10 \text{ mA}$ $3 \text{ V, } I_{Load} = -3 \text{ mA}$ $5 \text{ V, } I_{Load} = -2 \text{ mA}$ $3 \text{ V, } I_{Load} = -0.4 \text{ mA}$ | V <sub>OH</sub>    | V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 0.8 |                      |                      | V    |
| 3   | Р | Output low voltage — Low drive (PTxDSn = 0) $5 \text{ V, I}_{Load} = 2 \text{ mA}$ $3 \text{ V, I}_{Load} = 0.6 \text{ mA}$ $5 \text{ V, I}_{Load} = 0.4 \text{ mA}$ $3 \text{ V, I}_{Load} = 0.24 \text{ mA}$ Output low voltage — High drive (PTxDSn = 1) $5 \text{ V, I}_{Load} = 10 \text{ mA}$ $3 \text{ V, I}_{Load} = 3 \text{ mA}$ $5 \text{ V, I}_{Load} = 2 \text{ mA}$ $3 \text{ V, I}_{Load} = 0.4 \text{ mA}$                   | V <sub>OL</sub>    | 1.5<br>1.5<br>0.8<br>0.8<br>1.5<br>1.5<br>0.8                                                                                                                                                        | -<br>-<br>-<br>-     | -<br>-<br>-<br>-     | V    |
| 4   | Р | Output high current — Max total I <sub>OH</sub> for all ports<br>5 V<br>3 V                                                                                                                                                                                                                                                                                                                                                                  | I <sub>OHT</sub>   |                                                                                                                                                                                                      |                      | 100<br>60            | mA   |
| 5   | Р | Output low current — Max total I <sub>OL</sub> for all ports 5 V 3 V                                                                                                                                                                                                                                                                                                                                                                         | I <sub>OLT</sub>   |                                                                                                                                                                                                      | _                    | 100<br>60            | mA   |
| 6   | Р | Input high voltage; all digital inputs                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>IH</sub>    | $0.65 \times V_{DD}$                                                                                                                                                                                 | _                    | _                    | V    |
| 7   | Р | Input low voltage; all digital inputs                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>IL</sub>    | _                                                                                                                                                                                                    | _                    | $0.35 \times V_{DD}$ | V    |
| 8   | Р | Input hysteresis; all digital inputs                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>hys</sub>   | $0.06 \times V_{DD}$                                                                                                                                                                                 | _                    | _                    | mV   |
| 9   | Р | Input leakage current; input only pins <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                          | II <sub>In</sub> I | _                                                                                                                                                                                                    | 0.1                  | 1                    | μΑ   |
| 10  | Р | High Impedance (off-state) leakage current <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                      | ll <sub>OZ</sub> l | _                                                                                                                                                                                                    | 0.1                  | 1                    | μА   |
| 11  | Р | Internal pullup resistors <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                                                       | $R_{PU}$           | 20                                                                                                                                                                                                   | 45                   | 65                   | kΩ   |
| 12  | Р | Internal pulldown resistors <sup>5</sup>                                                                                                                                                                                                                                                                                                                                                                                                     | $R_{PD}$           | 20                                                                                                                                                                                                   | 45                   | 65                   | kΩ   |
| 13  | С | Internal pullup resistor to USBDP (to $\ensuremath{\text{V}_{\text{USB33}}}\xspace)$                                                                                                                                                                                                                                                                                                                                                         | R <sub>PUPD</sub>  | 900<br>1425                                                                                                                                                                                          | _<br>_               | 1575<br>3090         | kΩ   |
| 14  | С | Input capacitance; all non-supply pins                                                                                                                                                                                                                                                                                                                                                                                                       | C <sub>In</sub>    | _                                                                                                                                                                                                    |                      | 8                    | pF   |
| 15  | C | RAM retention voltage                                                                                                                                                                                                                                                                                                                                                                                                                        | $V_{RAM}$          | 0.6                                                                                                                                                                                                  | 1.0                  | _                    | V    |
| 16  | Р | POR rearm voltage                                                                                                                                                                                                                                                                                                                                                                                                                            | $V_{POR}$          | 0.9                                                                                                                                                                                                  | 1.4                  | 2.0                  | V    |
| 17  | D | POR rearm time                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>POR</sub>   | 10                                                                                                                                                                                                   | _                    | _                    | μS   |



**Table 6. DC Characteristics (continued)** 

| Num | С | Parameter                                                                                 | Symbol               | Min          | Typical <sup>1</sup> | Max          | Unit |
|-----|---|-------------------------------------------------------------------------------------------|----------------------|--------------|----------------------|--------------|------|
| 18  | Р | Low-voltage detection threshold — high range ${\rm V_{DD} \ fall} \\ {\rm V_{DD} \ ris}$  |                      | 3.9<br>4.0   | 4.0<br>4.1           | 4.1<br>4.2   | V    |
| 19  | Р | Low-voltage detection threshold — low range ${\rm V_{DD} \ fall} \\ {\rm V_{DD} \ ris}$   |                      | 2.48<br>2.54 | 2.56<br>2.62         | 2.64<br>2.70 | V    |
| 20  | С | Low-voltage warning threshold — high range 1  V <sub>DD</sub> fall V <sub>DD</sub> ris    |                      | 4.5<br>4.6   | 4.6<br>4.7           | 4.7<br>4.8   | V    |
| 21  | Р | Low-voltage warning threshold — high range 0 $$\rm V_{\rm DD}$$ fall $\rm V_{\rm DD}$ ris |                      | 4.2<br>4.3   | 4.3<br>4.4           | 4.4<br>4.5   | V    |
| 22  | Р | Low-voltage warning threshold low range 1 $V_{DD} \; \text{fall} \\ V_{DD} \; \text{ris}$ |                      | 2.84<br>2.90 | 2.92<br>2.98         | 3.00<br>3.06 | V    |
| 23  | С | Low-voltage warning threshold — low range 0 V <sub>DD</sub> fall V <sub>DD</sub> ris      |                      | 2.66<br>2.72 | 2.74<br>2.80         | 2.82<br>2.88 | V    |
| 24  | Т |                                                                                           | S V V <sub>hys</sub> | _            | 100<br>60            | _            | mV   |

Typical values are based on characterization data at 25 °C unless otherwise stated.

<sup>&</sup>lt;sup>2</sup> Operating voltage with USB enabled can be found in Section 3.11, "USB Electricals."

<sup>&</sup>lt;sup>3</sup> Measured with  $V_{In} = V_{DD}$  or  $V_{SS}$ .

<sup>&</sup>lt;sup>4</sup> Measured with  $V_{ln} = V_{SS}$ .

<sup>&</sup>lt;sup>5</sup> Measured with  $V_{In} = V_{DD}$ .





Figure 4. Typical  $I_{OH}$  (Low Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 3 V



Figure 5. Typical  $I_{OH}$  (High Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 3 V





Figure 6. Typical  $I_{OH}$  (Low Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 5 V



Figure 7. Typical  $I_{OH}$  (High Drive) vs  $V_{DD}$ - $V_{OH}$  at  $V_{DD}$  = 5 V





Figure 8.  $I_{OL}$  vs  $V_{OL}$  (Low Drive) at  $V_{DD}$  = 5 V



Figure 9.  $I_{OL}$  vs  $V_{OL}$  (High Drive) at  $V_{DD} = 5 \text{ V}$ 



## 3.6 Supply Current Characteristics

**Table 7. Supply Current Characteristics** 

| Num | С                                               | Parameter                                                           | Symbol             | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Unit  |
|-----|-------------------------------------------------|---------------------------------------------------------------------|--------------------|---------------------|----------------------|------------------|-------|
| 1   | С                                               | Run supply current <sup>3</sup> measured at (CPU clock              | DI                 | 5                   | 1.03                 | _                | mA    |
| '   |                                                 | = 2 MHz, f <sub>Bus</sub> = 1 MHz, BLPE mode)                       | RI <sub>DD</sub>   | 3                   | 0.83                 | _                | 111/4 |
| _   |                                                 | Run supply current <sup>3</sup> measured at (CPU                    |                    | 5                   | 19.93                | _                |       |
| 2   | Р                                               | clock = 48 MHz, f <sub>Bus</sub> = 24 MHz, PEE mode, all module on) | RI <sub>DD</sub>   | 3                   | 18.74                | _                | mA    |
| 3   | Р                                               | Stop2 mode supply current                                           | 521                | 5                   | 1.36                 | _                | μΑ    |
|     | !                                               |                                                                     | S2I <sub>DD</sub>  | 3                   | 1.18                 | _                | μΑ    |
| 4   | P Stop3 mode supply current, all module off S3I | 5                                                                   | 1.50               | _                   | μΑ                   |                  |       |
| -   | !                                               | Stop3 mode supply current, all module off                           | S3I <sub>DD</sub>  | 3                   | 1.31                 | _                | μΑ    |
| 5   | Р                                               | RTC adder to stop2 or stop3 <sup>3</sup> , 25 °C                    | Al                 | 5                   | 300                  | _                | nA    |
|     | !                                               | Tito adder to stope or stope , 25 °C                                | ∆l <sub>SRTC</sub> | 3                   | 300                  | _                | nA    |
| 6   | Р                                               | LVD adder to stop3 (LVDE = LVDSE = 1)                               | A1.                | 5                   | 106.7                | _                | μΑ    |
| 0   |                                                 | LVD adder to stops (LVDE = LVDSE = 1)                               | Δl <sub>SLVD</sub> | 3                   | 95.6                 | _                | μΑ    |
| 7   | Р                                               | Adder to stop3 for oscillator enabled <sup>4</sup>                  | Al                 | 5                   | 5.6                  | _                | μΑ    |
| '   | '-                                              | (ERCLKEN =1 and EREFSTEN = 1)                                       | Δl <sub>SOSC</sub> | 3                   | 5.3                  | _                | μΑ    |
| 8   | Т                                               | USB module enable current <sup>5</sup>                              | $\Delta I_{USBE}$  | 5                   | 1.5                  | _                | mA    |
| 9   | Т                                               | USB suspend current <sup>6</sup>                                    | I <sub>SUSP</sub>  | 5                   | 273.3                |                  | μΑ    |

Typicals are measured at 25 °C. See Figure 12 through Figure 10 for typical curves across voltage/temperature.

<sup>&</sup>lt;sup>2</sup> Values given here are preliminary estimates prior to completing characterization.

Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode. Wait mode typical is 560  $\mu$ A at 5 V and 422  $\mu$ A at 3 V with f<sub>Bus</sub> = 1 MHz.

 $<sup>^4</sup>$  Values given under the following conditions: low range operation (RANGE = 0), low power mode (HGO = 0).

<sup>&</sup>lt;sup>5</sup> Here USB module is enabled and clocked at 48 MHz (USBEN = 1, USBVREN =1, USBPHYEN = 1 and USBPU = 1), and D+ and D- pulled down by two 15.1 kΩ resisters independently. The current consumption may be much higher when the packets are being transmitted through the attached cable.

<sup>&</sup>lt;sup>6</sup> MCU enters stop3 mode, USB bus in idle state. The USB suspend current will be dominated by the D+ pullup resister.

## 3.8 MCG Specifications

Table 9. MCG Frequency Specifications (Temperature Range = -40 to 85°C Ambient)

| Num | С | Rating                                                                                              | Symbol                        | Min                       | Typical            | Max                                                       | Unit              |
|-----|---|-----------------------------------------------------------------------------------------------------|-------------------------------|---------------------------|--------------------|-----------------------------------------------------------|-------------------|
| 1   | С | Average internal reference frequency — untrimmed                                                    | f <sub>int_ut</sub>           | 25                        | 32.7               | 41.66                                                     | kHz               |
| 2   | Р | Average internal reference frequency — trimmed                                                      | f <sub>int_t</sub>            | 31.25                     | _                  | 39.0625                                                   | kHz               |
| 3   | Т | Internal reference startup time                                                                     | t <sub>irefst</sub>           | _                         | 60                 | 100                                                       | μS                |
| 4   | С | DCO output frequency range — untrimmed                                                              | f <sub>dco_ut</sub>           | 25.6                      | 33.48              | 42.66                                                     | MHz               |
| 5   | Р | DCO output frequency range — trimmed                                                                | f <sub>dco_t</sub>            | 32                        | _                  | 40                                                        | MHz               |
| 6   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (using FTRIM)           | $\Delta f_{dco\_res\_t}$      | _                         | ±0.1               | ±0.2                                                      | %f <sub>dco</sub> |
| 7   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature (not using FTRIM)       | $\Delta f_{dco\_res\_t}$      | _                         | ±0.2               | ±0.4                                                      | %f <sub>dco</sub> |
| 8   | Р | Total deviation of trimmed DCO output frequency over voltage and temperature                        | $\Delta f_{dco\_t}$           | _                         | 0.5<br>-1.0        | ±2                                                        | %f <sub>dco</sub> |
| 9   | С | Total deviation of trimmed DCO output frequency over fixed voltage and temperature range of 0-70 °C | $\Delta f_{dco\_t}$           | _                         | ±0.5               | ±1                                                        | %f <sub>dco</sub> |
| 10  | С | FLL acquisition time <sup>1</sup>                                                                   | t <sub>fll_acquire</sub>      | _                         | _                  | 1                                                         | ms                |
| 11  | D | PLL acquisition time <sup>2</sup>                                                                   | t <sub>pll_acquire</sub>      | _                         | _                  | 1                                                         | ms                |
| 12  | С | Long term Jitter of DCO output clock (averaged over 2ms interval) <sup>3</sup>                      | C <sub>Jitter</sub>           | _                         | 0.02               | 0.2                                                       | %f <sub>dco</sub> |
| 13  | D | VCO operating frequency                                                                             | f <sub>vco</sub>              | 7.0                       | _                  | 55.0                                                      | MHz               |
| 14  | D | PLL reference frequency range                                                                       | f <sub>pll_ref</sub>          | 1.0                       | _                  | 2.0                                                       | MHz               |
| 15  | Т | Long term accuracy of PLL output clock (averaged over 2 ms)                                         | f <sub>pll_jitter_2ms</sub>   | _                         | 0.590 <sup>4</sup> | _                                                         | %                 |
| 16  | Т | Jitter of PLL output clock measured over 625 ns <sup>5</sup>                                        | f <sub>pll_jitter_625ns</sub> | _                         | 0.5664             | _                                                         | %                 |
| 17  | D | Lock entry frequency tolerance <sup>6</sup>                                                         | D <sub>lock</sub>             | ±1.49                     | _                  | ±2.98                                                     | %                 |
| 18  | D | Lock exit frequency tolerance <sup>7</sup>                                                          | D <sub>unl</sub>              | ±4.47                     | _                  | ±5.97                                                     | %                 |
| 19  | D | Lock time — FLL                                                                                     | t <sub>fll_lock</sub>         | _                         | _                  | t <sub>fll_acquire+</sub>                                 | S                 |
| 20  | D | Lock time — PLL                                                                                     | t <sub>pll_lock</sub>         | _                         | _                  | t <sub>pll_acquire+</sub><br>1075(1/f <sub>pll_ref)</sub> | s                 |
| 21  | D | Loss of external clock minimum frequency — RANGE = 0                                                | f <sub>loc_low</sub>          | (3/5) x f <sub>int</sub>  | _                  |                                                           | kHz               |
| 22  | D | Loss of external clock minimum frequency — RANGE = 1                                                | f <sub>loc_high</sub>         | (16/5) x f <sub>int</sub> | _                  | _                                                         | kHz               |

This specification applies any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.



- Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>BUS</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval.
- <sup>4</sup> Jitter measurements are based upon a 48 MHz clock frequency.
- <sup>5</sup> 625 ns represents 5 time quanta for CAN applications, under worst case conditions of 8 MHz CAN bus clock, 1 Mbps CAN bus speed, and 8 time quanta per bit for bit time settings. 5 time quanta is the minimum time between a synchronization edge and the sample point of a bit using 8 time quanta per bit.
- Below D<sub>lock</sub> minimum, the MCG is guaranteed to enter lock. Above D<sub>lock</sub> maximum, the MCG will not enter lock. But if the MCG is already in lock, then the MCG may stay in lock.
- <sup>7</sup> Below D<sub>unl</sub> minimum, the MCG will not exit lock if already in lock. Above D<sub>unl</sub> maximum, the MCG is guaranteed to exit lock.

### 3.9 AC Characteristics

This section describes AC timing characteristics for each peripheral system.

### 3.9.1 Control Timing

Figure 13. Control Timing

| Num | С | Parameter                                                                                                                        | Symbol                                | Min                           | Typical <sup>1</sup> | Max    | Unit |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|--------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                           | f <sub>Bus</sub>                      | DC                            | _                    | 24     | MHz  |
| 2   | D | Internal low-power oscillator period                                                                                             | t <sub>LPO</sub>                      | 700                           | _                    | 1300   | μS   |
| 3   | D | External reset pulse width <sup>2</sup> (t <sub>cyc</sub> = 1/f <sub>Self_reset</sub> )                                          | t <sub>extrst</sub>                   | 1.5 × t <sub>Self_reset</sub> | _                    | _      | ns   |
| 4   | D | Reset low drive                                                                                                                  | t <sub>rstdrv</sub>                   | 66 × t <sub>cyc</sub>         | _                    |        | ns   |
| 5   | D | Active background debug mode latch setup time                                                                                    | t <sub>MSSU</sub>                     | 25                            | _                    | _      | ns   |
| 6   | D | Active background debug mode latch hold time                                                                                     | t <sub>MSH</sub>                      | 25                            | _                    | _      | ns   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup>                                                     | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _      | ns   |
| 8   | D | KBIPx pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>3</sup>                                                   | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _      | ns   |
| 9   | С | Port rise and fall time (load = 50 pF) <sup>4</sup> Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                               | 3<br>30              | _<br>_ | ns   |

Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated.

Freescale Semiconductor 19

<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources.

<sup>&</sup>lt;sup>3</sup> This is the minimum pulse width guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case.

 $<sup>^4</sup>$  Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels. Temperature range  $-40^{\circ}$ C to 85°C.



Figure 14. Reset Timing



Figure 15. IRQ/KBIPx Timing

# 3.9.2 Timer/PWM (TPM) Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

С **Symbol** Unit Num **Function** Min Max D 1 External clock frequency MHz dc f<sub>Bus</sub>/4 f<sub>TPMext</sub> 2 D 4 External clock period t<sub>TPMext</sub>  $t_{cyc}$ 3 D External clock high time 1.5 t<sub>clkh</sub>  $t_{cyc}$ 4 D External clock low time 1.5 t<sub>clkl</sub> t<sub>cyc</sub> Input capture pulse width 5 D 1.5 **t**ICPW  $t_{cyc}$ 

**Table 10. TPM Input Timing** 



Figure 16. Timer External Clock

MC9S08JS16 Series MCU Data Sheet, Rev. 4





**Figure 17. Timer Input Capture Pulse** 

### 3.10 SPI Characteristics

Table 11 and Figure 18 through Figure 21 describe the timing requirements for the SPI system.



**Table 11. SPI Electrical Characteristic** 

| Num <sup>1</sup> | С | Characteristic <sup>2</sup>      |                 | Symbol                                   | Min                            | Typical                                      | Max                                        | Unit             |
|------------------|---|----------------------------------|-----------------|------------------------------------------|--------------------------------|----------------------------------------------|--------------------------------------------|------------------|
| 1                | D | Operating frequency <sup>3</sup> | Master<br>Slave | f <sub>op</sub><br>f <sub>op</sub>       | f <sub>Bus</sub> /2048DC       | _<br>_                                       | f <sub>Bus</sub> /2<br>f <sub>Bus</sub> /4 | Hz               |
| 2                | D | Cycle time                       | Master<br>Slave | t <sub>SCK</sub>                         | 2<br>4                         |                                              | 2048<br>—                                  | t <sub>cyc</sub> |
| 3                | D | Enable lead time                 | Master<br>Slave | t <sub>Lead</sub><br>t <sub>Lead</sub>   |                                | 1/2<br>1/2                                   |                                            | t <sub>SCK</sub> |
| 4                | D | Enable lag time                  | Master<br>Slave | t <sub>Lag</sub><br>t <sub>Lag</sub>     |                                | 1/2<br>1/2                                   | _                                          | t <sub>SCK</sub> |
| 5                | D | Clock (SPSCK) high time          | Master<br>Slave | t <sub>SCKH</sub>                        | —<br>1/2 t <sub>SCK</sub> – 25 | 1/2 t <sub>SCK</sub><br>1/2 t <sub>SCK</sub> | _                                          | ns               |
| 6                | D | Clock (SPSCK) low time           | Master<br>Slave | t <sub>SCKL</sub>                        |                                | 1/2 t <sub>SCK</sub><br>1/2 t <sub>SCK</sub> | _                                          | ns               |
| 7                | D | Data setup time (inputs)         | Master<br>Slave | t <sub>SI(M)</sub><br>t <sub>SI(S)</sub> | 30<br>30                       | _                                            |                                            | ns               |
| 8                | D | Data hold time (inputs)          | Master<br>Slave | t <sub>HI(M)</sub><br>t <sub>HI(S)</sub> | 30<br>30                       | =                                            |                                            | ns               |
| 9                | D | Access time, slave <sup>4</sup>  |                 | t <sub>A</sub>                           | _                              | _                                            | 40                                         | ns               |
| 10               | D | Disable time, slave <sup>5</sup> |                 | t <sub>dis</sub>                         | _                              | _                                            | 40                                         | ns               |
| 11               | D | Data setup time (outputs)        | Master<br>Slave | t <sub>SO</sub>                          |                                |                                              | 25<br>25                                   | ns               |
| 12               | D | Data hold time (outputs)         | Master<br>Slave | t <sub>HO</sub>                          | -10<br>-10                     |                                              |                                            | ns               |

22 Freescale Semiconductor

Refer to Figure 18 through Figure 21.
 All timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub>, unless noted; 50 pF load on all SPI pins. All timing assumes slew rate control disabled and high drive strength enabled for SPI output pins.

<sup>&</sup>lt;sup>3</sup> The maximum frequency is 8 MHz when input filter on SPI pins is disabled.

<sup>&</sup>lt;sup>4</sup> Time to data active from high-impedance state.

<sup>&</sup>lt;sup>5</sup> Hold time to high-impedance state.





1. Not defined but normally MSB of character just received

Figure 20. SPI Slave Timing (CPHA = 0)



1. Not defined but normally LSB of character just received

Figure 21. SPI Slave Timing (CPHA = 1)

# 3.11 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory. Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply.

24 Freescale Semiconductor

MC9S08JS16 Series MCU Data Sheet, Rev. 4





© FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED.

# MECHANICAL OUTLINES DICTIONARY

DO NOT SCALE THIS DRAWING

DOCUMENT NO: 98ARL10608D

PAGE: 1982

REV: 0



TITLE: THERMALLY ENHANCED QUAD

FLAT NON-LEADED PACKAGE (QFN)

24 TERMINAL, 0.65 PITCH (5 X 5 X 1)

CASE NUMBER: 1982-01

STANDARD: JEDEC-MO-220 VHHC-1

PACKAGE CODE: 6238 | SHEET: 1 OF 4





© FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED.

# MECHANICAL OUTLINES DICTIONARY

DO NOT SCALE THIS DRAWING

DOCUMENT NO: 98ARL10608D

PAGE: 1982

REV: 0

PREFERED PIN 1 BACKSIDE IDENTIFIER





TITLE: THERMALLY ENHANCED QUAD

FLAT NON-LEADED PACKAGE (QFN)

24 TERMINAL, 0.65 PITCH (5 X 5 X 1)

PREFERRED CORNER CONFIGURATION

CASE NUMBER: 1982-01

STANDARD: JEDEC-MO-220 VHHC-1

PACKAGE CODE: 6238 | SHEET: 2 OF 4



#### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2008-2009. All rights reserved.

MC9S08JS16 Rev. 4 4/2009