# E·XFL

#### AMD Xilinx - XCZU2EG-1SFVA625E Datasheet



Welcome to E-XFL.COM

#### Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| Detalls                    |                                                                                                          |
|----------------------------|----------------------------------------------------------------------------------------------------------|
| Product Status             | Active                                                                                                   |
| Architecture               | MCU, FPGA                                                                                                |
| Core Processor             | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM<br>Mali™-400 MP2 |
| Flash Size                 | -                                                                                                        |
| RAM Size                   | 256КВ                                                                                                    |
| Peripherals                | DMA, WDT                                                                                                 |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG                       |
| Speed                      | 500MHz, 600MHz, 1.2GHz                                                                                   |
| Primary Attributes         | Zynq®UltraScale+ <sup>™</sup> FPGA, 103K+ Logic Cells                                                    |
| Operating<br>Temperature   | 0°C ~ 100°C (TJ)                                                                                         |
| Package / Case             | 625-BFBGA, FCBGA                                                                                         |
| Supplier Device<br>Package | 625-FCBGA (21x21)                                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/xilinx/xczu2eg-1sfva625e                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Zynq UltraScale+ MPSoC Data Sheet: Overview

### ARM Mali-400 Based GPU

- Supports OpenGL ES 1.1 and 2.0
- Supports OpenVG 1.1
- GPU frequency: Up to 667MHz
- Single Geometry Processor, Two Pixel Processors
- Pixel Fill Rate: 2 Mpixels/sec/MHz
- Triangle Rate: 0.11 Mtriangles/sec/MHz
- 64KB L2 Cache
- Power island gating

### **External Memory Interfaces**

- Multi-protocol dynamic memory controller
- 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory
- ECC support in 64-bit and 32-bit modes
- Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories
- Static memory interfaces
  - eMMC4.51 Managed NAND flash support
  - ONFI3.1 NAND flash with 24-bit ECC
  - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash

### 8-Channel DMA Controller

- Two DMA controllers of 8-channels each
- Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support

### **Serial Transceivers**

- Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates
  - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort

# Dedicated I/O Peripherals and Interfaces

- PCI Express Compliant with PCIe® 2.1 base specification
  - Root complex and End Point configurations
  - o x1, x2, and x4 at Gen1 or Gen2 rates
- SATA Host
  - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1
  - o Supports up to two channels
- DisplayPort Controller
  - Up to 5.4Gb/s rate
  - Up to two TX lanes (no RX support)

- Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support
  - o Scatter-gather DMA capability
  - Recognition of IEEE Std 1588 rev.2 PTP frames
  - o GMII, RGMII, and SGMII interfaces
  - Jumbo frames
- Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints
  - o USB 3.0/2.0 compliant device IP core
  - Super-speed, high- speed, full-speed, and low-speed modes
  - o Intel XHCI- compliant USB host
- Two full CAN 2.0B-compliant CAN bus interfaces
  - CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant
- Two SD/SDIO 2.0/eMMC4.51 compliant controllers
- Two full-duplex SPI ports with three peripheral chip selects
- Two high-speed UARTs (up to 1Mb/s)
- Two master and slave I2C interfaces
- Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment
- Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL

### Interconnect

- High-bandwidth connectivity within PS and between PS and PL
- ARM AMBA® AXI4-based
- QoS support for latency and bandwidth control
- Cache Coherent Interconnect (CCI)

### **System Memory Management**

- System Memory Management Unit (SMMU)
- Xilinx Memory Protection Unit (XMPU)

### **Platform Management Unit**

- Power gates PS peripherals, power islands, and power domains
- Clock gates PS peripheral user firmware option

### **Configuration and Security Unit**

- Boots PS and configures PL
- Supports secure and non-secure boot modes

### **System Monitor in PS**

• On-chip voltage and temperature sensing

## Programmable Logic (PL)

### Configurable Logic Blocks (CLB)

- Look-up tables (LUT)
- Flip-flops
- Cascadable adders

### 36Kb Block RAM

- True dual-port
- Up to 72 bits wide
- Configurable as dual 18Kb

### UltraRAM

- 288Kb dual-port
- 72 bits wide
- Error checking and correction

### **DSP Blocks**

- 27 x 18 signed multiply
- 48-bit adder/accumulator
- 27-bit pre-adder

### **Programmable I/O Blocks**

- Supports LVCMOS, LVDS, and SSTL
- 1.0V to 3.3V I/O
- Programmable I/O delay and SerDes

### JTAG Boundary-Scan

• IEEE Std 1149.1 Compatible Test Interface

### **PCI Express**

- Supports Root complex and End Point configurations
- Supports up to Gen4 speeds
- Up to five integrated blocks in select devices

### **100G Ethernet MAC/PCS**

- IEEE Std 802.3 compliant
- CAUI-10 (10x 10.3125Gb/s) or CAUI-4 (4x 25.78125Gb/s)
- RSFEC (IEEE Std 802.3bj) in CAUI-4 configuration
- Up to four integrated blocks in select devices

### Interlaken

- Interlaken spec 1.2 compliant
- 64/67 encoding
- 12 x 12.5Gb/s or 6 x 25Gb/s
- Up to four integrated blocks in select devices

### Video Encoder/Decoder (VCU)

- Available in EV devices
- Accessible from either PS or PL
- Simultaneous encode and decode
- H.264 and H.265 support

### System Monitor in PL

- On-chip voltage and temperature sensing
- 10-bit 200KSPS ADC with up to 17 external inputs

# **Feature Summary**

#### Table 1: Zynq UltraScale+ MPSoC: CG Device Feature Summary

|                                         | ZU2CG                                                                                                         | ZU3CG         | ZU4CG                      | ZU5CG                           | ZU6CG                        | ZU7CG           | ZU9CG          |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------|----------------------------|---------------------------------|------------------------------|-----------------|----------------|
| Application Processing Unit             | Dual-core AR                                                                                                  | RM Cortex-A53 | MPCore with C<br>32KB/32KI | oreSight; NEO<br>B L1 Cache, 1M | N & Single/Dou<br>B L2 Cache | ble Precision F | loating Point; |
| Real-Time Processing Unit               | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB I<br>Cache, and TCM |               |                            |                                 |                              |                 |                |
| Embedded and External<br>Memory         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3;<br>External Quad-SPI; NAND; eMMC      |               |                            |                                 |                              |                 |                |
| General Connectivity                    | 214 PS I/O;                                                                                                   | UART; CAN; U  | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters | Real Time Cloc               | k; WatchDog T   | imers; Triple  |
| High-Speed Connectivity                 | 2                                                                                                             | PS-GTR; PCI   | e Gen1/2; Seria            | al ATA 3.1; Dis                 | playPort 1.2a;               | USB 3.0; SGM    |                |
| System Logic Cells                      | 103,320                                                                                                       | 154,350       | 192,150                    | 256,200                         | 469,446                      | 504,000         | 599,550        |
| CLB Flip-Flops                          | 94,464                                                                                                        | 141,120       | 175,680                    | 234,240                         | 429,208                      | 460,800         | 548,160        |
| CLB LUTs                                | 47,232                                                                                                        | 70,560        | 87,840                     | 117,120                         | 214,604                      | 230,400         | 274,080        |
| Distributed RAM (Mb)                    | 1.2                                                                                                           | 1.8           | 2.6                        | 3.5                             | 6.9                          | 6.2             | 8.8            |
| Block RAM Blocks                        | 150                                                                                                           | 216           | 128                        | 144                             | 714                          | 312             | 912            |
| Block RAM (Mb)                          | 5.3                                                                                                           | 7.6           | 4.5                        | 5.1                             | 25.1                         | 11.0            | 32.1           |
| UltraRAM Blocks                         | 0                                                                                                             | 0             | 48                         | 64                              | 0                            | 96              | 0              |
| UltraRAM (Mb)                           | 0                                                                                                             | 0             | 14.0                       | 18.0                            | 0                            | 27.0            | 0              |
| DSP Slices                              | 240                                                                                                           | 360           | 728                        | 1,248                           | 1,973                        | 1,728           | 2,520          |
| CMTs                                    | 3                                                                                                             | 3             | 4                          | 4                               | 4                            | 8               | 4              |
| Max. HP I/O <sup>(1)</sup>              | 156                                                                                                           | 156           | 156                        | 156                             | 208                          | 416             | 208            |
| Max. HD I/O <sup>(2)</sup>              | 96                                                                                                            | 96            | 96                         | 96                              | 120                          | 48              | 120            |
| System Monitor                          | 2                                                                                                             | 2             | 2                          | 2                               | 2                            | 2               | 2              |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0                                                                                                             | 0             | 16                         | 16                              | 24                           | 24              | 24             |
| GTY Transceivers 32.75Gb/s              | 0                                                                                                             | 0             | 0                          | 0                               | 0                            | 0               | 0              |
| Transceiver Fractional PLLs             | 0                                                                                                             | 0             | 8                          | 8                               | 12                           | 12              | 12             |
| PCIe Gen3 x16 and Gen4 x8               | 0                                                                                                             | 0             | 2                          | 2                               | 0                            | 2               | 0              |
| 150G Interlaken                         | 0                                                                                                             | 0             | 0                          | 0                               | 0                            | 0               | 0              |
| 100G Ethernet w/ RS-FEC                 | 0                                                                                                             | 0             | 0                          | 0                               | 0                            | 0               | 0              |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
 GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 2.

#### Table 3: Zynq UltraScale+ MPSoC: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                       | ZU4EG        | ZU5EG         | ZU6EG                   | ZU7EG          | ZU9EG          | ZU11EG         | ZU15EG         | ZU17EG     | ZU19EG    |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|--------------|---------------|-------------------------|----------------|----------------|----------------|----------------|------------|-----------|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                                | x-A53 MPCor  | e with CoreSi | ght; NEON & S           | Single/Double  | Precision Flo  | ating Point; 3 | 2KB/32KB L1    | Cache, 1MB | L2 Cache  |
| Real-Time Processing Unit               |         | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |              |               |                         |                |                |                |                |            |           |
| Embedded and External<br>Memory         |         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3;<br>External Quad-SPI; NAND; eMMC    |              |               |                         |                |                |                |                |            |           |
| General Connectivity                    |         | 214 PS I/0                                                                                                  | ); UART; CAN | ; USB 2.0; 12 | C; SPI; 32b C           | GPIO; Real Tir | me Clock; Wa   | tchDog Timer   | s; Triple Time | r Counters |           |
| High-Speed Connectivity                 |         |                                                                                                             | 4 PS         | S-GTR; PCIe C | Gen1/2; Seria           | I ATA 3.1; Dis | splayPort 1.2a | a; USB 3.0; So | GMH            |            |           |
| Graphic Processing Unit                 |         |                                                                                                             |              |               | ARM Mali <sup>™</sup> - | 400 MP2; 64    | KB L2 Cache    |                |                |            |           |
| System Logic Cells                      | 103,320 | 154,350                                                                                                     | 192,150      | 256,200       | 469,446                 | 504,000        | 599,550        | 653,100        | 746,550        | 926,194    | 1,143,450 |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                                     | 175,680      | 234,240       | 429,208                 | 460,800        | 548,160        | 597,120        | 682,560        | 846,806    | 1,045,440 |
| CLB LUTs                                | 47,232  | 70,560                                                                                                      | 87,840       | 117,120       | 214,604                 | 230,400        | 274,080        | 298,560        | 341,280        | 423,403    | 522,720   |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                         | 2.6          | 3.5           | 6.9                     | 6.2            | 8.8            | 9.1            | 11.3           | 8.0        | 9.8       |
| Block RAM Blocks                        | 150     | 216                                                                                                         | 128          | 144           | 714                     | 312            | 912            | 600            | 744            | 796        | 984       |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                         | 4.5          | 5.1           | 25.1                    | 11.0           | 32.1           | 21.1           | 26.2           | 28.0       | 34.6      |
| UltraRAM Blocks                         | 0       | 0                                                                                                           | 48           | 64            | 0                       | 96             | 0              | 80             | 112            | 102        | 128       |
| UltraRAM (Mb)                           | 0       | 0                                                                                                           | 14.0         | 18.0          | 0                       | 27.0           | 0              | 22.5           | 31.5           | 28.7       | 36.0      |
| DSP Slices                              | 240     | 360                                                                                                         | 728          | 1,248         | 1,973                   | 1,728          | 2,520          | 2,928          | 3,528          | 1,590      | 1,968     |
| CMTs                                    | 3       | 3                                                                                                           | 4            | 4             | 4                       | 8              | 4              | 8              | 4              | 11         | 11        |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                         | 156          | 156           | 208                     | 416            | 208            | 416            | 208            | 572        | 572       |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                          | 96           | 96            | 120                     | 48             | 120            | 96             | 120            | 96         | 96        |
| System Monitor                          | 2       | 2                                                                                                           | 2            | 2             | 2                       | 2              | 2              | 2              | 2              | 2          | 2         |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                           | 16           | 16            | 24                      | 24             | 24             | 32             | 24             | 44         | 44        |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                           | 0            | 0             | 0                       | 0              | 0              | 16             | 0              | 28         | 28        |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                           | 8            | 8             | 12                      | 12             | 12             | 24             | 12             | 36         | 36        |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                           | 2            | 2             | 0                       | 2              | 0              | 4              | 0              | 4          | 5         |
| 150G Interlaken                         | 0       | 0                                                                                                           | 0            | 0             | 0                       | 0              | 0              | 1              | 0              | 2          | 4         |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                           | 0            | 0             | 0                       | 0              | 0              | 2              | 0              | 2          | 4         |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
 GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 4.

www.xilinx.com

#### Table 5: Zynq UltraScale+ MPSoC: EV Device Feature Summary

|                                         | ZU4EV                                                                                                                          | ZU5EV                                               | ZU7EV                          |  |  |  |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------|--|--|--|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Po<br>32KB/32KB L1 Cache, 1MB L2 Cache |                                                     |                                |  |  |  |
| Real-Time Processing Unit               | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1<br>Cache, and TCM                 |                                                     |                                |  |  |  |
| Embedded and External<br>Memory         | and External 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC             |                                                     |                                |  |  |  |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2.                                                                                                  | .0; I2C; SPI; 32b GPIO; Real Time<br>Timer Counters | Clock; WatchDog Timers; Triple |  |  |  |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Gen                                                                                                             | 1/2; Serial ATA 3.1; DisplayPort 1                  | .2a; USB 3.0; SGMII            |  |  |  |
| Graphic Processing Unit                 | A                                                                                                                              | RM Mali™-400 MP2; 64KB L2 Cach                      | ne                             |  |  |  |
| Video Codec                             | 1                                                                                                                              | 1                                                   | 1                              |  |  |  |
| System Logic Cells                      | 192,150                                                                                                                        | 256,200                                             | 504,000                        |  |  |  |
| CLB Flip-Flops                          | 175,680                                                                                                                        | 234,240                                             | 460,800                        |  |  |  |
| CLB LUTs                                | 87,840                                                                                                                         | 117,120                                             | 230,400                        |  |  |  |
| Distributed RAM (Mb)                    | 2.6                                                                                                                            | 3.5                                                 | 6.2                            |  |  |  |
| Block RAM Blocks                        | 128                                                                                                                            | 144                                                 | 312                            |  |  |  |
| Block RAM (Mb)                          | 4.5                                                                                                                            | 5.1                                                 | 11.0                           |  |  |  |
| UltraRAM Blocks                         | 48                                                                                                                             | 64                                                  | 96                             |  |  |  |
| UltraRAM (Mb)                           | 14.0                                                                                                                           | 18.0                                                | 27.0                           |  |  |  |
| DSP Slices                              | 728                                                                                                                            | 1,248                                               | 1,728                          |  |  |  |
| CMTs                                    | 4                                                                                                                              | 4                                                   | 8                              |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156                                                                                                                            | 156                                                 | 416                            |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96                                                                                                                             | 96                                                  | 48                             |  |  |  |
| System Monitor                          | 2                                                                                                                              | 2                                                   | 2                              |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                                                                                                                             | 16                                                  | 24                             |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0                                                                                                                              | 0                                                   | 0                              |  |  |  |
| Transceiver Fractional PLLs             | 8                                                                                                                              | 8                                                   | 12                             |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 2                                                                                                                              | 2                                                   | 2                              |  |  |  |
| 150G Interlaken                         | 0                                                                                                                              | 0                                                   | 0                              |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0                                                                                                                              | 0                                                   | 0                              |  |  |  |

Notes:

HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
 HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
 GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 6.

# Zynq UltraScale+ MPSoCs

A comprehensive device family, Zynq UltraScale+ MPSoCs offer single-chip, all programmable, heterogeneous multiprocessors that provide designers with software, hardware, interconnect, power, security, and I/O programmability. The range of devices in the Zynq UltraScale+ MPSoC family allows designers to target cost-sensitive as well as high-performance applications from a single platform using industry-standard tools. While each Zynq UltraScale+ MPSoC contains the same PS, the PL, Video hard blocks, and I/O resources vary between the devices.

| 5 1 |                          |                          |                          |
|-----|--------------------------|--------------------------|--------------------------|
|     | CG Devices               | EG Devices               | EV Devices               |
| APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 |
| RPU | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  |
| GPU | _                        | Mali-400MP2              | Mali-400MP2              |
| VCU | _                        | _                        | H.264/H.265              |

#### Table 7: Zynq UltraScale+ MPSoC Device Features

The Zynq UltraScale+ MPSoCs are able to serve a wide range of applications including:

- Automotive: Driver assistance, driver information, and infotainment
- Wireless Communications: Support for multiple spectral bands and smart antennas
- Wired Communications: Multiple wired communications standards and context-aware network services
- Data Centers: Software Defined Networks (SDN), data pre-processing, and analytics
- Smarter Vision: Evolving video-processing algorithms, object detection, and analytics
- Connected Control/M2M: Flexible/adaptable manufacturing, factory throughput, quality, and safety

The UltraScale MPSoC architecture provides processor scalability from 32 to 64 bits with support for virtualization, the combination of soft and hard engines for real-time control, graphics/video processing, waveform and packet processing, next-generation interconnect and memory, advanced power management, and technology enhancements that deliver multi-level security, safety, and reliability. Xilinx offers a large number of soft IP for the Zynq UltraScale+ MPSoC family. Stand-alone and Linux device drivers are available for the peripherals in the PS and the PL. Xilinx's Vivado® Design Suite, SDK™, and PetaLinux development environments enable rapid product development for software, hardware, and systems engineers. The ARM-based PS also brings a broad range of third-party tools and IP providers in combination with Xilinx's existing PL ecosystem.

The Zynq UltraScale+ MPSoC family delivers unprecedented processing, I/O, and memory bandwidth in the form of an optimized mix of heterogeneous processing engines embedded in a next-generation, high-performance, on-chip interconnect with appropriate on-chip memory subsystems. The heterogeneous processing and programmable engines, which are optimized for different application tasks, enable the Zynq UltraScale+ MPSoCs to deliver the extensive performance and efficiency required to address next-generation smarter systems while retaining backwards compatibility with the original Zynq-7000 All Programmable SoC family. The UltraScale MPSoC architecture also incorporates multiple levels of security, increased safety, and advanced power management, which are critical requirements of next-generation smarter systems. Xilinx's embedded UltraFast™ design methodology fully exploits the

# **Processing System**

### **Application Processing Unit (APU)**

The key features of the APU include:

- 64-bit quad-core ARM Cortex-A53 MPCores. Features associated with each core include:
  - o ARM v8-A Architecture
  - Operating target frequency: up to 1.5GHz
  - Single and double precision floating point: 4 SP / 2 DP FLOPs
  - NEON Advanced SIMD support with single and double precision floating point instructions
  - o A64 instruction set in 64-bit operating mode, A32/T32 instruction set in 32-bit operating mode
  - Level 1 cache (separate instruction and data, 32KB each for each Cortex-A53 CPU)
    - 2-way set-associative Instruction Cache with parity support
    - 4-way set-associative Data Cache with ECC support
  - Integrated memory management unit (MMU) per processor core
  - o TrustZone for secure mode operation
  - o Virtualization support
- Ability to operate in single processor, symmetric quad processor, and asymmetric quad-processor modes
- Integrated 16-way set-associative 1MB Unified Level 2 cache with ECC support
- Interrupts and Timers
  - Generic interrupt controller (GIC-400)
  - ARM generic timers (4 timers per CPU)
  - One watchdog timer (WDT)
  - One global timer
  - Two triple timers/counters (TTC)
- Little and big endian support
  - Big endian support in BE8 mode
- CoreSight debug and trace support
  - Embedded Trace Macrocell (ETM) for instruction trace
  - o Cross trigger interface (CTI) enabling hardware breakpoints and triggers
- ACP interface to PL for I/O coherency and Level 2 cache allocation
- ACE interface to PL for full coherency
- Power island gating on each processor core
- Optional eFUSE disable per core

www.xilinx.com

### **E** XILINX.

### SATA

- Compliant with SATA 3.1 Specification
- SATA host port supports up to 2 external devices
- Compliant with Advanced Host Controller Interface ('AHCI') ver. 1.3
- 1.5Gb/s, 3.0Gb/s, and 6.0Gb/s data rates
- Power management features: supports partial and slumber modes

#### USB 3.0

- Two USB controllers (configurable as USB 2.0 or USB 3.0)
- Up to 5.0Gb/s data rate
- Host and Device modes
  - Super Speed, High Speed, Full Speed, and Low Speed
  - Up to 12 endpoints
  - o The USB host controller registers and data structures are compliant to Intel xHCI specifications
  - o 64-bit AXI master port with built-in DMA
  - Power management features: Hibernation mode

### DisplayPort Controller

- 4K Display Processing with DisplayPort output
  - Maximum resolution of 4K x 2K-30 (30Hz pixel rate)
  - o DisplayPort AUX channel, and Hot Plug Detect (HPD) on the output
  - o RGB YCbCr, 4:2:0; 4:2:2, 4:4:4 with 6, 8, 10, and 12b/c
  - Y-only, xvYCC, RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2, and YCbCr 4:2:0 video format with 6,8,10 and 12-bits per color component
  - o 256-color palette
  - o Multiple frame buffer formats
  - o 1, 2, 4, 8 bits per pixel (bpp) via a palette
  - o 16, 24, 32bpp
  - o Graphics formats such as RGBA8888, RGB555, etc.
- Accepts streaming video from the PL or dedicated DMA controller
- Enables Alpha blending of graphics and Chroma keying

### **EXILINX**.

- Audio support
  - o A single stream carries up to 8 LPCM channels at 192kHz with 24-bit resolution
  - o Supports compressed formats including DRA, Dolby MAT, and DTS HD
  - o Multi-Stream Transport can extend the number of audio channels
  - Audio copy protection
  - o 2-channel streaming or input from the PL
  - Multi-channel non-streaming audio from a memory audio frame buffer
- Includes a System Time Clock (STC) compliant with ISO/IEC 13818-1
- Boot-time display using minimum resources

### Platform Management Unit (PMU)

- Performs system initialization during boot
- Acts as a delegate to the application and real-time processors during sleep state
- Initiates power-up and restart after the wake-up request
- Maintains the system power state at all time
- Manages the sequence of low-level events required for power-up, power-down, reset, clock gating, and power gating of islands and domains
- Provides error management (error handling and reporting)
- Provides safety check functions (e.g., memory scrubbing)

The PMU includes the following blocks:

- Platform management processor
- Fixed ROM for boot-up of the device
- 128KB RAM with ECC for optional user/firmware code
- Local and global registers to manage power-down, power-up, reset, clock gating, and power gating requests
- Interrupt controller with 16 interrupts from other modules and the inter-processor communication interface (IPI)
- GPI and GPO interfaces to and from PS I/O and PL
- JTAG interface for PMU debug
- Optional User-Defined Firmware

### **Configuration Security Unit (CSU)**

- Triple redundant Secure Processor Block (SPB) with built-in ECC
- Crypto Interface Block consisting of
  - o 256-bit AES-GCM
  - o SHA-3/384
  - o 4096-bit RSA
- Key Management Unit
- Built-in DMA
- PCAP interface
- Supports ROM validation during pre-configuration stage
- Loads First Stage Boot Loader (FSBL) into OCM in either secure or non-secure boot modes
- Supports voltage, temperature, and frequency monitoring after configuration

### Xilinx Peripheral Protection Unit (XPPU)

- Provides peripheral protection support
- Up to 20 masters simultaneously
- Multiple aperture sizes
- Access control for a specified set of address apertures on a per master basis
- 64KB peripheral apertures and controls access on per peripheral basis

### I/O Peripherals

The IOP unit contains the data communication peripherals. Key features of the IOP include:

### Triple-Speed Gigabit Ethernet

- Compatible with IEEE Std 802.3 and supports 10/100/1000Mb/s transfer rates (Full and Half duplex)
- Supports jumbo frames
- Built-in Scatter-Gather DMA capability
- Statistics counter registers for RMON/MIB
- Multiple I/O types (1.8, 2.5, 3.3V) on RGMII interface with external PHY
- GMII interface to PL to support interfaces as: TBI, SGMII, and RGMII v2.0 support
- Automatic pad and cyclic redundancy check (CRC) generation on transmitted frames
- Transmitter and Receive IP, TCP, and UDP checksum offload
- MDIO interface for physical layer management

### **E** XILINX.

- 2 chip selects
- Programmable access timing
- 1.8V and 3.3V I/O
- Built-in DMA for improved performance

### Quad-SPI Controller

- 4 bytes (32-bit) and 3 bytes (24-bit) address width
- Maximum SPI Clock at Master Mode at 150MHz
- Single, Dual-Parallel, and Dual-Stacked mode
- 32-bit AXI Linear Address Mapping Interface for read operation
- Up to 2 chip select signals
- Write Protection Signal
- Hold signals
- 4-bit bidirectional I/O signals
- x1/x2/x4 Read speed required
- x1 write speed required only
- 64 byte Entry FIFO depth to improve QSPI read efficiency
- Built-in DMA for improved performance

# Video Encoder/Decoder (VCU)

Zynq UltraScale+ MPSoCs include a Video codec (encoder/decoder) available in the devices designated with the EV suffix. The VCU is located in the PL and can be accessed from either the PL or PS.

- Simultaneous Encode and Decode through separate cores
- H.264 high profile level 5.2 (4Kx2K-60)
- H.265 (HEVC) main, main10 profile, level 5.1, high Tier, up to 4Kx2K-60 rate
- 8 and 10 bit encoding
- 4:2:0 and 4:2:2 chroma sampling
- 8Kx4K-15 rate
- Multi-stream up to total of 4Kx2K-60 rate
- Low Latency mode
- Can share the PS DRAM or use dedicated DRAM in the PL
- Clock/power management
- OpenMax Linux drivers

| Peripheral<br>Interface                  | ΜΙΟ                                             | ΕΜΙΟ                                                                                                                                                                                                                                                             |
|------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quad-SPI<br>NAND                         | Yes                                             | No                                                                                                                                                                                                                                                               |
| USB2.0: 0,1                              | Yes: External PHY                               | No                                                                                                                                                                                                                                                               |
| SDIO 0,1                                 | Yes                                             | Yes                                                                                                                                                                                                                                                              |
| SPI: 0,1<br>I2C: 0,1<br>CAN: 0,1<br>GPIO | Yes<br>CAN: External PHY<br>GPIO: Up to 78 bits | Yes<br>CAN: External PHY<br>GPIO: Up to 96 bits                                                                                                                                                                                                                  |
| GigE: 0,1,2,3                            | RGMII v2.0:<br>External PHY                     | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and 1000BASE-X in Programmable Logic                                                                                                                                                                   |
| UART: 0,1                                | Simple UART:<br>Only two pins (TX and RX)       | <ul> <li>Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either:</li> <li>Two Processing System (PS) pins (RX and TX) through MIO and six additional Programmable Logic (PL) pins, <i>or</i></li> <li>Eight Programmable Logic (PL) pins</li> </ul> |
| Debug Trace Ports                        | Yes: Up to 16 trace bits                        | Yes: Up to 32 trace bits                                                                                                                                                                                                                                         |
| Processor JTAG                           | Yes                                             | Yes                                                                                                                                                                                                                                                              |

Table 8: MIO Peripheral Interface Mapping

#### Transceiver (PS-GTR)

The four PS-GTR transceivers, which reside in the full power domain (FPD), support data rates of up to 6.0Gb/s. All the protocols cannot be pinned out at the same time. At any given time, four differential pairs can be pinned out using the transceivers. This is user programmable via the high-speed I/O multiplexer (HS-MIO).

- A Quad transceiver PS-GTR (TX/RX pair) able to support following standards simultaneously
  - x1, x2, or x4 lane of PCIe at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates
  - o 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s
  - o 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s
  - o 1 or 2 USB3.0 channels at 5.0Gb/s
  - o 1-4 Ethernet SGMII channels at 1.25Gb/s
- Provides flexible host-programmable multiplexing function for connecting the transceiver resources to the PS masters (DisplayPort, PCIe, Serial-ATA, USB3.0, and GigE).

### High-Performance AXI Ports

The high-performance AXI4 ports provide access from the PL to DDR and high-speed interconnect in the PS. The six dedicated AXI memory ports from the PL to the PS are configurable as either 128-bit, 64-bit, or 32-bit interfaces. These interfaces connect the PL to the memory interconnect via a FIFO interface. Two of the AXI interfaces support I/O coherent access to the APU caches.

Each high-performance AXI port has these characteristics:

- Reduced latency between PL and processing system memory
- 1KB deep FIFO
- Configurable either as 128-bit, 64-bit, or 32-bit AXI interfaces
- Multiple AXI command issuing to DDR

#### Accelerator Coherency Port (ACP)

The Zynq UltraScale+ MPSoC accelerator coherency port (ACP) is a 64-bit AXI slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACP directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to CPU data in the L2 cache. The ACP provides a low latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACP only snoops access in the CPU L2 cache, providing coherency in hardware. It does not support coherency on the PL side. So this interface is ideal for a DMA or an accelerator in the PL that only requires coherency on the CPU cache memories. For example, if a MicroBlaze<sup>™</sup> processor in the PL is attached to the ACP interface, the cache of MicroBlaze processor will not be coherent with Cortex-A53 caches.

#### AXI Coherency Extension (ACE)

The Zynq UltraScale+ MPSoC AXI coherency extension (ACE) is a 64-bit AXI4 slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACE directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to Cache Coherent Interconnect (CCI). The ACE provides a low-latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACE snoops accesses to the CCI and the PL side, thus, providing full coherency in hardware. This interface can be used to hook up a cached interface in the PL to the PS as caches on both the Cortex-A53 memories and the PL master are snooped thus providing full coherency. For example, if a MicroBlaze processor in the PL is hooked up using an ACE interface, then Cortex-A53 and MicroBlaze processor caches will be coherent with each other.



Figure 2: Column-Based Device Divided into Clock Regions

### Input/Output

All Zynq UltraScale+ MPSoCs have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO).

The number of I/O pins in the PL of Zynq UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-performance (HP), or high-density (HD). The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V.

All I/O pins are organized in banks, with 52 HP pins per bank or 24 HD pins per bank. Each bank has one common  $V_{CCO}$  output buffer power supply, which also powers certain input buffers. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ).  $V_{REF}$  pins can be driven directly from the PCB or internally generated using the internal  $V_{REF}$  generator circuitry present in each bank.

### I/O Electrical Characteristics

Single-ended outputs use a conventional CMOS push/pull output structure driving High towards  $V_{CCO}$  or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor.

Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a  $100\Omega$  internal resistor. All UltraScale architecture-based devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. The Zynq UltraScale+ family includes support for MIPI with a dedicated D-PHY in the I/O bank.

## **Integrated Block for 100G Ethernet**

Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping.

In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operate without using the MAC.

# **Clock Management**

The clock generation and distribution components in UltraScale architecture-based devices are located adjacent to the columns that contain the memory interfacing and input and output circuitry. This tight coupling of clocking and I/O provides low-latency clocking to the I/O for memory interfaces and other I/O protocols. Within every clock management tile (CMT) resides one mixed-mode clock manager (MMCM), two PLLs, clock distribution buffers and routing, and dedicated circuitry for implementing external memory interfaces.

### **Mixed-Mode Clock Manager**

The mixed-mode clock manager (MMCM) can serve as a frequency synthesizer for a wide range of frequencies and as a jitter filter for incoming clocks. At the center of the MMCM is a voltage-controlled oscillator (VCO), which speeds up and slows down depending on the input voltage it receives from the phase frequency detector (PFD).

Three sets of programmable frequency dividers (D, M, and O) are programmable by configuration and during normal operation via the Dynamic Reconfiguration Port (DRP). The pre-divider D reduces the input frequency and feeds one input of the phase/frequency comparator. The feedback divider M acts as a multiplier because it divides the VCO output frequency before feeding the other input of the phase comparator. D and M must be chosen appropriately to keep the VCO within its specified frequency range. The VCO has eight equally-spaced output phases (0°, 45°, 90°, 135°, 180°, 225°, 270°, and 315°). Each phase can be selected to drive one of the output dividers, and each divider is programmable by configuration to divide by any integer from 1 to 128.

The MMCM has three input-jitter filter options: low bandwidth, high bandwidth, or optimized mode. Low-Bandwidth mode has the best jitter attenuation. High-Bandwidth mode has the best phase offset. Optimized mode allows the tools to find the best setting.

The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps.

### Programmable Data Width

Each port can be configured as  $32K \times 1$ ;  $16K \times 2$ ;  $8K \times 4$ ;  $4K \times 9$  (or 8);  $2K \times 18$  (or 16);  $1K \times 36$  (or 32); or  $512 \times 72$  (or 64). Whether configured as block RAM or FIFO, the two ports can have different aspect ratios without any constraints. Each block RAM can be divided into two completely independent 18Kb block RAMs that can each be configured to any aspect ratio from  $16K \times 1$  to  $512 \times 36$ . Everything described previously for the full 36Kb block RAM also applies to each of the smaller 18Kb block RAMs. Only in simple dual-port (SDP) mode can data widths of greater than 18 bits (18Kb RAM) or 36 bits (36Kb RAM) be accessed. In this mode, one port is dedicated to read operation, the other to write operation. In SDP mode, one side (read or write) can be variable, while the other is fixed to 32/36 or 64/72. Both sides of the dual-port 36Kb RAM can be of variable width.

### **Error Detection and Correction**

Each 64-bit-wide block RAM can generate, store, and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. The ECC logic can also be used when writing to or reading from external 64- to 72-bit-wide memories.

### **FIFO Controller**

Each block RAM can be configured as a 36Kb FIFO or an 18Kb FIFO. The built-in FIFO controller for single-clock (synchronous) or dual-clock (asynchronous or multirate) operation increments the internal addresses and provides four handshaking flags: full, empty, programmable full, and programmable empty. The programmable flags allow the user to specify the FIFO counter values that make these flags go active. The FIFO width and depth are programmable with support for different read port and write port widths on a single FIFO. A dedicated cascade path allows for easy creation of deeper FIFOs.

# UltraRAM

UltraRAM is a high-density, dual-port, synchronous memory block used in some UltraScale+ families. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. Multiple UltraRAM blocks can be cascaded together to create larger memory arrays. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 36Mb, UltraRAM provides the flexibility to fulfill many different memory requirements.

### **Error Detection and Correction**

Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process.

# **Digital Signal Processing**

DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale architecture-based devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility.

Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands.

The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms.

The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit.

The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter.

# **System Monitor**

The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors.

All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ devices is similar to the Kintex UltraScale and Virtex UltraScale devices but with the addition of a PMBus interface.

Zynq UltraScale+ MPSoCs contain one System Monitor in the PL and an additional block in the PS. The System Monitor in the PL has the same features as the block in UltraScale+ FPGAs. See Table 11.

|            | Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS |
|------------|---------------------------|---------------------------|
| ADC        | 10-bit 200kSPS            | 10-bit 1MSPS              |
| Interfaces | JTAG, I2C, DRP, PMBus     | АРВ                       |

#### Table 11: Key System Monitor Features

### **Clock Management**

The PS in Zynq UltraScale+ MPSoCs is equipped with five phase-locked loops (PLLs), providing flexibility in configuring the clock domains within the PS. There are four primary clock domains of interest within the PS. These include the APU, the RPU, the DDR controller, and the I/O peripherals (IOP). The frequencies of all of these domains can be configured independently under software control.

### **Power Domains**

The Zynq UltraScale+ MPSoC contains four separate power domains. When they are connected to separate power supplies, they can be completely powered down independently of each other without consuming any dynamic or static power. The processing system includes:

- Full Power Domain (FPD)
- Low Power Domain (LPD)
- Battery Powered Domain (BPD)

In addition to these three Processing System power domains, the PL can also be completely powered down if connected to separate power supplies.

The Full Power Domain (FPD) consists of the following major blocks:

- Application Processing Unit (APU)
- DMA (FP-DMA)
- Graphics Processing Unit (GPU)
- Dynamic Memory Controller (DDRC)
- High-Speed I/O Peripherals

The Low Power Domain (LPD) consists of the following major blocks:

- Real-Time Processing Unit (RPU)
- DMA (LP-DMA)
- Platform Management Unit (PMU)
- Configuration Security Unit (CSU)
- Low-Speed I/O Peripherals
- Static Memory Interfaces

The Battery Power Domain (BPD) is the lowest power domain of the Zynq UltraScale+ MPSoC processing system. In this mode, all the PS is powered off except the Real-Time Clock (RTC) and battery-backed RAM (BBRAM).

#### **Power Examples**

Power for the Zynq UltraScale+ MPSoCs varies depending on the utilization of the PL resources, and the frequency of the PS and PL. To estimate power, use the Xilinx Power Estimator (XPE) at:

http://www.xilinx.com/products/design\_tools/logic\_design/xpe.htm

# **Ordering Information**

Table 12 shows the speed and temperature grades available in the different device families.

|                  |                         | Speed Grade and Temperature Grade |               |                                         |                                      |  |  |  |
|------------------|-------------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|--|--|
| Device<br>Family | Devices                 | Commercial<br>(C)                 | E             | Industrial<br>(I)                       |                                      |  |  |  |
|                  |                         | 0°C to +85°C                      | 0°C to +100°C | 0°C to +110°C                           | –40°C to +100°C                      |  |  |  |
|                  |                         |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
|                  | CG                      |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  | Devices                 |                                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |  |  |  |
|                  |                         |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |
|                  |                         |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
|                  | ZU2EG<br>ZU3EG          |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  |                         |                                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |  |  |  |
|                  |                         |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |
|                  | ZU4EG                   |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |
| Zynq             | ZU5EG<br>ZU6EG<br>ZU7EG |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
| UltraScale+      |                         |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  | ZU9EG                   |                                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |  |  |  |
|                  | ZU11EG<br>ZU15EG        |                                   |               |                                         |                                      |  |  |  |
|                  | ZU17EG<br>ZU19EG        |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |
|                  |                         |                                   |               |                                         |                                      |  |  |  |
|                  |                         |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |
|                  |                         |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
|                  | EV<br>Devices           |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  |                         |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |
|                  |                         |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |

Table 12: Speed Grade and Temperature Grade

#### Notes:

1. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.

2. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V)

The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs.



1) -L1 and -L2 are the ordering codes for the low power -1L and -2L speed grades, respectively.

DS891\_03\_091216

Figure 3: Zynq UltraScale+ MPSoC Ordering Information