Welcome to **E-XFL.COM** Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |----------------------------|-------------------------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM Mali™-400 MP2 | | Flash Size | - | | RAM Size | 256KB | | Peripherals | DMA, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 533MHz, 600MHz, 1.3GHz | | Primary Attributes | Zynq®UltraScale+™ FPGA, 154K+ Logic Cells | | Operating<br>Temperature | 0°C ~ 100°C (TJ) | | Package / Case | 625-BFBGA, FCBGA | | Supplier Device<br>Package | 625-FCBGA (21x21) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xczu3eg-2sfva625e | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### ARM Mali-400 Based GPU - Supports OpenGL ES 1.1 and 2.0 - Supports OpenVG 1.1 - GPU frequency: Up to 667MHz - Single Geometry Processor, Two Pixel Processors - Pixel Fill Rate: 2 Mpixels/sec/MHz - Triangle Rate: 0.11 Mtriangles/sec/MHz - 64KB L2 Cache - Power island gating ### **External Memory Interfaces** - Multi-protocol dynamic memory controller - 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory - ECC support in 64-bit and 32-bit modes - Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories - Static memory interfaces - eMMC4.51 Managed NAND flash support - ONFI3.1 NAND flash with 24-bit ECC - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash ### **8-Channel DMA Controller** - Two DMA controllers of 8-channels each - Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support #### **Serial Transceivers** - Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort # **Dedicated I/O Peripherals and Interfaces** - PCI Express Compliant with PCIe® 2.1 base specification - Root complex and End Point configurations - o x1, x2, and x4 at Gen1 or Gen2 rates - SATA Host - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1 - Supports up to two channels - DisplayPort Controller - Up to 5.4Gb/s rate - Up to two TX lanes (no RX support) - Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support - Scatter-gather DMA capability - Recognition of IEEE Std 1588 rev.2 PTP frames - o GMII, RGMII, and SGMII interfaces - Jumbo frames - Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints - o USB 3.0/2.0 compliant device IP core - Super-speed, high- speed, full-speed, and low-speed modes - Intel XHCI- compliant USB host - Two full CAN 2.0B-compliant CAN bus interfaces - o CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant - Two SD/SDIO 2.0/eMMC4.51 compliant controllers - Two full-duplex SPI ports with three peripheral chip selects - Two high-speed UARTs (up to 1Mb/s) - Two master and slave I2C interfaces - Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment - Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL #### Interconnect - High-bandwidth connectivity within PS and between PS and PL - ARM AMBA® AXI4-based - QoS support for latency and bandwidth control - Cache Coherent Interconnect (CCI) ### **System Memory Management** - System Memory Management Unit (SMMU) - Xilinx Memory Protection Unit (XMPU) ### **Platform Management Unit** - Power gates PS peripherals, power islands, and power domains - Clock gates PS peripheral user firmware option ### **Configuration and Security Unit** - Boots PS and configures PL - Supports secure and non-secure boot modes 2 ### **System Monitor in PS** • On-chip voltage and temperature sensing # **Programmable Logic (PL)** ### **Configurable Logic Blocks (CLB)** - Look-up tables (LUT) - Flip-flops - Cascadable adders #### **36Kb Block RAM** - True dual-port - Up to 72 bits wide - Configurable as dual 18Kb #### **UltraRAM** - 288Kb dual-port - 72 bits wide - Error checking and correction #### **DSP Blocks** - 27 x 18 signed multiply - 48-bit adder/accumulator - 27-bit pre-adder ### **Programmable I/O Blocks** - Supports LVCMOS, LVDS, and SSTL - 1.0V to 3.3V I/O - Programmable I/O delay and SerDes ### JTAG Boundary-Scan • IEEE Std 1149.1 Compatible Test Interface ### **PCI Express** - Supports Root complex and End Point configurations - Supports up to Gen4 speeds - Up to five integrated blocks in select devices ### **100G Ethernet MAC/PCS** - IEEE Std 802.3 compliant - CAUI-10 (10x 10.3125Gb/s) or CAUI-4 (4x 25.78125Gb/s) - RSFEC (IEEE Std 802.3bj) in CAUI-4 configuration - Up to four integrated blocks in select devices #### Interlaken - Interlaken spec 1.2 compliant - 64/67 encoding - 12 x 12.5Gb/s or 6 x 25Gb/s - Up to four integrated blocks in select devices ### Video Encoder/Decoder (VCU) - Available in EV devices - Accessible from either PS or PL - Simultaneous encode and decode - H.264 and H.265 support ### **System Monitor in PL** - On-chip voltage and temperature sensing - 10-bit 200KSPS ADC with up to 17 external inputs Table 2: Zynq UltraScale+ MPSoC: CG Device-Package Combinations and Maximum I/Os | Package | Package | | | ZU5CG | ZU6CG | ZU7CG | ZU9CG | | |------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | (1)(2)(3)(4)(5) | Dimensions (mm) | HD, HP<br>GTH, GTY | SBVA484 <sup>(6)</sup> | 19x19 | 24, 58<br>0, 0 | 24, 58<br>0, 0 | | | | | | | SFVA625 | 21x21 | 24, 156<br>0, 0 | 24, 156<br>0, 0 | | | | | | | SFVC784 <sup>(7)</sup> | 23x23 | 96, 156<br>0, 0 | 96, 156<br>0, 0 | 96, 156<br>4, 0 | 96, 156<br>4, 0 | | | | | FBVB900 | 31x31 | | | 48, 156<br>16, 0 | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | | FFVC900 | 31x31 | | | | | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | FFVB1156 | 35x35 | | | | | 120, 208<br>24, 0 | | 120, 208<br>24, 0 | | FFVC1156 | 35x35 | | | | | | 48, 312<br>20, 0 | | | FFVF1517 | 40x40 | | | | | | 48, 416<br>24, 0 | | #### Notes: - 1. Go to Ordering Information for package designation details. - 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch. - 3. All device package combinations bond out 4 PS-GTR transceivers. - 4. All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os. - 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined. - 6. All 58 HP I/O pins are powered by the same $\rm V_{\rm CCO}$ supply. - 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. Table 3: Zynq UltraScale+ MPSoC: EG Device Feature Summary | | ZU2EG | ZU3EG | ZU4EG | ZU5EG | ZU6EG | ZU7EG | ZU9EG | ZU11EG | ZU15EG | ZU17EG | ZU19EG | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|---------------|---------------|----------------|---------------|--------------|---------|---------|-----------| | Application Processing Unit | Quad-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache | | | | | | | | | | | | Real-Time Processing Unit | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM | | | | | | | | | | | | Embedded and External<br>Memory | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC | | | | | | | | | | | | General Connectivity | | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Triple Timer Counters | | | | | | | | | | | High-Speed Connectivity | | | 4 PS | S-GTR; PCIe C | Sen1/2; Seria | I ATA 3.1; Dis | playPort 1.2a | ; USB 3.0; S | GMII | | | | Graphic Processing Unit | | | | | ARM Mali™- | 400 MP2; 64I | KB L2 Cache | | | | | | System Logic Cells | 103,320 | 154,350 | 192,150 | 256,200 | 469,446 | 504,000 | 599,550 | 653,100 | 746,550 | 926,194 | 1,143,450 | | CLB Flip-Flops | 94,464 | 141,120 | 175,680 | 234,240 | 429,208 | 460,800 | 548,160 | 597,120 | 682,560 | 846,806 | 1,045,440 | | CLB LUTs | 47,232 | 70,560 | 87,840 | 117,120 | 214,604 | 230,400 | 274,080 | 298,560 | 341,280 | 423,403 | 522,720 | | Distributed RAM (Mb) | 1.2 | 1.8 | 2.6 | 3.5 | 6.9 | 6.2 | 8.8 | 9.1 | 11.3 | 8.0 | 9.8 | | Block RAM Blocks | 150 | 216 | 128 | 144 | 714 | 312 | 912 | 600 | 744 | 796 | 984 | | Block RAM (Mb) | 5.3 | 7.6 | 4.5 | 5.1 | 25.1 | 11.0 | 32.1 | 21.1 | 26.2 | 28.0 | 34.6 | | UltraRAM Blocks | 0 | 0 | 48 | 64 | 0 | 96 | 0 | 80 | 112 | 102 | 128 | | UltraRAM (Mb) | 0 | 0 | 14.0 | 18.0 | 0 | 27.0 | 0 | 22.5 | 31.5 | 28.7 | 36.0 | | DSP Slices | 240 | 360 | 728 | 1,248 | 1,973 | 1,728 | 2,520 | 2,928 | 3,528 | 1,590 | 1,968 | | CMTs | 3 | 3 | 4 | 4 | 4 | 8 | 4 | 8 | 4 | 11 | 11 | | Max. HP I/O <sup>(1)</sup> | 156 | 156 | 156 | 156 | 208 | 416 | 208 | 416 | 208 | 572 | 572 | | Max. HD I/O <sup>(2)</sup> | 96 | 96 | 96 | 96 | 120 | 48 | 120 | 96 | 120 | 96 | 96 | | System Monitor | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0 | 0 | 16 | 16 | 24 | 24 | 24 | 32 | 24 | 44 | 44 | | GTY Transceivers 32.75Gb/s | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 16 | 0 | 28 | 28 | | Transceiver Fractional PLLs | 0 | 0 | 8 | 8 | 12 | 12 | 12 | 24 | 12 | 36 | 36 | | PCIe Gen3 x16 and Gen4 x8 | 0 | 0 | 2 | 2 | 0 | 2 | 0 | 4 | 0 | 4 | 5 | | 150G Interlaken | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 2 | 4 | | 100G Ethernet w/ RS-FEC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | 0 | 2 | 4 | #### Notes: - 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V. - HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 4. ASIC-class capabilities afforded by the UltraScale MPSoC architecture while supporting rapid system development. The inclusion of an application processor enables high-level operating system support, e.g., Linux. Other standard operating systems used with the Cortex-A53 processor are also available for the Zynq UltraScale+ MPSoC family. The PS and the PL are on separate power domains, enabling users to power down the PL for power management if required. The processors in the PS always boot first, allowing a software centric approach for PL configuration. PL configuration is managed by software running on the CPU, so it boots similar to an ASSP. # **Processing System** ### **Application Processing Unit (APU)** The key features of the APU include: - 64-bit quad-core ARM Cortex-A53 MPCores. Features associated with each core include: - ARM v8-A Architecture - Operating target frequency: up to 1.5GHz - Single and double precision floating point: 4 SP / 2 DP FLOPs - NEON Advanced SIMD support with single and double precision floating point instructions - o A64 instruction set in 64-bit operating mode, A32/T32 instruction set in 32-bit operating mode - Level 1 cache (separate instruction and data, 32KB each for each Cortex-A53 CPU) - 2-way set-associative Instruction Cache with parity support - 4-way set-associative Data Cache with ECC support - Integrated memory management unit (MMU) per processor core - TrustZone for secure mode operation - Virtualization support - Ability to operate in single processor, symmetric quad processor, and asymmetric quad-processor modes - Integrated 16-way set-associative 1MB Unified Level 2 cache with ECC support - Interrupts and Timers - Generic interrupt controller (GIC-400) - o ARM generic timers (4 timers per CPU) - One watchdog timer (WDT) - One global timer - Two triple timers/counters (TTC) - Little and big endian support - o Big endian support in BE8 mode - CoreSight debug and trace support - o Embedded Trace Macrocell (ETM) for instruction trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - ACP interface to PL for I/O coherency and Level 2 cache allocation - ACE interface to PL for full coherency - Power island gating on each processor core - Optional eFUSE disable per core ### Real-Time Processing Unit (RPU) - Dual-core ARM Cortex-R5 MPCores. Features associated with each core include: - o ARM v7-R Architecture (32-bit) - Operating target frequency: Up to 600MHz - o A32/T32 instruction set support - o 4-way set-associative Level 1 caches (separate instruction and data, 32KB each) with ECC support - o Integrated Memory Protection Unit (MPU) per processor - 128KB Tightly Coupled Memory (TCM) with ECC support - o TCMs can be combined to become 256KB in lockstep mode - Ability to operate in single-processor or dual-processor modes (split and lock-step) - Little and big endian support - Dedicated SWDT and two Triple Timer Counters (TTC) - CoreSight debug and trace support - Embedded Trace Macrocell (ETM) for instruction and trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - Optional eFUSE disable # Full-Power Domain DMA (FPD-DMA) and Low-Power Domain DMA (LPD-DMA) - Two general-purpose DMA controllers one in the full-power domain (FPD-DMA) and one in the low-power domain (LPD-DMA) - Eight independent channels per DMA - Multiple transfer types: - Memory-to-memory - Memory-to-peripheral - o Peripheral-to-memory and - Scatter-gather - 8 peripheral interfaces per DMA - TrustZone per DMA for optional secure operation - Low power modes - Active/precharge power down - o Self-refresh, including clean exit from self-refresh after a controller power cycle - Enhanced DDR training by allowing software to measure read/write eye and make delay adjustments dynamically - Independent performance monitors for read path and write path - Integration of PHY Debug Access Port (DAP) into JTAG for testing The DDR memory controller is multi-ported and enables the PS and the PL to have shared access to a common memory. The DDR controller features six AXI slave ports for this purpose: - Two 128-bit AXI ports from the ARM Cortex-A53 CPU(s), RPU (ARM Cortex-R5 and LPD peripherals), GPU, high speed peripherals (USB3, PCIe & SATA), and High Performance Ports (HPO & HP1) from the PL through the Cache Coherent Interconnect (CCI) - One 64-bit port is dedicated for the ARM Cortex-R5 CPU(s) - One 128-bit AXI port from the DisplayPort and HP2 port from the PL - One 128-bit AXI port from HP3 and HP4 ports from the PL - One 128-bit AXI port from General DMA and HP5 from the PL ### **High-Speed Connectivity Peripherals** #### **PCIe** - Compliant with the PCI Express Base Specification 2.1 - Fully compliant with PCI Express transaction ordering rules - Lane width: x1, x2, or x4 at Gen1 or Gen2 rates - 1 Virtual Channel - Full duplex PCIe port - End Point and single PCIe link Root Port - Root Port supports Enhanced Configuration Access Mechanism (ECAM), Cfg Transaction generation - Root Port support for INTx, and MSI - Endpoint support for MSI or MSI-X - o 1 physical function, no SR-IOV - No relaxed or ID ordering - Fully configurable BARs - o INTx not recommended, but can be generated - Endpoint to support configurable target/slave apertures with address translation and Interrupt capability #### SATA - Compliant with SATA 3.1 Specification - SATA host port supports up to 2 external devices - Compliant with Advanced Host Controller Interface ('AHCI') ver. 1.3 - 1.5Gb/s, 3.0Gb/s, and 6.0Gb/s data rates - Power management features: supports partial and slumber modes #### **USB 3.0** - Two USB controllers (configurable as USB 2.0 or USB 3.0) - Up to 5.0Gb/s data rate - Host and Device modes - Super Speed, High Speed, Full Speed, and Low Speed - o Up to 12 endpoints - The USB host controller registers and data structures are compliant to Intel xHCI specifications - 64-bit AXI master port with built-in DMA - o Power management features: Hibernation mode ### DisplayPort Controller - 4K Display Processing with DisplayPort output - Maximum resolution of 4K x 2K-30 (30Hz pixel rate) - DisplayPort AUX channel, and Hot Plug Detect (HPD) on the output - o RGB YCbCr, 4:2:0; 4:2:2, 4:4:4 with 6, 8, 10, and 12b/c - Y-only, xvYCC, RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2, and YCbCr 4:2:0 video format with 6,8,10 and 12-bits per color component - 256-color palette - Multiple frame buffer formats - o 1, 2, 4, 8 bits per pixel (bpp) via a palette - o 16, 24, 32bpp - o Graphics formats such as RGBA8888, RGB555, etc. - Accepts streaming video from the PL or dedicated DMA controller - Enables Alpha blending of graphics and Chroma keying ### **Configuration Security Unit (CSU)** - Triple redundant Secure Processor Block (SPB) with built-in ECC - Crypto Interface Block consisting of - 256-bit AES-GCM - o SHA-3/384 - o 4096-bit RSA - Key Management Unit - Built-in DMA - PCAP interface - Supports ROM validation during pre-configuration stage - Loads First Stage Boot Loader (FSBL) into OCM in either secure or non-secure boot modes - Supports voltage, temperature, and frequency monitoring after configuration ### Xilinx Peripheral Protection Unit (XPPU) - Provides peripheral protection support - Up to 20 masters simultaneously - Multiple aperture sizes - Access control for a specified set of address apertures on a per master basis - 64KB peripheral apertures and controls access on per peripheral basis ### I/O Peripherals The IOP unit contains the data communication peripherals. Key features of the IOP include: ### Triple-Speed Gigabit Ethernet - Compatible with IEEE Std 802.3 and supports 10/100/1000Mb/s transfer rates (Full and Half duplex) - Supports jumbo frames - Built-in Scatter-Gather DMA capability - Statistics counter registers for RMON/MIB - Multiple I/O types (1.8, 2.5, 3.3V) on RGMII interface with external PHY - GMII interface to PL to support interfaces as: TBI, SGMII, and RGMII v2.0 support - Automatic pad and cyclic redundancy check (CRC) generation on transmitted frames - Transmitter and Receive IP, TCP, and UDP checksum offload - MDIO interface for physical layer management Table 8: MIO Peripheral Interface Mapping | Peripheral<br>Interface | MIO | ЕМІО | |------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Quad-SPI<br>NAND | Yes | No | | USB2.0: 0,1 | Yes: External PHY | No | | SDIO 0,1 | Yes | Yes | | SPI: 0,1<br>I2C: 0,1<br>CAN: 0,1<br>GPIO | Yes CAN: External PHY GPIO: Up to 78 bits | Yes CAN: External PHY GPIO: Up to 96 bits | | GigE: 0,1,2,3 | RGMII v2.0:<br>External PHY | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and 1000BASE-X in Programmable Logic | | UART: 0,1 | Simple UART:<br>Only two pins (TX and RX) | <ul> <li>Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either:</li> <li>Two Processing System (PS) pins (RX and TX) through MIO and six additional Programmable Logic (PL) pins, or</li> <li>Eight Programmable Logic (PL) pins</li> </ul> | | Debug Trace Ports | Yes: Up to 16 trace bits | Yes: Up to 32 trace bits | | Processor JTAG | Yes | Yes | ### Transceiver (PS-GTR) The four PS-GTR transceivers, which reside in the full power domain (FPD), support data rates of up to 6.0Gb/s. All the protocols cannot be pinned out at the same time. At any given time, four differential pairs can be pinned out using the transceivers. This is user programmable via the high-speed I/O multiplexer (HS-MIO). - A Quad transceiver PS-GTR (TX/RX pair) able to support following standards simultaneously - o x1, x2, or x4 lane of PCIe at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates - o 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s - o 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s - o 1 or 2 USB3.0 channels at 5.0Gb/s - o 1-4 Ethernet SGMII channels at 1.25Gb/s - Provides flexible host-programmable multiplexing function for connecting the transceiver resources to the PS masters (DisplayPort, PCIe, Serial-ATA, USB3.0, and GigE). #### **High-Performance AXI Ports** The high-performance AXI4 ports provide access from the PL to DDR and high-speed interconnect in the PS. The six dedicated AXI memory ports from the PL to the PS are configurable as either 128-bit, 64-bit, or 32-bit interfaces. These interfaces connect the PL to the memory interconnect via a FIFO interface. Two of the AXI interfaces support I/O coherent access to the APU caches. Each high-performance AXI port has these characteristics: - Reduced latency between PL and processing system memory - 1KB deep FIFO - Configurable either as 128-bit, 64-bit, or 32-bit AXI interfaces - Multiple AXI command issuing to DDR #### Accelerator Coherency Port (ACP) The Zynq UltraScale+ MPSoC accelerator coherency port (ACP) is a 64-bit AXI slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACP directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to CPU data in the L2 cache. The ACP provides a low latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACP only snoops access in the CPU L2 cache, providing coherency in hardware. It does not support coherency on the PL side. So this interface is ideal for a DMA or an accelerator in the PL that only requires coherency on the CPU cache memories. For example, if a MicroBlaze™ processor in the PL is attached to the ACP interface, the cache of MicroBlaze processor will not be coherent with Cortex-A53 caches. ### AXI Coherency Extension (ACE) The Zynq UltraScale+ MPSoC AXI coherency extension (ACE) is a 64-bit AXI4 slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACE directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to Cache Coherent Interconnect (CCI). The ACE provides a low-latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACE snoops accesses to the CCI and the PL side, thus, providing full coherency in hardware. This interface can be used to hook up a cached interface in the PL to the PS as caches on both the Cortex-A53 memories and the PL master are snooped thus providing full coherency. For example, if a MicroBlaze processor in the PL is hooked up using an ACE interface, then Cortex-A53 and MicroBlaze processor caches will be coherent with each other. Figure 2: Column-Based Device Divided into Clock Regions ### Input/Output All Zynq UltraScale+ MPSoCs have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO). The number of I/O pins in the PL of Zynq UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-performance (HP), or high-density (HD). The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V. All I/O pins are organized in banks, with 52 HP pins per bank or 24 HD pins per bank. Each bank has one common $V_{CCO}$ output buffer power supply, which also powers certain input buffers. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ). $V_{REF}$ pins can be driven directly from the PCB or internally generated using the internal $V_{REF}$ generator circuitry present in each bank. ### I/O Electrical Characteristics Single-ended outputs use a conventional CMOS push/pull output structure driving High towards $V_{CCO}$ or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor. Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a $100\Omega$ internal resistor. All UltraScale architecture-based devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. The Zynq UltraScale+ family includes support for MIPI with a dedicated D-PHY in the I/O bank. Table 10: Transceiver Information | | Zynq UltraScale+ MPSoCs | | | | | | | |----------------|----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--| | Туре | PS-GTR | GTH | GTY | | | | | | Qty | 4 | 0-44 | 0–28 | | | | | | Max. Data Rate | 6.0Gb/s | 16.3Gb/s | 32.75Gb/s | | | | | | Min. Data Rate | 1.25Gb/s | 0.5Gb/s | 0.5Gb/s | | | | | | Applications | <ul><li>PCIe Gen2</li><li>USB</li><li>Ethernet</li></ul> | <ul><li>Backplane</li><li>PCIe Gen4</li><li>HMC</li></ul> | <ul><li>100G+ Optics</li><li>Chip-to-Chip</li><li>25G+ Backplane</li><li>HMC</li></ul> | | | | | The following information in this section pertains to the GTH and GTY only. The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation. #### **Transmitter** The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 16, 20, 32, 40, 64, or 80 for the GTH and 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off datapath width against timing margin in high-performance designs. These transmitter outputs drive the PC board with a single-channel differential output signal. TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from the internal logic. The incoming parallel data is fed through an optional FIFO and has additional hardware support for the 8B/10B, 64B/66B, or 64B/67B encoding schemes to provide a sufficient number of transitions. The bit-serial output signal drives two package pins with differential signals. This output signal pair has programmable signal swing as well as programmable pre- and post-emphasis to compensate for PC board losses and other interconnect characteristics. For shorter channels, the swing can be reduced to reduce power consumption. #### Receiver The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit-serial differential signal into a parallel stream of words, each 16, 20, 32, 40, 64, or 80 bits in the GTH or 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off internal datapath width against logic timing margin. The receiver takes the incoming differential data stream, feeds it through programmable DC automatic gain control, linear and decision feedback equalizers (to compensate for PC board, cable, optical and other interconnect characteristics), and uses the reference clock input to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ) encoding and optionally ensures sufficient data transitions by using the selected encoding scheme. Parallel data is then transferred into the device logic using the RXUSRCLK clock. For short channels, the transceivers offer a special low-power mode (LPM) to reduce power consumption by approximately 30%. The receiver DC automatic gain control and linear and decision feedback equalizers can optionally "auto-adapt" to automatically learn and compensate for different interconnect characteristics. This enables even more margin for tough 10G+ and 25G+ backplanes. #### **PLL** With fewer features than the MMCM, the two PLLs in a clock management tile are primarily present to provide the necessary clocks to the dedicated memory interface circuitry. The circuit at the center of the PLLs is similar to the MMCM, with PFD feeding a VCO and programmable M, D, and O counters. There are two divided outputs to the device fabric per PLL as well as one clock plus one enable signal to the memory interface circuitry. Zynq UltraScale+ MPSoCs are equipped with five additional PLLs in the PS for independently configuring the four primary clock domains with the PS: the APU, the RPU, the DDR controller, and the I/O peripherals. ### **Clock Distribution** Clocks are distributed throughout Zynq UltraScale+ MPSoCs via buffers that drive a number of vertical and horizontal tracks. There are 24 horizontal clock routes per clock region and 24 vertical clock routes per clock region with 24 additional vertical clock routes adjacent to the MMCM and PLL. Within a clock region, clock signals are routed to the device logic (CLBs, etc.) via 16 gateable leaf clocks. Several types of clock buffers are available. The BUFGCE and BUFCE\_LEAF buffers provide clock gating at the global and leaf levels, respectively. BUFGCTRL provides glitchless clock muxing and gating capability. BUFGCE\_DIV has clock gating capability and can divide a clock by 1 to 8. BUFG\_GT performs clock division from 1 to 8 for the transceiver clocks. In MPSoCs, clocks can be transferred from the PS to the PL using dedicated buffers. # **Memory Interfaces** Memory interface data rates continue to increase, driving the need for dedicated circuitry that enables high performance, reliable interfacing to current and next-generation memory technologies. Every Zynq UltraScale+ MPSoC includes dedicated physical interfaces (PHY) blocks located between the CMT and I/O columns that support implementation of high-performance PHY blocks to external memories such as DDR4, DDR3, QDRII+, and RLDRAM3. The PHY blocks in each I/O bank generate the address/control and data bus signaling protocols as well as the precision clock/data alignment required to reliably communicate with a variety of high-performance memory standards. Multiple I/O banks can be used to create wider memory interfaces. As well as external parallel memory interfaces, Zynq UltraScale+ MPSoC can communicate to external serial memories, such as Hybrid Memory Cube (HMC), via the high-speed serial transceivers. All transceivers in the UltraScale architecture support the HMC protocol, up to 15Gb/s line rates. UltraScale architecture-based devices support the highest bandwidth HMC configuration of 64 lanes with a single device. # **Configurable Logic Block** Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions. Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization. ### Interconnect Various length vertical and horizontal routing resources in the UltraScale architecture that span 1, 2, 4, 5, 12, or 16 CLBs ensure that all signals can be transported from source to destination with ease, providing support for the next generation of wide data buses to be routed across even the highest capacity devices while simultaneously improving quality of results and software run time. ## **Block RAM** Every UltraScale architecture-based device contains a number of 36Kb block RAMs, each with two completely independent ports that share only the stored data. Each block RAM can be configured as one 36Kb RAM or two independent 18Kb RAMs. Each memory access, read or write, is controlled by the clock. Connections in every block RAM column enable signals to be cascaded between vertically adjacent block RAMs, providing an easy method to create large, fast memory arrays, and FIFOs with greatly reduced power consumption. All inputs, data, address, clock enables, and write enables are registered. The input address is always clocked (unless address latching is turned off), retaining data until the next operation. An optional output data pipeline register allows higher clock rates at the cost of an extra cycle of latency. During a write operation, the data output can reflect either the previously stored data or the newly written data, or it can remain unchanged. Block RAM sites that remain unused in the user design are automatically powered down to reduce total power consumption. There is an additional pin on every block RAM to control the dynamic power gating feature. # **Digital Signal Processing** DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale architecture-based devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility. Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands. The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms. The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit. The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter. # **System Monitor** The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors. All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ devices is similar to the Kintex UltraScale and Virtex UltraScale devices but with the addition of a PMBus interface. Zynq UltraScale+ MPSoCs contain one System Monitor in the PL and an additional block in the PS. The System Monitor in the PL has the same features as the block in UltraScale+ FPGAs. See Table 11. Table 11: Key System Monitor Features | | Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS | |------------|---------------------------|---------------------------| | ADC | 10-bit 200kSPS | 10-bit 1MSPS | | Interfaces | JTAG, I2C, DRP, PMBus | APB | In FPGAs and the MPSoC PL, sensor outputs and up to 17 user-allocated external analog inputs are digitized using a 10-bit 200 kilo-sample-per-second (kSPS) ADC, and the measurements are stored in registers that can be accessed via internal FPGA (DRP), JTAG, PMBus, or I2C interfaces. The I2C interface and PMBus allow the on-chip monitoring to be easily accessed by the System Manager/Host before and after device configuration. The System Monitor in the MPSoC PS uses a 10-bit, 1 mega-sample-per-second (MSPS) ADC to digitize the sensor inputs. The measurements are stored in registers and are accessed via the Advanced Peripheral Bus (APB) interface by the processors and the PMU in the PS. # **Packaging** The UltraScale architecture-based devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type. In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions. ## **System-Level Features** Several functions span both the PS and PL and include: - Reset Management - Clock Management - Power Domains - PS Boot and Device Configuration - Hardware and Software Debug Support ### **Reset Management** The reset management function provides the ability to reset the entire device or individual units within it. The PS supports these reset functions and signals: - External and internal power-on reset signal - Warm reset - Watchdog timer reset - User resets to PL - Software, watchdog timer, or JTAG provided resets - Security violation reset (locked down reset) # **Ordering Information** Table 12 shows the speed and temperature grades available in the different device families. Table 12: Speed Grade and Temperature Grade | | Devices | Speed Grade and Temperature Grade | | | | | | | |------------------|-------------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|--|--| | Device<br>Family | | Commercial<br>(C) | Е | Industrial<br>(I) | | | | | | | | 0°C to +85°C | 0°C to +100°C | 0°C to +110°C | -40°C to +100°C | | | | | | | | -2E (0.85V) | | -21 (0.85V) | | | | | | CG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | Devices | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | | | | -2E (0.85V) | | -2I (0.85V) | | | | | | ZU2EG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | ZU3EG | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | | ZU4EG<br>ZU5EG<br>ZU6EG | | -3E (0.90V) | | | | | | | Zynq | | | -2E (0.85V) | | -2I (0.85V) | | | | | UltraScale+ | ZU7EG | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | ZU9EG | | -1E (0.85V) | | -1I (0.85V) | | | | | | ZU11EG<br>ZU15EG | | | | | | | | | | ZU17EG | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | | | ZU19EG | | | | | | | | | | | | -3E (0.90V) | | | | | | | | E) ( | | -2E (0.85V) | | -2I (0.85V) | | | | | | EV<br>Devices | | | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) | | | | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI <sup>(2)</sup> (0.85V or 0.72V) | | | | #### Notes: The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs. <sup>1.</sup> In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime. <sup>2.</sup> In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V) Figure 3: Zynq UltraScale+ MPSoC Ordering Information