Welcome to **E-XFL.COM** Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | | | | | |----------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--| | Product Status | Active | | | | | | Architecture | MCU, FPGA | | | | | | Core Processor | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™, ARM Mali™-400 MP2 | | | | | | Flash Size | - | | | | | | RAM Size | 256KB | | | | | | Peripherals | DMA, WDT | | | | | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | | | | | Speed | 533MHz, 600MHz, 1.3GHz | | | | | | Primary Attributes | Zynq®UltraScale+™ FPGA, 192K+ Logic Cells | | | | | | Operating<br>Temperature | -40°C ~ 100°C (TJ) | | | | | | Package / Case | 784-BFBGA, FCBGA | | | | | | Supplier Device<br>Package | 784-FCBGA (23x23) | | | | | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xczu4eg-2sfvc784i | | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### ARM Mali-400 Based GPU - Supports OpenGL ES 1.1 and 2.0 - Supports OpenVG 1.1 - GPU frequency: Up to 667MHz - Single Geometry Processor, Two Pixel Processors - Pixel Fill Rate: 2 Mpixels/sec/MHz - Triangle Rate: 0.11 Mtriangles/sec/MHz - 64KB L2 Cache - Power island gating # **External Memory Interfaces** - Multi-protocol dynamic memory controller - 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory - ECC support in 64-bit and 32-bit modes - Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories - Static memory interfaces - eMMC4.51 Managed NAND flash support - ONFI3.1 NAND flash with 24-bit ECC - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash ### **8-Channel DMA Controller** - Two DMA controllers of 8-channels each - Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support ### **Serial Transceivers** - Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort # **Dedicated I/O Peripherals and Interfaces** - PCI Express Compliant with PCIe® 2.1 base specification - Root complex and End Point configurations - o x1, x2, and x4 at Gen1 or Gen2 rates - SATA Host - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1 - Supports up to two channels - DisplayPort Controller - Up to 5.4Gb/s rate - Up to two TX lanes (no RX support) - Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support - Scatter-gather DMA capability - Recognition of IEEE Std 1588 rev.2 PTP frames - o GMII, RGMII, and SGMII interfaces - Jumbo frames - Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints - o USB 3.0/2.0 compliant device IP core - Super-speed, high- speed, full-speed, and low-speed modes - Intel XHCI- compliant USB host - Two full CAN 2.0B-compliant CAN bus interfaces - o CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant - Two SD/SDIO 2.0/eMMC4.51 compliant controllers - Two full-duplex SPI ports with three peripheral chip selects - Two high-speed UARTs (up to 1Mb/s) - Two master and slave I2C interfaces - Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment - Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL #### Interconnect - High-bandwidth connectivity within PS and between PS and PL - ARM AMBA® AXI4-based - QoS support for latency and bandwidth control - Cache Coherent Interconnect (CCI) ### **System Memory Management** - System Memory Management Unit (SMMU) - Xilinx Memory Protection Unit (XMPU) ### **Platform Management Unit** - Power gates PS peripherals, power islands, and power domains - Clock gates PS peripheral user firmware option ### **Configuration and Security Unit** - Boots PS and configures PL - Supports secure and non-secure boot modes 2 ### **System Monitor in PS** • On-chip voltage and temperature sensing # **Programmable Logic (PL)** # **Configurable Logic Blocks (CLB)** - Look-up tables (LUT) - Flip-flops - Cascadable adders #### 36Kb Block RAM - True dual-port - Up to 72 bits wide - Configurable as dual 18Kb #### **UltraRAM** - 288Kb dual-port - 72 bits wide - Error checking and correction #### **DSP Blocks** - 27 x 18 signed multiply - 48-bit adder/accumulator - 27-bit pre-adder ### **Programmable I/O Blocks** - Supports LVCMOS, LVDS, and SSTL - 1.0V to 3.3V I/O - Programmable I/O delay and SerDes ### JTAG Boundary-Scan • IEEE Std 1149.1 Compatible Test Interface ### **PCI Express** - Supports Root complex and End Point configurations - Supports up to Gen4 speeds - Up to five integrated blocks in select devices # 100G Ethernet MAC/PCS - IEEE Std 802.3 compliant - CAUI-10 (10x 10.3125Gb/s) or CAUI-4 (4x 25.78125Gb/s) - RSFEC (IEEE Std 802.3bj) in CAUI-4 configuration - Up to four integrated blocks in select devices #### Interlaken - Interlaken spec 1.2 compliant - 64/67 encoding - 12 x 12.5Gb/s or 6 x 25Gb/s - Up to four integrated blocks in select devices # Video Encoder/Decoder (VCU) - Available in EV devices - Accessible from either PS or PL - Simultaneous encode and decode - H.264 and H.265 support ### **System Monitor in PL** - On-chip voltage and temperature sensing - 10-bit 200KSPS ADC with up to 17 external inputs 7 Table 4: Zynq UltraScale+ MPSoC: EG Device-Package Combinations and Maximum I/Os | Dackage | Package<br>Dimensions<br>(mm) | ZU2EG | ZU3EG | ZU4EG | ZU5EG | ZU6EG | ZU7EG | ZU9EG | ZU11EG | ZU15EG | ZU17EG | ZU19EG | |----------------------------|-------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | Package<br>(1)(2)(3)(4)(5) | | HD, HP<br>GTH, GTY | SBVA484 <sup>(6)</sup> | 19x19 | 24, 58<br>0, 0 | 24, 58<br>0, 0 | | | | | | | | | | | SFVA625 | 21x21 | 24, 156<br>0, 0 | 24, 156<br>0, 0 | | | | | | | | | | | SFVC784 <sup>(7)</sup> | 23x23 | 96, 156<br>0, 0 | 96, 156<br>0, 0 | 96, 156<br>4, 0 | 96, 156<br>4, 0 | | | | | | | | | FBVB900 | 31x31 | | | 48, 156<br>16, 0 | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | | | | | | FFVC900 | 31x31 | | | | | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | 48, 156<br>16, 0 | | | | FFVB1156 | 35x35 | | | | | 120, 208<br>24, 0 | | 120, 208<br>24, 0 | | 120, 208<br>24, 0 | | | | FFVC1156 | 35x35 | | | | | | 48, 312<br>20, 0 | | 48, 312<br>20, 0 | | | | | FFVB1517 | 40x40 | | | | | | | | 72, 416<br>16, 0 | | 72, 572<br>16, 0 | 72, 572<br>16, 0 | | FFVF1517 | 40x40 | | | | | | 48, 416<br>24, 0 | | 48, 416<br>32, 0 | | | | | FFVC1760 | 42.5x42.5 | | | | | | | | 96, 416<br>32, 16 | | 96, 416<br>32, 16 | 96, 416<br>32, 16 | | FFVD1760 | 42.5x42.5 | | | | | | | | | | 48, 260<br>44, 28 | 48, 260<br>44, 28 | | FFVE1924 | 45x45 | | | | | | | | | | 96, 572<br>44, 0 | 96, 572<br>44, 0 | #### Notes: - 1. Go to Ordering Information for package designation details. (5) - 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch. - 3. All device package combinations bond out 4 PS-GTR transceivers. - 4. All device package combinations bond out 214 PS I/O except ZU2EG and ZU3EG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os. - 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale devices with the same sequence. The footprint compatible devices within this family are outlined. - 6. All 58 HP I/O pins are powered by the same $V_{CCO}$ supply. - 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. ASIC-class capabilities afforded by the UltraScale MPSoC architecture while supporting rapid system development. The inclusion of an application processor enables high-level operating system support, e.g., Linux. Other standard operating systems used with the Cortex-A53 processor are also available for the Zynq UltraScale+ MPSoC family. The PS and the PL are on separate power domains, enabling users to power down the PL for power management if required. The processors in the PS always boot first, allowing a software centric approach for PL configuration. PL configuration is managed by software running on the CPU, so it boots similar to an ASSP. ### Real-Time Processing Unit (RPU) - Dual-core ARM Cortex-R5 MPCores. Features associated with each core include: - o ARM v7-R Architecture (32-bit) - Operating target frequency: Up to 600MHz - o A32/T32 instruction set support - o 4-way set-associative Level 1 caches (separate instruction and data, 32KB each) with ECC support - o Integrated Memory Protection Unit (MPU) per processor - 128KB Tightly Coupled Memory (TCM) with ECC support - o TCMs can be combined to become 256KB in lockstep mode - Ability to operate in single-processor or dual-processor modes (split and lock-step) - Little and big endian support - Dedicated SWDT and two Triple Timer Counters (TTC) - CoreSight debug and trace support - Embedded Trace Macrocell (ETM) for instruction and trace - Cross trigger interface (CTI) enabling hardware breakpoints and triggers - Optional eFUSE disable # Full-Power Domain DMA (FPD-DMA) and Low-Power Domain DMA (LPD-DMA) - Two general-purpose DMA controllers one in the full-power domain (FPD-DMA) and one in the low-power domain (LPD-DMA) - Eight independent channels per DMA - Multiple transfer types: - Memory-to-memory - Memory-to-peripheral - o Peripheral-to-memory and - Scatter-gather - 8 peripheral interfaces per DMA - TrustZone per DMA for optional secure operation #### SATA - Compliant with SATA 3.1 Specification - SATA host port supports up to 2 external devices - Compliant with Advanced Host Controller Interface ('AHCI') ver. 1.3 - 1.5Gb/s, 3.0Gb/s, and 6.0Gb/s data rates - Power management features: supports partial and slumber modes #### **USB 3.0** - Two USB controllers (configurable as USB 2.0 or USB 3.0) - Up to 5.0Gb/s data rate - Host and Device modes - Super Speed, High Speed, Full Speed, and Low Speed - o Up to 12 endpoints - The USB host controller registers and data structures are compliant to Intel xHCI specifications - 64-bit AXI master port with built-in DMA - o Power management features: Hibernation mode ### DisplayPort Controller - 4K Display Processing with DisplayPort output - Maximum resolution of 4K x 2K-30 (30Hz pixel rate) - DisplayPort AUX channel, and Hot Plug Detect (HPD) on the output - o RGB YCbCr, 4:2:0; 4:2:2, 4:4:4 with 6, 8, 10, and 12b/c - Y-only, xvYCC, RGB 4:4:4, YCbCr 4:4:4, YCbCr 4:2:2, and YCbCr 4:2:0 video format with 6,8,10 and 12-bits per color component - 256-color palette - Multiple frame buffer formats - o 1, 2, 4, 8 bits per pixel (bpp) via a palette - o 16, 24, 32bpp - o Graphics formats such as RGBA8888, RGB555, etc. - Accepts streaming video from the PL or dedicated DMA controller - Enables Alpha blending of graphics and Chroma keying - Audio support - A single stream carries up to 8 LPCM channels at 192kHz with 24-bit resolution - Supports compressed formats including DRA, Dolby MAT, and DTS HD - Multi-Stream Transport can extend the number of audio channels - Audio copy protection - o 2-channel streaming or input from the PL - o Multi-channel non-streaming audio from a memory audio frame buffer - Includes a System Time Clock (STC) compliant with ISO/IEC 13818-1 - Boot-time display using minimum resources ### Platform Management Unit (PMU) - Performs system initialization during boot - Acts as a delegate to the application and real-time processors during sleep state - Initiates power-up and restart after the wake-up request - Maintains the system power state at all time - Manages the sequence of low-level events required for power-up, power-down, reset, clock gating, and power gating of islands and domains - Provides error management (error handling and reporting) - Provides safety check functions (e.g., memory scrubbing) The PMU includes the following blocks: - Platform management processor - Fixed ROM for boot-up of the device - 128KB RAM with ECC for optional user/firmware code - Local and global registers to manage power-down, power-up, reset, clock gating, and power gating requests - Interrupt controller with 16 interrupts from other modules and the inter-processor communication interface (IPI) - GPI and GPO interfaces to and from PS I/O and PL - JTAG interface for PMU debug - Optional User-Defined Firmware ### **Configuration Security Unit (CSU)** - Triple redundant Secure Processor Block (SPB) with built-in ECC - Crypto Interface Block consisting of - 256-bit AES-GCM - o SHA-3/384 - o 4096-bit RSA - Key Management Unit - Built-in DMA - PCAP interface - Supports ROM validation during pre-configuration stage - Loads First Stage Boot Loader (FSBL) into OCM in either secure or non-secure boot modes - Supports voltage, temperature, and frequency monitoring after configuration # Xilinx Peripheral Protection Unit (XPPU) - Provides peripheral protection support - Up to 20 masters simultaneously - Multiple aperture sizes - Access control for a specified set of address apertures on a per master basis - 64KB peripheral apertures and controls access on per peripheral basis ### I/O Peripherals The IOP unit contains the data communication peripherals. Key features of the IOP include: ### Triple-Speed Gigabit Ethernet - Compatible with IEEE Std 802.3 and supports 10/100/1000Mb/s transfer rates (Full and Half duplex) - Supports jumbo frames - Built-in Scatter-Gather DMA capability - Statistics counter registers for RMON/MIB - Multiple I/O types (1.8, 2.5, 3.3V) on RGMII interface with external PHY - GMII interface to PL to support interfaces as: TBI, SGMII, and RGMII v2.0 support - Automatic pad and cyclic redundancy check (CRC) generation on transmitted frames - Transmitter and Receive IP, TCP, and UDP checksum offload - MDIO interface for physical layer management - Full duplex flow control with recognition of incoming pause frames and hardware generation of transmitted pause frames - 802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames - Supports IEEE Std 1588 v2 ### SD/SDIO 3.0 Controller In addition to secure digital (SD) devices, this controller also supports eMMC 4.51. - Host mode support only - Built-in DMA - 1/4-Bit SD Specification, version 3.0 - 1/4/8-Bit eMMC Specification, version 4.51 - Supports primary boot from SD Card and eMMC (Managed NAND) - High speed, default speed, and low-speed support - 1 and 4-bit data interface support - Low speed clock 0-400KHz - Default speed 0-25MHz - High speed clock 0-50MHz - High speed Interface - o SD UHS-1: 208MHz - o eMMC HS200: 200MHz - Memory, I/O, and SD cards - Power control modes - Data FIFO interface up to 512B #### **UART** - Programmable baud rate generator - 6, 7, or 8 data bits - 1, 1.5, or 2 stop bits - Odd, even, space, mark, or no parity - Parity, framing, and overrun error detection - Line break generation and detection - Automatic echo, local loopback, and remote loopback channel modes - Modem control signals: CTS, RTS, DSR, DTR, RI, and DCD (from EMIO only) # **Programmable Logic** This section covers the information about blocks in the Programmable Logic (PL). # **Device Layout** UltraScale architecture-based devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown. Figure 1: Device with Columnar Resources Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of a device divided into regions. ### 3-State Digitally Controlled Impedance and Low Power I/O Features The 3-state Digitally Controlled Impedance (T\_DCI) can control the output drive impedance (series termination) or can provide parallel termination of an input signal to $V_{CCO}$ or split (Thevenin) termination to $V_{CCO}/2$ . This allows users to eliminate off-chip termination for signals using T\_DCI. In addition to board space savings, the termination automatically turns off when in output mode or when 3-stated, saving considerable power compared to off-chip termination. The I/Os also have low power modes for IBUF and IDELAY to provide further power savings, especially when used to implement memory interfaces. ### I/O Logic ### Input and Output Delay All inputs and outputs can be configured as either combinatorial or registered. Double data rate (DDR) is supported by all inputs and outputs. Any input or output can be individually delayed by up to 1,250ps of delay with a resolution of 5–15ps. Such delays are implemented as IDELAY and ODELAY. The number of delay steps can be set by configuration and can also be incremented or decremented while in use. The IDELAY and ODELAY can be cascaded together to double the amount of delay in a single direction. #### **ISERDES** and **OSERDES** Many applications combine high-speed, bit-serial I/O with slower parallel operation inside the device. This requires a serializer and deserializer (SerDes) inside the I/O logic. Each I/O pin possesses an IOSERDES (ISERDES and OSERDES) capable of performing serial-to-parallel or parallel-to-serial conversions with programmable widths of 2, 4, or 8 bits. These I/O logic features enable high-performance interfaces, such as Gigabit Ethernet/1000BaseX/SGMII, to be moved from the transceivers to the SelectIO interface. # **High-Speed Serial Transceivers** Ultra-fast serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100 Gb/s and 400 Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates. Three types of transceivers are used in Zynq UltraScale+ MPSoCs: GTH, GTY, and PS-GTR. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 10 compares the available transceivers. ### **Out-of-Band Signaling** The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications. # **Integrated Interface Blocks for PCI Express Designs** The MPSoC PL includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port, compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the MPSoC. This block is highly configurable to system design requirements and can operate 1, 2, 4, 8, or 16 lanes at up to 2.5Gb/s, 5.0Gb/s, 8.0Gb/s, or 16Gb/s data rates. For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol. Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering. # **Integrated Block for Interlaken** Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale architecture-based devices enable easy, reliable Interlaken switches and bridges. # **Integrated Block for 100G Ethernet** Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping. In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operate without using the MAC. # **Clock Management** The clock generation and distribution components in UltraScale architecture-based devices are located adjacent to the columns that contain the memory interfacing and input and output circuitry. This tight coupling of clocking and I/O provides low-latency clocking to the I/O for memory interfaces and other I/O protocols. Within every clock management tile (CMT) resides one mixed-mode clock manager (MMCM), two PLLs, clock distribution buffers and routing, and dedicated circuitry for implementing external memory interfaces. ### **Mixed-Mode Clock Manager** The mixed-mode clock manager (MMCM) can serve as a frequency synthesizer for a wide range of frequencies and as a jitter filter for incoming clocks. At the center of the MMCM is a voltage-controlled oscillator (VCO), which speeds up and slows down depending on the input voltage it receives from the phase frequency detector (PFD). Three sets of programmable frequency dividers (D, M, and O) are programmable by configuration and during normal operation via the Dynamic Reconfiguration Port (DRP). The pre-divider D reduces the input frequency and feeds one input of the phase/frequency comparator. The feedback divider M acts as a multiplier because it divides the VCO output frequency before feeding the other input of the phase comparator. D and M must be chosen appropriately to keep the VCO within its specified frequency range. The VCO has eight equally-spaced output phases (0°, 45°, 90°, 135°, 180°, 225°, 270°, and 315°). Each phase can be selected to drive one of the output dividers, and each divider is programmable by configuration to divide by any integer from 1 to 128. The MMCM has three input-jitter filter options: low bandwidth, high bandwidth, or optimized mode. Low-Bandwidth mode has the best jitter attenuation. High-Bandwidth mode has the best phase offset. Optimized mode allows the tools to find the best setting. The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps. #### **PLL** With fewer features than the MMCM, the two PLLs in a clock management tile are primarily present to provide the necessary clocks to the dedicated memory interface circuitry. The circuit at the center of the PLLs is similar to the MMCM, with PFD feeding a VCO and programmable M, D, and O counters. There are two divided outputs to the device fabric per PLL as well as one clock plus one enable signal to the memory interface circuitry. Zynq UltraScale+ MPSoCs are equipped with five additional PLLs in the PS for independently configuring the four primary clock domains with the PS: the APU, the RPU, the DDR controller, and the I/O peripherals. ### **Clock Distribution** Clocks are distributed throughout Zynq UltraScale+ MPSoCs via buffers that drive a number of vertical and horizontal tracks. There are 24 horizontal clock routes per clock region and 24 vertical clock routes per clock region with 24 additional vertical clock routes adjacent to the MMCM and PLL. Within a clock region, clock signals are routed to the device logic (CLBs, etc.) via 16 gateable leaf clocks. Several types of clock buffers are available. The BUFGCE and BUFCE\_LEAF buffers provide clock gating at the global and leaf levels, respectively. BUFGCTRL provides glitchless clock muxing and gating capability. BUFGCE\_DIV has clock gating capability and can divide a clock by 1 to 8. BUFG\_GT performs clock division from 1 to 8 for the transceiver clocks. In MPSoCs, clocks can be transferred from the PS to the PL using dedicated buffers. # **Memory Interfaces** Memory interface data rates continue to increase, driving the need for dedicated circuitry that enables high performance, reliable interfacing to current and next-generation memory technologies. Every Zynq UltraScale+ MPSoC includes dedicated physical interfaces (PHY) blocks located between the CMT and I/O columns that support implementation of high-performance PHY blocks to external memories such as DDR4, DDR3, QDRII+, and RLDRAM3. The PHY blocks in each I/O bank generate the address/control and data bus signaling protocols as well as the precision clock/data alignment required to reliably communicate with a variety of high-performance memory standards. Multiple I/O banks can be used to create wider memory interfaces. As well as external parallel memory interfaces, Zynq UltraScale+ MPSoC can communicate to external serial memories, such as Hybrid Memory Cube (HMC), via the high-speed serial transceivers. All transceivers in the UltraScale architecture support the HMC protocol, up to 15Gb/s line rates. UltraScale architecture-based devices support the highest bandwidth HMC configuration of 64 lanes with a single device. # **Configurable Logic Block** Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions. Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization. ### Interconnect Various length vertical and horizontal routing resources in the UltraScale architecture that span 1, 2, 4, 5, 12, or 16 CLBs ensure that all signals can be transported from source to destination with ease, providing support for the next generation of wide data buses to be routed across even the highest capacity devices while simultaneously improving quality of results and software run time. # **Block RAM** Every UltraScale architecture-based device contains a number of 36Kb block RAMs, each with two completely independent ports that share only the stored data. Each block RAM can be configured as one 36Kb RAM or two independent 18Kb RAMs. Each memory access, read or write, is controlled by the clock. Connections in every block RAM column enable signals to be cascaded between vertically adjacent block RAMs, providing an easy method to create large, fast memory arrays, and FIFOs with greatly reduced power consumption. All inputs, data, address, clock enables, and write enables are registered. The input address is always clocked (unless address latching is turned off), retaining data until the next operation. An optional output data pipeline register allows higher clock rates at the cost of an extra cycle of latency. During a write operation, the data output can reflect either the previously stored data or the newly written data, or it can remain unchanged. Block RAM sites that remain unused in the user design are automatically powered down to reduce total power consumption. There is an additional pin on every block RAM to control the dynamic power gating feature. ### **Programmable Data Width** Each port can be configured as $32K \times 1$ ; $16K \times 2$ ; $8K \times 4$ ; $4K \times 9$ (or 8); $2K \times 18$ (or 16); $1K \times 36$ (or 32); or $512 \times 72$ (or 64). Whether configured as block RAM or FIFO, the two ports can have different aspect ratios without any constraints. Each block RAM can be divided into two completely independent 18Kb block RAMs that can each be configured to any aspect ratio from $16K \times 1$ to $512 \times 36$ . Everything described previously for the full 36Kb block RAM also applies to each of the smaller 18Kb block RAMs. Only in simple dual-port (SDP) mode can data widths of greater than 18 bits (18Kb RAM) or 36 bits (36Kb RAM) be accessed. In this mode, one port is dedicated to read operation, the other to write operation. In SDP mode, one side (read or write) can be variable, while the other is fixed to 32/36 or 64/72. Both sides of the dual-port 36Kb RAM can be of variable width. ### **Error Detection and Correction** Each 64-bit-wide block RAM can generate, store, and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. The ECC logic can also be used when writing to or reading from external 64- to 72-bit-wide memories. ### **FIFO Controller** Each block RAM can be configured as a 36Kb FIFO or an 18Kb FIFO. The built-in FIFO controller for single-clock (synchronous) or dual-clock (asynchronous or multirate) operation increments the internal addresses and provides four handshaking flags: full, empty, programmable full, and programmable empty. The programmable flags allow the user to specify the FIFO counter values that make these flags go active. The FIFO width and depth are programmable with support for different read port and write port widths on a single FIFO. A dedicated cascade path allows for easy creation of deeper FIFOs. ### **UltraRAM** UltraRAM is a high-density, dual-port, synchronous memory block used in some UltraScale+ families. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. Multiple UltraRAM blocks can be cascaded together to create larger memory arrays. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 36Mb, UltraRAM provides the flexibility to fulfill many different memory requirements. ### **Error Detection and Correction** Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. # **Digital Signal Processing** DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale architecture-based devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility. Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands. The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms. The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit. The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter. # **System Monitor** The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors. All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ devices is similar to the Kintex UltraScale and Virtex UltraScale devices but with the addition of a PMBus interface. Zynq UltraScale+ MPSoCs contain one System Monitor in the PL and an additional block in the PS. The System Monitor in the PL has the same features as the block in UltraScale+ FPGAs. See Table 11. Table 11: Key System Monitor Features | | Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS | |------------|---------------------------|---------------------------| | ADC | 10-bit 200kSPS | 10-bit 1MSPS | | Interfaces | JTAG, I2C, DRP, PMBus | APB | In FPGAs and the MPSoC PL, sensor outputs and up to 17 user-allocated external analog inputs are digitized using a 10-bit 200 kilo-sample-per-second (kSPS) ADC, and the measurements are stored in registers that can be accessed via internal FPGA (DRP), JTAG, PMBus, or I2C interfaces. The I2C interface and PMBus allow the on-chip monitoring to be easily accessed by the System Manager/Host before and after device configuration. The System Monitor in the MPSoC PS uses a 10-bit, 1 mega-sample-per-second (MSPS) ADC to digitize the sensor inputs. The measurements are stored in registers and are accessed via the Advanced Peripheral Bus (APB) interface by the processors and the PMU in the PS. # **Packaging** The UltraScale architecture-based devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type. In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions. # **System-Level Features** Several functions span both the PS and PL and include: - Reset Management - Clock Management - Power Domains - PS Boot and Device Configuration - Hardware and Software Debug Support ### **Reset Management** The reset management function provides the ability to reset the entire device or individual units within it. The PS supports these reset functions and signals: - External and internal power-on reset signal - Warm reset - Watchdog timer reset - User resets to PL - Software, watchdog timer, or JTAG provided resets - Security violation reset (locked down reset) ### **Clock Management** The PS in Zynq UltraScale+ MPSoCs is equipped with five phase-locked loops (PLLs), providing flexibility in configuring the clock domains within the PS. There are four primary clock domains of interest within the PS. These include the APU, the RPU, the DDR controller, and the I/O peripherals (IOP). The frequencies of all of these domains can be configured independently under software control. #### **Power Domains** The Zynq UltraScale+ MPSoC contains four separate power domains. When they are connected to separate power supplies, they can be completely powered down independently of each other without consuming any dynamic or static power. The processing system includes: - Full Power Domain (FPD) - Low Power Domain (LPD) - Battery Powered Domain (BPD) In addition to these three Processing System power domains, the PL can also be completely powered down if connected to separate power supplies. The Full Power Domain (FPD) consists of the following major blocks: - Application Processing Unit (APU) - DMA (FP-DMA) - Graphics Processing Unit (GPU) - Dynamic Memory Controller (DDRC) - High-Speed I/O Peripherals The Low Power Domain (LPD) consists of the following major blocks: - Real-Time Processing Unit (RPU) - DMA (LP-DMA) - Platform Management Unit (PMU) - Configuration Security Unit (CSU) - Low-Speed I/O Peripherals - Static Memory Interfaces The Battery Power Domain (BPD) is the lowest power domain of the Zynq UltraScale+ MPSoC processing system. In this mode, all the PS is powered off except the Real-Time Clock (RTC) and battery-backed RAM (BBRAM). #### **Power Examples** Power for the Zynq UltraScale+ MPSoCs varies depending on the utilization of the PL resources, and the frequency of the PS and PL. To estimate power, use the Xilinx Power Estimator (XPE) at: http://www.xilinx.com/products/design\_tools/logic\_design/xpe.htm Figure 3: Zynq UltraScale+ MPSoC Ordering Information