



Welcome to **E-XFL.COM** 

**Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems

Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

What are **Embedded - System On Chip (SoC)**?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

| Details                 |                                                                                    |
|-------------------------|------------------------------------------------------------------------------------|
| Product Status          | Active                                                                             |
| Architecture            | MCU, FPGA                                                                          |
| Core Processor          | Quad ARM® Cortex®-A53 MPCore™ with CoreSight™, Dual ARM®Cortex™-R5 with CoreSight™ |
| Flash Size              | -                                                                                  |
| RAM Size                | 256KB                                                                              |
| Peripherals             | DMA, WDT                                                                           |
| Connectivity            | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG |
| Speed                   | 600MHz, 1.5GHz                                                                     |
| Primary Attributes      | Zynq®UltraScale+™ FPGA, 192K+ Logic Cells                                          |
| Operating Temperature   | 0°C ~ 100°C (TJ)                                                                   |
| Package / Case          | 784-BFBGA, FCBGA                                                                   |
| Supplier Device Package | 784-FCBGA (23x23)                                                                  |
| Purchase URL            | https://www.e-xfl.com/product-detail/xilinx/xczu4eg-3sfvc784e                      |
|                         |                                                                                    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### ARM Mali-400 Based GPU

- Supports OpenGL ES 1.1 and 2.0
- Supports OpenVG 1.1
- GPU frequency: Up to 667MHz
- Single Geometry Processor, Two Pixel Processors
- Pixel Fill Rate: 2 Mpixels/sec/MHz
- Triangle Rate: 0.11 Mtriangles/sec/MHz
- 64KB L2 Cache
- Power island gating

# **External Memory Interfaces**

- Multi-protocol dynamic memory controller
- 32-bit or 64-bit interfaces to DDR4, DDR3, DDR3L, or LPDDR3 memories, and 32-bit interface to LPDDR4 memory
- ECC support in 64-bit and 32-bit modes
- Up to 32GB of address space using single or dual rank of 8-, 16-, or 32-bit-wide memories
- Static memory interfaces
  - eMMC4.51 Managed NAND flash support
  - ONFI3.1 NAND flash with 24-bit ECC
  - 1-bit SPI, 2-bit SPI, 4-bit SPI (Quad-SPI), or two Quad-SPI (8-bit) serial NOR flash

#### **8-Channel DMA Controller**

- Two DMA controllers of 8-channels each
- Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and scatter-gather transaction support

#### **Serial Transceivers**

- Four dedicated PS-GTR receivers and transmitters supports up to 6.0Gb/s data rates
  - Supports SGMII tri-speed Ethernet, PCI Express® Gen2, Serial-ATA (SATA), USB3.0, and DisplayPort

# **Dedicated I/O Peripherals and Interfaces**

- PCI Express Compliant with PCIe® 2.1 base specification
  - Root complex and End Point configurations
  - o x1, x2, and x4 at Gen1 or Gen2 rates
- SATA Host
  - 1.5, 3.0, and 6.0Gb/s data rates as defined by SATA Specification, revision 3.1
  - Supports up to two channels
- DisplayPort Controller
  - Up to 5.4Gb/s rate
  - Up to two TX lanes (no RX support)

- Four 10/100/1000 tri-speed Ethernet MAC peripherals with IEEE Std 802.3 and IEEE Std 1588 revision 2.0 support
  - Scatter-gather DMA capability
  - Recognition of IEEE Std 1588 rev.2 PTP frames
  - o GMII, RGMII, and SGMII interfaces
  - Jumbo frames
- Two USB 3.0/2.0 Device, Host, or OTG peripherals, each supporting up to 12 endpoints
  - o USB 3.0/2.0 compliant device IP core
  - Super-speed, high- speed, full-speed, and low-speed modes
  - Intel XHCI- compliant USB host
- Two full CAN 2.0B-compliant CAN bus interfaces
  - o CAN 2.0-A and CAN 2.0-B and ISO 118981-1 standard compliant
- Two SD/SDIO 2.0/eMMC4.51 compliant controllers
- Two full-duplex SPI ports with three peripheral chip selects
- Two high-speed UARTs (up to 1Mb/s)
- Two master and slave I2C interfaces
- Up to 78 flexible multiplexed I/O (MIO) (up to three banks of 26 I/Os) for peripheral pin assignment
- Up to 96 EMIOs (up to three banks of 32 I/Os) connected to the PL

#### Interconnect

- High-bandwidth connectivity within PS and between PS and PL
- ARM AMBA® AXI4-based
- QoS support for latency and bandwidth control
- Cache Coherent Interconnect (CCI)

### **System Memory Management**

- System Memory Management Unit (SMMU)
- Xilinx Memory Protection Unit (XMPU)

### **Platform Management Unit**

- Power gates PS peripherals, power islands, and power domains
- Clock gates PS peripheral user firmware option

# **Configuration and Security Unit**

- Boots PS and configures PL
- Supports secure and non-secure boot modes

### **System Monitor in PS**

• On-chip voltage and temperature sensing



# **Programmable Logic (PL)**

# **Configurable Logic Blocks (CLB)**

- Look-up tables (LUT)
- Flip-flops
- Cascadable adders

#### 36Kb Block RAM

- True dual-port
- Up to 72 bits wide
- Configurable as dual 18Kb

#### **UltraRAM**

- 288Kb dual-port
- 72 bits wide
- Error checking and correction

#### **DSP Blocks**

- 27 x 18 signed multiply
- 48-bit adder/accumulator
- 27-bit pre-adder

### **Programmable I/O Blocks**

- Supports LVCMOS, LVDS, and SSTL
- 1.0V to 3.3V I/O
- Programmable I/O delay and SerDes

# JTAG Boundary-Scan

• IEEE Std 1149.1 Compatible Test Interface

### **PCI Express**

- Supports Root complex and End Point configurations
- Supports up to Gen4 speeds
- Up to five integrated blocks in select devices

# 100G Ethernet MAC/PCS

- IEEE Std 802.3 compliant
- CAUI-10 (10x 10.3125Gb/s) or CAUI-4 (4x 25.78125Gb/s)
- RSFEC (IEEE Std 802.3bj) in CAUI-4 configuration
- Up to four integrated blocks in select devices

#### Interlaken

- Interlaken spec 1.2 compliant
- 64/67 encoding
- 12 x 12.5Gb/s or 6 x 25Gb/s
- Up to four integrated blocks in select devices

# Video Encoder/Decoder (VCU)

- Available in EV devices
- Accessible from either PS or PL
- Simultaneous encode and decode
- H.264 and H.265 support

### **System Monitor in PL**

- On-chip voltage and temperature sensing
- 10-bit 200KSPS ADC with up to 17 external inputs



# **Feature Summary**

Table 1: Zynq UltraScale+ MPSoC: CG Device Feature Summary

|                                         | ZU2CG                                                                                                                           | ZU3CG          | ZU4CG                     | ZU5CG                            | ZU6CG                    | ZU7CG           | ZU9CG         |  |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------|----------------------------------|--------------------------|-----------------|---------------|--|
| Application Processing Unit             | Dual-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache |                |                           |                                  |                          |                 |               |  |
| Real-Time Processing Unit               | Dual-core A                                                                                                                     | RM Cortex-R5   | with CoreSight<br>(       | ; Single/Doubl<br>Cache, and TCN | e Precision Floa         | ating Point; 32 | KB/32KB L1    |  |
| Embedded and External<br>Memory         | 256K                                                                                                                            | (B On-Chip Mer | mory w/ECC; E<br>External | xternal DDR4;<br>Quad-SPI; NAN   | DDR3; DDR3L;<br>ID; eMMC | ; LPDDR4; LPD   | DR3;          |  |
| General Connectivity                    | 214 PS I/O;                                                                                                                     | UART; CAN; U   | SB 2.0; I2C; S            | PI; 32b GPIO;<br>Timer Counters  | Real Time Cloc           | k; WatchDog T   | imers; Triple |  |
| High-Speed Connectivity                 | 4                                                                                                                               | PS-GTR; PCIe   | Gen1/2; Seria             | ıl ATA 3.1; Disp                 | olayPort 1.2a;           | USB 3.0; SGMI   | I             |  |
| System Logic Cells                      | 103,320                                                                                                                         | 154,350        | 192,150                   | 256,200                          | 469,446                  | 504,000         | 599,550       |  |
| CLB Flip-Flops                          | 94,464                                                                                                                          | 141,120        | 175,680                   | 234,240                          | 429,208                  | 460,800         | 548,160       |  |
| CLB LUTs                                | 47,232                                                                                                                          | 70,560         | 87,840                    | 117,120                          | 214,604                  | 230,400         | 274,080       |  |
| Distributed RAM (Mb)                    | 1.2                                                                                                                             | 1.8            | 2.6                       | 3.5                              | 6.9                      | 6.2             | 8.8           |  |
| Block RAM Blocks                        | 150                                                                                                                             | 216            | 128                       | 144                              | 714                      | 312             | 912           |  |
| Block RAM (Mb)                          | 5.3                                                                                                                             | 7.6            | 4.5                       | 5.1                              | 25.1                     | 11.0            | 32.1          |  |
| UltraRAM Blocks                         | 0                                                                                                                               | 0              | 48                        | 64                               | 0                        | 96              | 0             |  |
| UltraRAM (Mb)                           | 0                                                                                                                               | 0              | 14.0                      | 18.0                             | 0                        | 27.0            | 0             |  |
| DSP Slices                              | 240                                                                                                                             | 360            | 728                       | 1,248                            | 1,973                    | 1,728           | 2,520         |  |
| CMTs                                    | 3                                                                                                                               | 3              | 4                         | 4                                | 4                        | 8               | 4             |  |
| Max. HP I/O <sup>(1)</sup>              | 156                                                                                                                             | 156            | 156                       | 156                              | 208                      | 416             | 208           |  |
| Max. HD I/O <sup>(2)</sup>              | 96                                                                                                                              | 96             | 96                        | 96                               | 120                      | 48              | 120           |  |
| System Monitor                          | 2                                                                                                                               | 2              | 2                         | 2                                | 2                        | 2               | 2             |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0                                                                                                                               | 0              | 16                        | 16                               | 24                       | 24              | 24            |  |
| GTY Transceivers 32.75Gb/s              | 0                                                                                                                               | 0              | 0                         | 0                                | 0                        | 0               | 0             |  |
| Transceiver Fractional PLLs             | 0                                                                                                                               | 0              | 8                         | 8                                | 12                       | 12              | 12            |  |
| PCIe Gen3 x16 and Gen4 x8               | 0                                                                                                                               | 0              | 2                         | 2                                | 0                        | 2               | 0             |  |
| 150G Interlaken                         | 0                                                                                                                               | 0              | 0                         | 0                                | 0                        | 0               | 0             |  |
| 100G Ethernet w/ RS-FEC                 | 0                                                                                                                               | 0              | 0                         | 0                                | 0                        | 0               | 0             |  |

#### Notes:

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
   GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 2.



Table 3: Zynq UltraScale+ MPSoC: EG Device Feature Summary

|                                         | ZU2EG                                                                                                                           | ZU3EG                                                                                                       | ZU4EG        | ZU5EG          | ZU6EG                       | ZU7EG                         | ZU9EG                  | ZU11EG        | ZU15EG         | ZU17EG     | ZU19EG    |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------|----------------|-----------------------------|-------------------------------|------------------------|---------------|----------------|------------|-----------|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache |                                                                                                             |              |                |                             |                               |                        |               |                |            |           |
| Real-Time Processing Unit               |                                                                                                                                 | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |              |                |                             |                               |                        |               |                |            |           |
| Embedded and External<br>Memory         |                                                                                                                                 |                                                                                                             | 256KB (      | On-Chip Memo   | ory w/ECC; Ex<br>External C | kternal DDR4;<br>Quad-SPI; NA | DDR3; DDR3<br>ND; eMMC | BL; LPDDR4; I | LPDDR3;        |            |           |
| General Connectivity                    |                                                                                                                                 | 214 PS I/0                                                                                                  | D; UART; CAN | l; USB 2.0; I2 | C; SPI; 32b (               | SPIO; Real Tir                | ne Clock; Wa           | tchDog Timer  | s; Triple Time | r Counters |           |
| High-Speed Connectivity                 |                                                                                                                                 |                                                                                                             | 4 PS         | S-GTR; PCIe C  | Sen1/2; Seria               | I ATA 3.1; Dis                | playPort 1.2a          | ; USB 3.0; S  | GMII           |            |           |
| Graphic Processing Unit                 |                                                                                                                                 |                                                                                                             |              |                | ARM Mali™-                  | 400 MP2; 64I                  | KB L2 Cache            |               |                |            |           |
| System Logic Cells                      | 103,320                                                                                                                         | 154,350                                                                                                     | 192,150      | 256,200        | 469,446                     | 504,000                       | 599,550                | 653,100       | 746,550        | 926,194    | 1,143,450 |
| CLB Flip-Flops                          | 94,464                                                                                                                          | 141,120                                                                                                     | 175,680      | 234,240        | 429,208                     | 460,800                       | 548,160                | 597,120       | 682,560        | 846,806    | 1,045,440 |
| CLB LUTs                                | 47,232                                                                                                                          | 70,560                                                                                                      | 87,840       | 117,120        | 214,604                     | 230,400                       | 274,080                | 298,560       | 341,280        | 423,403    | 522,720   |
| Distributed RAM (Mb)                    | 1.2                                                                                                                             | 1.8                                                                                                         | 2.6          | 3.5            | 6.9                         | 6.2                           | 8.8                    | 9.1           | 11.3           | 8.0        | 9.8       |
| Block RAM Blocks                        | 150                                                                                                                             | 216                                                                                                         | 128          | 144            | 714                         | 312                           | 912                    | 600           | 744            | 796        | 984       |
| Block RAM (Mb)                          | 5.3                                                                                                                             | 7.6                                                                                                         | 4.5          | 5.1            | 25.1                        | 11.0                          | 32.1                   | 21.1          | 26.2           | 28.0       | 34.6      |
| UltraRAM Blocks                         | 0                                                                                                                               | 0                                                                                                           | 48           | 64             | 0                           | 96                            | 0                      | 80            | 112            | 102        | 128       |
| UltraRAM (Mb)                           | 0                                                                                                                               | 0                                                                                                           | 14.0         | 18.0           | 0                           | 27.0                          | 0                      | 22.5          | 31.5           | 28.7       | 36.0      |
| DSP Slices                              | 240                                                                                                                             | 360                                                                                                         | 728          | 1,248          | 1,973                       | 1,728                         | 2,520                  | 2,928         | 3,528          | 1,590      | 1,968     |
| CMTs                                    | 3                                                                                                                               | 3                                                                                                           | 4            | 4              | 4                           | 8                             | 4                      | 8             | 4              | 11         | 11        |
| Max. HP I/O <sup>(1)</sup>              | 156                                                                                                                             | 156                                                                                                         | 156          | 156            | 208                         | 416                           | 208                    | 416           | 208            | 572        | 572       |
| Max. HD I/O <sup>(2)</sup>              | 96                                                                                                                              | 96                                                                                                          | 96           | 96             | 120                         | 48                            | 120                    | 96            | 120            | 96         | 96        |
| System Monitor                          | 2                                                                                                                               | 2                                                                                                           | 2            | 2              | 2                           | 2                             | 2                      | 2             | 2              | 2          | 2         |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0                                                                                                                               | 0                                                                                                           | 16           | 16             | 24                          | 24                            | 24                     | 32            | 24             | 44         | 44        |
| GTY Transceivers 32.75Gb/s              | 0                                                                                                                               | 0                                                                                                           | 0            | 0              | 0                           | 0                             | 0                      | 16            | 0              | 28         | 28        |
| Transceiver Fractional PLLs             | 0                                                                                                                               | 0                                                                                                           | 8            | 8              | 12                          | 12                            | 12                     | 24            | 12             | 36         | 36        |
| PCIe Gen3 x16 and Gen4 x8               | 0                                                                                                                               | 0                                                                                                           | 2            | 2              | 0                           | 2                             | 0                      | 4             | 0              | 4          | 5         |
| 150G Interlaken                         | 0                                                                                                                               | 0                                                                                                           | 0            | 0              | 0                           | 0                             | 0                      | 1             | 0              | 2          | 4         |
| 100G Ethernet w/ RS-FEC                 | 0                                                                                                                               | 0                                                                                                           | 0            | 0              | 0                           | 0                             | 0                      | 2             | 0              | 2          | 4         |

#### Notes:

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
   GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 4.



# **Processing System**

# **Application Processing Unit (APU)**

The key features of the APU include:

- 64-bit guad-core ARM Cortex-A53 MPCores. Features associated with each core include:
  - o ARM v8-A Architecture
  - Operating target frequency: up to 1.5GHz
  - Single and double precision floating point:4 SP / 2 DP FLOPs
  - NEON Advanced SIMD support with single and double precision floating point instructions
  - o A64 instruction set in 64-bit operating mode, A32/T32 instruction set in 32-bit operating mode
  - Level 1 cache (separate instruction and data, 32KB each for each Cortex-A53 CPU)
    - 2-way set-associative Instruction Cache with parity support
    - 4-way set-associative Data Cache with ECC support
  - Integrated memory management unit (MMU) per processor core
  - TrustZone for secure mode operation
  - Virtualization support
- Ability to operate in single processor, symmetric quad processor, and asymmetric quad-processor modes
- Integrated 16-way set-associative 1MB Unified Level 2 cache with ECC support
- Interrupts and Timers
  - Generic interrupt controller (GIC-400)
  - ARM generic timers (4 timers per CPU)
  - One watchdog timer (WDT)
  - One global timer
  - Two triple timers/counters (TTC)
- Little and big endian support
  - Big endian support in BE8 mode
- CoreSight debug and trace support
  - Embedded Trace Macrocell (ETM) for instruction trace
  - Cross trigger interface (CTI) enabling hardware breakpoints and triggers
- ACP interface to PL for I/O coherency and Level 2 cache allocation
- ACE interface to PL for full coherency
- Power island gating on each processor core
- Optional eFUSE disable per core



### Real-Time Processing Unit (RPU)

- Dual-core ARM Cortex-R5 MPCores. Features associated with each core include:
  - o ARM v7-R Architecture (32-bit)
  - Operating target frequency: Up to 600MHz
  - A32/T32 instruction set support
  - o 4-way set-associative Level 1 caches (separate instruction and data, 32KB each) with ECC support
  - o Integrated Memory Protection Unit (MPU) per processor
  - 128KB Tightly Coupled Memory (TCM) with ECC support
  - o TCMs can be combined to become 256KB in lockstep mode
- Ability to operate in single-processor or dual-processor modes (split and lock-step)
- Little and big endian support
- Dedicated SWDT and two Triple Timer Counters (TTC)
- CoreSight debug and trace support
  - o Embedded Trace Macrocell (ETM) for instruction and trace
  - Cross trigger interface (CTI) enabling hardware breakpoints and triggers
- Optional eFUSE disable

# Full-Power Domain DMA (FPD-DMA) and Low-Power Domain DMA (LPD-DMA)

- Two general-purpose DMA controllers one in the full-power domain (FPD-DMA) and one in the low-power domain (LPD-DMA)
- Eight independent channels per DMA
- Multiple transfer types:
  - Memory-to-memory
  - Memory-to-peripheral
  - o Peripheral-to-memory and
  - Scatter-gather
- 8 peripheral interfaces per DMA
- TrustZone per DMA for optional secure operation



# **Configuration Security Unit (CSU)**

- Triple redundant Secure Processor Block (SPB) with built-in ECC
- Crypto Interface Block consisting of
  - 256-bit AES-GCM
  - o SHA-3/384
  - o 4096-bit RSA
- Key Management Unit
- Built-in DMA
- PCAP interface
- Supports ROM validation during pre-configuration stage
- Loads First Stage Boot Loader (FSBL) into OCM in either secure or non-secure boot modes
- Supports voltage, temperature, and frequency monitoring after configuration

# Xilinx Peripheral Protection Unit (XPPU)

- Provides peripheral protection support
- Up to 20 masters simultaneously
- Multiple aperture sizes
- Access control for a specified set of address apertures on a per master basis
- 64KB peripheral apertures and controls access on per peripheral basis

# I/O Peripherals

The IOP unit contains the data communication peripherals. Key features of the IOP include:

### Triple-Speed Gigabit Ethernet

- Compatible with IEEE Std 802.3 and supports 10/100/1000Mb/s transfer rates (Full and Half duplex)
- Supports jumbo frames
- Built-in Scatter-Gather DMA capability
- Statistics counter registers for RMON/MIB
- Multiple I/O types (1.8, 2.5, 3.3V) on RGMII interface with external PHY
- GMII interface to PL to support interfaces as: TBI, SGMII, and RGMII v2.0 support
- Automatic pad and cyclic redundancy check (CRC) generation on transmitted frames
- Transmitter and Receive IP, TCP, and UDP checksum offload
- MDIO interface for physical layer management



- Full duplex flow control with recognition of incoming pause frames and hardware generation of transmitted pause frames
- 802.1Q VLAN tagging with recognition of incoming VLAN and priority tagged frames
- Supports IEEE Std 1588 v2

#### SD/SDIO 3.0 Controller

In addition to secure digital (SD) devices, this controller also supports eMMC 4.51.

- Host mode support only
- Built-in DMA
- 1/4-Bit SD Specification, version 3.0
- 1/4/8-Bit eMMC Specification, version 4.51
- Supports primary boot from SD Card and eMMC (Managed NAND)
- High speed, default speed, and low-speed support
- 1 and 4-bit data interface support
  - Low speed clock 0-400KHz
  - Default speed 0-25MHz
  - High speed clock 0-50MHz
- High speed Interface
  - o SD UHS-1: 208MHz
  - o eMMC HS200: 200MHz
- Memory, I/O, and SD cards
- Power control modes
- Data FIFO interface up to 512B

#### **UART**

- Programmable baud rate generator
- 6, 7, or 8 data bits
- 1, 1.5, or 2 stop bits
- Odd, even, space, mark, or no parity
- Parity, framing, and overrun error detection
- Line break generation and detection
- Automatic echo, local loopback, and remote loopback channel modes
- Modem control signals: CTS, RTS, DSR, DTR, RI, and DCD (from EMIO only)



- 2 chip selects
- Programmable access timing
- 1.8V and 3.3V I/O
- Built-in DMA for improved performance

#### **Quad-SPI Controller**

- 4 bytes (32-bit) and 3 bytes (24-bit) address width
- Maximum SPI Clock at Master Mode at 150MHz
- Single, Dual-Parallel, and Dual-Stacked mode
- 32-bit AXI Linear Address Mapping Interface for read operation
- Up to 2 chip select signals
- Write Protection Signal
- Hold signals
- 4-bit bidirectional I/O signals
- x1/x2/x4 Read speed required
- x1 write speed required only
- 64 byte Entry FIFO depth to improve QSPI read efficiency
- Built-in DMA for improved performance

# Video Encoder/Decoder (VCU)

Zynq UltraScale+ MPSoCs include a Video codec (encoder/decoder) available in the devices designated with the EV suffix. The VCU is located in the PL and can be accessed from either the PL or PS.

- Simultaneous Encode and Decode through separate cores
- H.264 high profile level 5.2 (4Kx2K-60)
- H.265 (HEVC) main, main10 profile, level 5.1, high Tier, up to 4Kx2K-60 rate
- 8 and 10 bit encoding
- 4:2:0 and 4:2:2 chroma sampling
- 8Kx4K-15 rate
- Multi-stream up to total of 4Kx2K-60 rate
- Low Latency mode
- Can share the PS DRAM or use dedicated DRAM in the PL
- Clock/power management
- OpenMax Linux drivers



Table 8: MIO Peripheral Interface Mapping

| Peripheral<br>Interface                  | MIO                                        | ЕМІО                                                                                                                                                                                                                                                      |
|------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Quad-SPI<br>NAND                         | Yes                                        | No                                                                                                                                                                                                                                                        |
| USB2.0: 0,1                              | Yes: External PHY                          | No                                                                                                                                                                                                                                                        |
| SDIO 0,1                                 | Yes                                        | Yes                                                                                                                                                                                                                                                       |
| SPI: 0,1<br>I2C: 0,1<br>CAN: 0,1<br>GPIO | Yes  CAN: External PHY GPIO: Up to 78 bits | Yes  CAN: External PHY GPIO: Up to 96 bits                                                                                                                                                                                                                |
| GigE: 0,1,2,3                            | RGMII v2.0:<br>External PHY                | Supports GMII, RGMII v2.0 (HSTL), RGMII v1.3, MII, SGMII, and 1000BASE-X in Programmable Logic                                                                                                                                                            |
| UART: 0,1                                | Simple UART:<br>Only two pins (TX and RX)  | <ul> <li>Full UART (TX, RX, DTR, DCD, DSR, RI, RTS, and CTS) requires either:</li> <li>Two Processing System (PS) pins (RX and TX) through MIO and six additional Programmable Logic (PL) pins, or</li> <li>Eight Programmable Logic (PL) pins</li> </ul> |
| Debug Trace Ports                        | Yes: Up to 16 trace bits                   | Yes: Up to 32 trace bits                                                                                                                                                                                                                                  |
| Processor JTAG                           | Yes                                        | Yes                                                                                                                                                                                                                                                       |

### Transceiver (PS-GTR)

The four PS-GTR transceivers, which reside in the full power domain (FPD), support data rates of up to 6.0Gb/s. All the protocols cannot be pinned out at the same time. At any given time, four differential pairs can be pinned out using the transceivers. This is user programmable via the high-speed I/O multiplexer (HS-MIO).

- A Quad transceiver PS-GTR (TX/RX pair) able to support following standards simultaneously
  - o x1, x2, or x4 lane of PCIe at Gen1 (2.5Gb/s) or Gen2 (5.0Gb/s) rates
  - o 1 or 2 lanes of DisplayPort (TX only) at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s
  - o 1 or 2 SATA channels at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s
  - 1 or 2 USB3.0 channels at 5.0Gb/s
  - o 1-4 Ethernet SGMII channels at 1.25Gb/s
- Provides flexible host-programmable multiplexing function for connecting the transceiver resources to the PS masters (DisplayPort, PCIe, Serial-ATA, USB3.0, and GigE).



#### **HS-MIO**

The function of the HS-MIO is to multiplex access from the high-speed PS peripheral to the differential pair on the PS-GTR transceiver as defined in the configuration registers. Up to 4 channels of the transceiver are available for use by the high-speed interfaces in the PS.

Table 9: HS-MIO Peripheral Interface Mapping

| Peripheral Interface   | Lane0  | Lane1  | Lane2  | Lane3  |
|------------------------|--------|--------|--------|--------|
| PCIe (x1, x2 or x4)    | PCIe0  | PCIe1  | PCIe2  | PCIe3  |
| SATA (1 or 2 channels) | SATA0  | SATA1  | SATA0  | SATA1  |
| DisplayPort (TX only)  | DP1    | DP0    | DP1    | DP0    |
| USB0                   | USB0   | USB0   | USB0   | _      |
| USB1                   | _      | _      | _      | USB1   |
| SGMII0                 | SGMII0 | _      | _      | _      |
| SGMII1                 | _      | SGMII1 | _      | _      |
| SGMI12                 | _      | _      | SGMI12 | -      |
| SGMI13                 | _      | _      | _      | SGMII3 |

#### **PS-PL Interface**

The PS-PL interface includes:

- AMBA AXI4 interfaces for primary data communication
  - Six 128-bit/64-bit/32-bit High Performance (HP) Slave AXI interfaces from PL to PS.
    - Four 128-bit/64-bit/32-bit HP AXI interfaces from PL to PS DDR.
    - Two 128-bit/64-bit/32-bit high-performance coherent (HPC) ports from PL to cache coherent interconnect (CCI).
  - o Two 128-bit/64-bit/32-bit HP Master AXI interfaces from PS to PL.
  - o One 128-bit/64-bit/32-bit interface from PL to RPU in PS (PL\_LPD) for low latency access to OCM.
  - One 128-bit/64-bit/32-bit AXI interface from RPU in PS to PL (LPD\_PL) for low latency access to PL.
  - One 128-bit AXI interface (ACP port) for I/O coherent access from PL to Cortex-A53 cache memory.
     This interface provides coherency in hardware for Cortex-A53 cache memory.
  - One 128-bit AXI interface (ACE Port) for Fully coherent access from PL to Cortex-A53. This interface provides coherency in hardware for Cortex-A53 cache memory and the PL.
- Clocks and resets
  - Four PS clock outputs to the PL with start/stop control.
  - Four PS reset outputs to the PL.



#### **High-Performance AXI Ports**

The high-performance AXI4 ports provide access from the PL to DDR and high-speed interconnect in the PS. The six dedicated AXI memory ports from the PL to the PS are configurable as either 128-bit, 64-bit, or 32-bit interfaces. These interfaces connect the PL to the memory interconnect via a FIFO interface. Two of the AXI interfaces support I/O coherent access to the APU caches.

Each high-performance AXI port has these characteristics:

- Reduced latency between PL and processing system memory
- 1KB deep FIFO
- Configurable either as 128-bit, 64-bit, or 32-bit AXI interfaces
- Multiple AXI command issuing to DDR

#### Accelerator Coherency Port (ACP)

The Zynq UltraScale+ MPSoC accelerator coherency port (ACP) is a 64-bit AXI slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACP directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to CPU data in the L2 cache. The ACP provides a low latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACP only snoops access in the CPU L2 cache, providing coherency in hardware. It does not support coherency on the PL side. So this interface is ideal for a DMA or an accelerator in the PL that only requires coherency on the CPU cache memories. For example, if a MicroBlaze™ processor in the PL is attached to the ACP interface, the cache of MicroBlaze processor will not be coherent with Cortex-A53 caches.

### AXI Coherency Extension (ACE)

The Zynq UltraScale+ MPSoC AXI coherency extension (ACE) is a 64-bit AXI4 slave interface that provides connectivity between the APU and a potential accelerator function in the PL. The ACE directly connects the PL to the snoop control unit (SCU) of the ARM Cortex-A53 processors, enabling cache-coherent access to Cache Coherent Interconnect (CCI). The ACE provides a low-latency path between the PS and a PL-based accelerator when compared with a legacy cache flushing and loading scheme. The ACE snoops accesses to the CCI and the PL side, thus, providing full coherency in hardware. This interface can be used to hook up a cached interface in the PL to the PS as caches on both the Cortex-A53 memories and the PL master are snooped thus providing full coherency. For example, if a MicroBlaze processor in the PL is hooked up using an ACE interface, then Cortex-A53 and MicroBlaze processor caches will be coherent with each other.



# **Programmable Logic**

This section covers the information about blocks in the Programmable Logic (PL).

# **Device Layout**

UltraScale architecture-based devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown.



Figure 1: Device with Columnar Resources

Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of a device divided into regions.



#### 3-State Digitally Controlled Impedance and Low Power I/O Features

The 3-state Digitally Controlled Impedance (T\_DCI) can control the output drive impedance (series termination) or can provide parallel termination of an input signal to  $V_{CCO}$  or split (Thevenin) termination to  $V_{CCO}/2$ . This allows users to eliminate off-chip termination for signals using T\_DCI. In addition to board space savings, the termination automatically turns off when in output mode or when 3-stated, saving considerable power compared to off-chip termination. The I/Os also have low power modes for IBUF and IDELAY to provide further power savings, especially when used to implement memory interfaces.

# I/O Logic

### Input and Output Delay

All inputs and outputs can be configured as either combinatorial or registered. Double data rate (DDR) is supported by all inputs and outputs. Any input or output can be individually delayed by up to 1,250ps of delay with a resolution of 5–15ps. Such delays are implemented as IDELAY and ODELAY. The number of delay steps can be set by configuration and can also be incremented or decremented while in use. The IDELAY and ODELAY can be cascaded together to double the amount of delay in a single direction.

#### **ISERDES** and **OSERDES**

Many applications combine high-speed, bit-serial I/O with slower parallel operation inside the device. This requires a serializer and deserializer (SerDes) inside the I/O logic. Each I/O pin possesses an IOSERDES (ISERDES and OSERDES) capable of performing serial-to-parallel or parallel-to-serial conversions with programmable widths of 2, 4, or 8 bits. These I/O logic features enable high-performance interfaces, such as Gigabit Ethernet/1000BaseX/SGMII, to be moved from the transceivers to the SelectIO interface.

# **High-Speed Serial Transceivers**

Ultra-fast serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100 Gb/s and 400 Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates.

Three types of transceivers are used in Zynq UltraScale+ MPSoCs: GTH, GTY, and PS-GTR. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 10 compares the available transceivers.



Table 10: Transceiver Information

|                | Zynq UltraScale+ MPSoCs                                  |                                                           |                                                                                        |  |  |  |  |
|----------------|----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|
| Туре           | PS-GTR                                                   | GTH                                                       | GTY                                                                                    |  |  |  |  |
| Qty            | 4                                                        | 0-44                                                      | 0–28                                                                                   |  |  |  |  |
| Max. Data Rate | 6.0Gb/s                                                  | 16.3Gb/s                                                  | 32.75Gb/s                                                                              |  |  |  |  |
| Min. Data Rate | 1.25Gb/s                                                 | 0.5Gb/s                                                   | 0.5Gb/s                                                                                |  |  |  |  |
| Applications   | <ul><li>PCIe Gen2</li><li>USB</li><li>Ethernet</li></ul> | <ul><li>Backplane</li><li>PCIe Gen4</li><li>HMC</li></ul> | <ul><li>100G+ Optics</li><li>Chip-to-Chip</li><li>25G+ Backplane</li><li>HMC</li></ul> |  |  |  |  |

The following information in this section pertains to the GTH and GTY only.

The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation.

#### **Transmitter**

The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 16, 20, 32, 40, 64, or 80 for the GTH and 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off datapath width against timing margin in high-performance designs. These transmitter outputs drive the PC board with a single-channel differential output signal. TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from the internal logic. The incoming parallel data is fed through an optional FIFO and has additional hardware support for the 8B/10B, 64B/66B, or 64B/67B encoding schemes to provide a sufficient number of transitions. The bit-serial output signal drives two package pins with differential signals. This output signal pair has programmable signal swing as well as programmable pre- and post-emphasis to compensate for PC board losses and other interconnect characteristics. For shorter channels, the swing can be reduced to reduce power consumption.

#### Receiver

The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit-serial differential signal into a parallel stream of words, each 16, 20, 32, 40, 64, or 80 bits in the GTH or 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off internal datapath width against logic timing margin. The receiver takes the incoming differential data stream, feeds it through programmable DC automatic gain control, linear and decision feedback equalizers (to compensate for PC board, cable, optical and other interconnect characteristics), and uses the reference clock input to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ) encoding and optionally ensures sufficient data transitions by using the selected encoding scheme. Parallel data is then transferred into the device logic using the RXUSRCLK clock. For short channels, the transceivers offer a special low-power mode (LPM) to reduce power consumption by approximately 30%. The receiver DC automatic gain control and linear and decision feedback equalizers can optionally "auto-adapt" to automatically learn and compensate for different interconnect characteristics. This enables even more margin for tough 10G+ and 25G+ backplanes.



# **Out-of-Band Signaling**

The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications.

# **Integrated Interface Blocks for PCI Express Designs**

The MPSoC PL includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port, compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the MPSoC.

This block is highly configurable to system design requirements and can operate 1, 2, 4, 8, or 16 lanes at up to 2.5Gb/s, 5.0Gb/s, 8.0Gb/s, or 16Gb/s data rates. For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol.

Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering.

# **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale architecture-based devices enable easy, reliable Interlaken switches and bridges.



# **Digital Signal Processing**

DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale architecture-based devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility.

Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands.

The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms.

The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit.

The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter.

# **System Monitor**

The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors.

All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ devices is similar to the Kintex UltraScale and Virtex UltraScale devices but with the addition of a PMBus interface.

Zynq UltraScale+ MPSoCs contain one System Monitor in the PL and an additional block in the PS. The System Monitor in the PL has the same features as the block in UltraScale+ FPGAs. See Table 11.

Table 11: Key System Monitor Features

|            | Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS |
|------------|---------------------------|---------------------------|
| ADC        | 10-bit 200kSPS            | 10-bit 1MSPS              |
| Interfaces | JTAG, I2C, DRP, PMBus     | APB                       |



In FPGAs and the MPSoC PL, sensor outputs and up to 17 user-allocated external analog inputs are digitized using a 10-bit 200 kilo-sample-per-second (kSPS) ADC, and the measurements are stored in registers that can be accessed via internal FPGA (DRP), JTAG, PMBus, or I2C interfaces. The I2C interface and PMBus allow the on-chip monitoring to be easily accessed by the System Manager/Host before and after device configuration.

The System Monitor in the MPSoC PS uses a 10-bit, 1 mega-sample-per-second (MSPS) ADC to digitize the sensor inputs. The measurements are stored in registers and are accessed via the Advanced Peripheral Bus (APB) interface by the processors and the PMU in the PS.

# **Packaging**

The UltraScale architecture-based devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type.

In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions.

# **System-Level Features**

Several functions span both the PS and PL and include:

- Reset Management
- Clock Management
- Power Domains
- PS Boot and Device Configuration
- Hardware and Software Debug Support

# **Reset Management**

The reset management function provides the ability to reset the entire device or individual units within it. The PS supports these reset functions and signals:

- External and internal power-on reset signal
- Warm reset
- Watchdog timer reset
- User resets to PL
- Software, watchdog timer, or JTAG provided resets
- Security violation reset (locked down reset)



### **PS Boot and Device Configuration**

Zynq UltraScale+ MPSoCs use a multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. For a secure boot, the AES-GCM, SHA-3/384 decrypts and authenticates the images while the 4096-bit RSA block authenticates the image.

Upon reset, the device mode pins are read to determine the primary boot device to be used: NAND, Quad-SPI, SD, eMMC, or JTAG. JTAG can only be used as a non-secure boot source and is intended for debugging purposes. The CSU executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the OCM.

After copying the FSBL to OCM, one of the processors, either the Cortex-A53 or Cortex-R5, executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL), such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage.

The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or callable after boot.

# **Hardware and Software Debug Support**

The debug system used in Zynq UltraScale+ MPSoCs is based on the ARM CoreSight architecture. It uses ARM CoreSight components including an embedded trace controller (ETC), an embedded trace Macrocell (ETM) for each Cortex-A53 and Cortex-R5 processor, and a system trace Macrocell (STM). This enables advanced debug features like event trace, debug breakpoints and triggers, cross-trigger, and debug bus dump to memory. The programmable logic can be debugged with the Xilinx Vivado Logic Analyzer.

#### **Debug Ports**

Three JTAG ports are available and can be chained together or used separately. When chained together, a single port is used for chip-level JTAG functions, ARM processor code downloads and run-time control operations, PL configuration, and PL debug with the Vivado Logic Analyzer. This enables tools such as the Xilinx Software Development Kit (SDK) and Vivado Logic Analyzer to share a single download cable from Xilinx

When the JTAG chain is split, one port is used to directly access the ARM DAP interface. This CoreSight interface enables the use of ARM-compliant debug and software development tools such as Development Studio 5 (DS-5™). The other JTAG port can then be used by the Xilinx FPGA tools for access to the PL, including configuration bitstream downloads and PL debug with the Vivado Logic Analyzer. In this mode, users can download to and debug the PL in the same manner as a stand-alone FPGA.



# **Ordering Information**

Table 12 shows the speed and temperature grades available in the different device families.

Table 12: Speed Grade and Temperature Grade

|                  | Devices                              | Speed Grade and Temperature Grade |               |                                         |                                      |  |  |  |
|------------------|--------------------------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|--|--|
| Device<br>Family |                                      | Commercial<br>(C)                 | E             | Industrial<br>(I)                       |                                      |  |  |  |
|                  |                                      | 0°C to +85°C                      | 0°C to +100°C | 0°C to +110°C                           | -40°C to +100°C                      |  |  |  |
|                  |                                      |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
|                  | CG                                   |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  | Devices                              |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |
|                  |                                      |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |
|                  |                                      |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
|                  | ZU2EG                                |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  | ZU3EG                                |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |
|                  |                                      |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |
|                  | ZU4EG                                |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |
| Zynq             | ZU5EG<br>ZU6EG                       |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |  |  |
| UltraScale+      | ZU7EG                                |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  | ZU9EG                                |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |
|                  | ZU11EG<br>ZU15EG<br>ZU17EG<br>ZU19EG |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |
|                  |                                      |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |
|                  |                                      |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |
|                  | EV<br>Devices                        |                                   |               | -2LE <sup>(1)(2)</sup> (0.85V or 0.72V) |                                      |  |  |  |
|                  | 201.000                              |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |
|                  |                                      |                                   |               |                                         | -1LI <sup>(2)</sup> (0.85V or 0.72V) |  |  |  |

#### Notes:

The ordering information shown in Figure 3 applies to all packages in the Zynq UltraScale+ MPSoCs.

<sup>1.</sup> In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.

<sup>2.</sup> In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V)